

## ISL78236

Dual 3A Current Sharing 2.5MHz High Efficiency Synchronous Buck Regulator

FN8624  
Rev.1.00  
Mar. 14, 2017

The [ISL78236](#) is a dual output, 3A/3A, integrated FET buck regulator for point-of-load power applications. The supply voltage range is from 2.8V to 6V, allowing for the use of a single Li+ cell, three NiMH cells, or a regulated 3V/5V bus input. It is optimized for regulating output voltages down to 1.2V. Each channel provides an output current up to 3A, which can be combined to form a single 6A output in current sharing mode. The two channels operate 180° out of phase to reduce input RMS current and EMI.

The ISL78236 integrates a pair of low ON-resistance P-channel and N-channel internal MOSFETs to maximize efficiency and minimize external component count. It can operate up to 100% duty cycle to maximize operating life as battery voltage drops out. When supplying 3A on each channel, the 100% duty cycle operation limits the dropout voltage to less than 250mV. Other features include internal digital soft-start, independent channel enable for power sequencing, overcurrent protection, and thermal shutdown.

The ISL78236 is offered in a 24 Ld 4mmx4mm QFN package with 1mm maximum height. The complete converter occupies less than 1.5cm<sup>2</sup> area.

The ISL78236 is AEC - Q100 qualified and is rated for the automotive temperature range (-40°C to +105°C).

## Features

- Dual 3A/3A independent outputs
- 2.5MHz synchronous buck regulator with internal MOSFETs up to 95% efficiency
- 2% voltage reference accuracy over-temperature
- 6A current sharing mode operation
- Internal or external compensation
- Peak current limiting and hiccup mode short circuit protection
- Reverse overcurrent protection
- Over-temperature protection shutdown
- [AEC-Q100](#) qualified

## Applications

- DSP and embedded processor power supply
- Infotainment system power
- Automotive point-of-load power

## Related Literature

- For a full list of related documents, visit our website
  - [ISL78236](#) product page



FIGURE 1. TYPICAL APPLICATION BLOCK DIAGRAM: DUAL OUTPUT 3A/3A BUCK REGULATOR



FIGURE 2. EFFICIENCY vs LOAD CURRENT,  $V_{IN} = 3.3V$ ,  $T_A = +25^{\circ}C$

## Table of Contents

|                                                                    |           |
|--------------------------------------------------------------------|-----------|
| <b>Typical Applications</b> .....                                  | <b>3</b>  |
| <b>Block Diagram</b> .....                                         | <b>5</b>  |
| <b>Pin Configuration</b> .....                                     | <b>6</b>  |
| <b>Pin Descriptions</b> .....                                      | <b>6</b>  |
| <b>Ordering Information</b> .....                                  | <b>7</b>  |
| <b>Absolute Maximum Ratings</b> .....                              | <b>8</b>  |
| <b>Thermal Information</b> .....                                   | <b>8</b>  |
| <b>Recommended Operating Conditions</b> .....                      | <b>8</b>  |
| <b>Electrical Specifications</b> .....                             | <b>8</b>  |
| <b>Typical Operating Performance for Dual PWM Operation</b> .....  | <b>10</b> |
| <b>Typical Performance for Current Sharing PWM Operation</b> ..... | <b>15</b> |
| <b>Theory of Operation</b> .....                                   | <b>18</b> |
| PWM Control Scheme .....                                           | 18        |
| Synchronization Control .....                                      | 18        |
| Output Current Sharing .....                                       | 18        |
| Overcurrent Protection .....                                       | 18        |
| Power-Good (PG) .....                                              | 19        |
| UVLO .....                                                         | 19        |
| Enable .....                                                       | 19        |
| Soft Start-Up .....                                                | 19        |
| Discharge Mode (Soft-Stop) .....                                   | 19        |
| Power MOSFETs .....                                                | 19        |
| 100% Duty Cycle .....                                              | 19        |
| Thermal Shutdown .....                                             | 19        |
| <b>Applications Information</b> .....                              | <b>19</b> |
| Output Inductor and Capacitor Selection .....                      | 19        |
| Output Voltage Selection .....                                     | 20        |
| Minimum Output Voltage .....                                       | 20        |
| Input Capacitor Selection .....                                    | 20        |
| Loop Compensation Design .....                                     | 20        |
| PCB Layout Recommendation .....                                    | 21        |
| Thermal Performance .....                                          | 22        |
| <b>Revision History</b> .....                                      | <b>23</b> |
| <b>About Intersil</b> .....                                        | <b>23</b> |
| <b>Package Outline Drawing</b> .....                               | <b>24</b> |

## Typical Applications



FIGURE 3. TYPICAL APPLICATION DIAGRAM - SINGLE 6A



FIGURE 4. TYPICAL APPLICATION DIAGRAM - DUAL 3A OUTPUTS

**TABLE 1. COMPONENT VALUE SELECTION FOR DUAL OUTPUT OPERATION**

| <b>V<sub>OUT</sub></b> | <b>1.2V</b> | <b>1.5V</b> | <b>1.8V</b> | <b>2.5V</b> | <b>3.3V</b> |
|------------------------|-------------|-------------|-------------|-------------|-------------|
| C1                     | 2x22μF      | 2x22μF      | 2x22μF      | 2x22μF      | 2x22μF      |
| C2                     | 4x22μF      | 4x22μF      | 4x22μF      | 4x22μF      | 4x22μF      |
| L1 (or L2)             | 0.5~1.1μH   | 0.5~1.1μH   | 0.5~1.68μH  | 0.5~1.68μH  | 0.5~2.2μH   |
| R2 (or R5)             | 50k         | 87.5k       | 124k        | 212.5k      | 312.5k      |
| R3 (or R6)             | 100k        | 100k        | 100k        | 100k        | 100k        |

**TABLE 2. COMPONENT VALUE SELECTION FOR CURRENT SHARING OPERATION**

| <b>V<sub>OUT</sub></b> | <b>1.2V</b> | <b>1.5V</b> | <b>1.8V</b> | <b>2.5V</b> | <b>3.3V</b> |
|------------------------|-------------|-------------|-------------|-------------|-------------|
| C1                     | 2x22μF      | 2x22μF      | 2x22μF      | 2x22μF      | 2x22μF      |
| C2 (or C4)             | 2x22μF      | 2x22μF      | 2x22μF      | 2x22μF      | 2x22μF      |
| L1 (or L2)             | 0.5~1.1μH   | 0.5~1.1μH   | 0.5~1.68μH  | 0.5~1.68μH  | 0.5~2.2μH   |
| R2                     | 50k         | 87.5k       | 124k        | 212.5k      | 312.5k      |
| R3                     | 100k        | 100k        | 100k        | 100k        | 100k        |
| R6                     | 33k         | 31k         | 30k         | 29k         | 28k         |
| C6                     | 180pF       | 150pF       | 150pF       | 150pF       | 150pF       |

## Block Diagram



FIGURE 5. BLOCK DIAGRAM

## Pin Configuration

ISL78236  
(24 LD QFN)  
TOP VIEW



## Pin Descriptions

| PIN NUMBER | SYMBOL | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 24      | LX2    | Switching node connection for Channel 2.                                                                                                                                                                                                                                                                                                                                                                                                |
| 4          | EN2    | Regulator Channel 2 enable pin. Enable the output, VOUT2, when driven to high. Shutdown VOUT2 and discharge output capacitor when driven to low. Do not leave this pin floating.                                                                                                                                                                                                                                                        |
| 5          | PG2    | Active high Power-Good (PG) indicator for Channel 2. After power-up or EN2 High, this output is a 1ms delayed power-good signal for the Channel 2 output voltage.                                                                                                                                                                                                                                                                       |
| 6          | FB2    | The feedback network of the Channel 2 regulator. FB2 is the negative input to the transconductance error amplifier. The output voltage is set by an external resistor divider from VOUT2 connected to FB2. The power-good output and undervoltage lockout protection circuitry uses FB2 to monitor the Channel 1 regulator output voltage.                                                                                              |
| 7          | COMP   | COMP pin is treated as a No Connect in dual output mode operation, using only the internal compensation. If the SS pin is tied to a soft-start capacitor, external compensation is automatically used. An additional external network across COMP and SGND is required to improve the loop compensation of the amplifier in parallel current sharing operation. Connect an external RC network on COMP pin for parallel mode operation. |
| 8          | NC     | No connect pin; please tie to GND for thermal relief.                                                                                                                                                                                                                                                                                                                                                                                   |
| 9          | FB1    | The feedback network of the Channel 1 regulator. FB1 is the negative input to the transconductance error amplifier. The output voltage is set by an external resistor divider from VOUT1 connected to FB1. The power-good output and undervoltage lockout protection circuitry uses FB1 to monitor the Channel 1 regulator output voltage.                                                                                              |
| 10         | SGND   | System ground.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11         | PG1    | Active high Power-Good (PG) indicator for Channel 1. After power-up or EN1 High, this output is a 1ms delayed power-good signal for the Channel 1 output voltage.                                                                                                                                                                                                                                                                       |
| 12         | SYNC   | Connect to logic high or input voltage VIN. Connect to an external function generator for external synchronization. Negative edge trigger. Do not leave this pin floating. <b>Do not tie this pin low (or to SGND).</b>                                                                                                                                                                                                                 |
| 13         | EN1    | Regulator Channel 1 enable pin. Enable the output, VOUT1, when driven to high. Shut down VOUT1 and discharge output capacitor when driven to low. Do not leave this pin floating.                                                                                                                                                                                                                                                       |

## Pin Descriptions (continued)

| PIN NUMBER | SYMBOL | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14         | SS     | The SS is used to adjust the soft-start time. When the SS pin is tied to VIN, SS time is 1.5ms. the SS pin is tied to VIN only in dual output mode operation. SS pin is tied to a soft-start capacitor only in parallel current sharing mode operation. Connect a capacitor from SS to SGND to adjust the soft-start time. $C_{SS} \mu F$ should not be larger than 33nF. This capacitor, along with an internal 5 $\mu$ A current source, sets the soft-start interval of the converter, $t_{SS}$ .<br>$C_{SS}[\mu F] = 6.25 \cdot t_{SS}[s] \quad (\text{EQ. 1})$ |
| 15         | VDD    | Input supply voltage for the logic. VDD to be at the same potential as $V_{IN}$ +0.3/-0.5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 16, 17     | VIN1   | Input supply voltage. Connect 22 $\mu$ F ceramic capacitor to power ground per channel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2, 3       | VIN2   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 18, 19     | LX1    | Switching node connection for Channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 20, 21     | PGND1  | Negative supply for the power stage of Channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 22, 23     | PGND2  | Negative supply for the power stage of Channel 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 25         | PAD    | The exposed pad must be connected to the SGND pin for proper electrical performance. Add as many vias as possible to connect the PAD to a ground plane for optimal thermal performance.                                                                                                                                                                                                                                                                                                                                                                             |

## Ordering Information

| PART NUMBER<br><a href="#">(Notes 1, 2, 3)</a> | PART MARKING     | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG. # |
|------------------------------------------------|------------------|---------------------|----------------------|----------------|
| ISL78236ARZ                                    | 782 36ARZ        | -40 to +105         | 24 Ld 4x4 QFN        | L24.4x4D       |
| ISL78236DUALEVAL1Z                             | Evaluation Board |                     |                      |                |
| ISL78236CRSHEVAL1Z                             | Evaluation Board |                     |                      |                |

## NOTES:

1. Add “T” suffix for 6k unit or “-T7A” suffix for 250 unit tape and reel options. Refer to [TB347](#) for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see product information page for [ISL78236](#). For more information on MSL, see tech brief [TB363](#).

**Absolute Maximum Ratings** (Reference to SGND)

|                                                               |                |
|---------------------------------------------------------------|----------------|
| VIN1, VIN2, VDD .....                                         | -0.3V to +6.5V |
| LX1, LX2 ( <a href="#">Note 4</a> ) .....                     | -0.3V to +6.5V |
| EN1, EN2, PG1, PG2, SYNC, SS .....                            | -0.3V to +6.5V |
| FB1, FB2, COMP .....                                          | -0.3V to +2.7V |
| ESD Ratings                                                   |                |
| Human Body Model (Tested per AEC-Q100-002) .....              | 4kV            |
| Machine Model (Tested per AEC-A100-003) .....                 | 300V           |
| Charged Device Model (Tested per AEC-Q100-011) .....          | 2kV            |
| Latch Up (Per JESD-78D; Class 2, Level A; AEC-Q100-004) ..... | 100mA          |

**Thermal Information**

|                                                    |                      |                           |
|----------------------------------------------------|----------------------|---------------------------|
| Thermal Resistance (Typical)                       | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W)      |
| 24 Ld 4x4 QFN ( <a href="#">Notes 5, 6</a> ) ..... | 36                   | 2                         |
| Junction Temperature Range .....                   | -55°C to +150°C      |                           |
| Storage Temperature Range .....                    | -65°C to +150°C      |                           |
| Ambient Temperature Range .....                    | -40°C to +105°C      |                           |
| Pb-Free Reflow Profile .....                       |                      | see <a href="#">TB493</a> |

**Recommended Operating Conditions**

|                                      |                 |
|--------------------------------------|-----------------|
| VIN Supply Voltage Range .....       | +2.85V to +6V   |
| Load Current Range per Channel ..... | 0A to 3A        |
| Ambient Temperature Range .....      | -40°C to +105°C |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

## NOTES:

4. Values shown for continuous voltage. Absolute Maximum Rating of 7V for a duration less than 20ms. Absolute Maximum Rating of -1.5V for duration of less than 100ns.
5.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief [TB379](#).
6. For  $\theta_{JC}$ , "case temperature" location is at the center of the exposed metal pad on the package underside.

**Electrical Specifications**

Unless otherwise noted, the typical specifications are measured at the following conditions:  
 $T_A = -40^\circ\text{C}$  to  $+105^\circ\text{C}$ ,  $V_{IN} = 3.6\text{V}$ ,  $EN1 = EN2 = VDD$ ,  $L = 1.5\mu\text{H}$ ,  $C1 = C2 = C4 = 2 \times 22\mu\text{F}$ ,  $I_{OUT1} = I_{OUT2} = 0\text{A}$  to  $3\text{A}$ , unless otherwise noted. Typical values are at  $T_A = +25^\circ\text{C}$ . **Boldface** limits apply across the operating temperature range,  $-40^\circ\text{C}$  to  $+105^\circ\text{C}$ .

| PARAMETER                          | SYMBOL         | TEST CONDITIONS                                                       | MIN<br>( <a href="#">Note 7</a> ) | TYP | MAX<br>( <a href="#">Note 7</a> ) | UNITS           |
|------------------------------------|----------------|-----------------------------------------------------------------------|-----------------------------------|-----|-----------------------------------|-----------------|
| <b>INPUT SUPPLY</b>                |                |                                                                       |                                   |     |                                   |                 |
| VIN Undervoltage Lockout Threshold | $V_{UVLO}$     | Rising                                                                |                                   | 2.5 | 2.85                              | V               |
|                                    |                | Hysteresis                                                            | 40                                | 100 |                                   | mV              |
| Quiescent Supply Current           | $I_{VDD}$      | $SYNC = V_{DD}$ , $EN1 = EN2 = VDD$ , no load at the output           |                                   | 30  | 70                                | mA              |
| Shutdown Supply Current            | $I_{SD}$       | $V_{IN} = V_{DD} = 6\text{V}$ , $EN1 = EN2 = SGND$                    |                                   | 8   | 35                                | $\mu\text{A}$   |
| <b>OUTPUT REGULATION</b>           |                |                                                                       |                                   |     |                                   |                 |
| FB1, FB2 Regulation Voltage        | $V_{FB}$       |                                                                       | 0.784                             | 0.8 | 0.810                             | V               |
| FB1, FB2 Bias Current              | $I_{FB}$       | $V_{FB} = 0.75\text{V}$                                               |                                   | 1   |                                   | $\mu\text{A}$   |
| Load Regulation                    |                | $SYNC = V_{DD}$ , output load from 0A to 6A                           |                                   | 2   |                                   | $\text{mV/A}$   |
| Line Regulation                    |                | $V_{IN} = V_0 + 0.5\text{V}$ to $6\text{V}$ (minimal $2.85\text{V}$ ) |                                   | 0.1 |                                   | %/V             |
| Soft-start Ramp Time Cycle         |                | $SS = V_{DD}$                                                         |                                   | 1.5 |                                   | ms              |
| Soft-start Charging Current        | $ISS$          |                                                                       | 4                                 | 5   | 6                                 | $\mu\text{A}$   |
| <b>COMPENSATION</b>                |                |                                                                       |                                   |     |                                   |                 |
| Error Amplifier Transconductance   |                | $SS = V_{DD}$                                                         |                                   | 20  |                                   | $\mu\text{A/V}$ |
|                                    |                | SS with Capacitor                                                     |                                   | 100 |                                   | $\mu\text{A/V}$ |
| Current Sense Amplifier Gain       | $CSA\_GAIN$    |                                                                       | 0.172                             | 0.2 | 0.228                             | V/A             |
| Ch1/Ch2 Amplifier Gain Matching    | $GAIN_{MATCH}$ |                                                                       | -0.05                             |     | +0.05                             | V/A             |
| <b>OVERCURRENT PROTECTION</b>      |                |                                                                       |                                   |     |                                   |                 |
| Dynamic Current Limit ON-time      | $t_{CON}$      |                                                                       |                                   | 17  |                                   | Clock pulses    |
| Dynamic Current Limit OFF-time     | $t_{COFF}$     |                                                                       |                                   | 8   |                                   | SS cycle        |

**Electrical Specifications** Unless otherwise noted, the typical specifications are measured at the following conditions:

$T_A = -40^\circ\text{C}$  to  $+105^\circ\text{C}$ ,  $V_{IN} = 3.6\text{V}$ ,  $EN1 = EN2 = VDD$ ,  $L = 1.5\mu\text{H}$ ,  $C1 = C2 = C4 = 2 \times 22\mu\text{F}$ ,  $I_{OUT1} = I_{OUT2} = 0\text{A}$  to  $3\text{A}$ , unless otherwise noted. Typical values are at  $T_A = +25^\circ\text{C}$ . **Boldface** limits apply across the operating temperature range,  $-40^\circ\text{C}$  to  $+105^\circ\text{C}$ . (Continued)

| PARAMETER                                | SYMBOL     | TEST CONDITIONS                                | MIN<br>( <a href="#">Note 7</a> ) | TYP  | MAX<br>( <a href="#">Note 7</a> ) | UNITS            |
|------------------------------------------|------------|------------------------------------------------|-----------------------------------|------|-----------------------------------|------------------|
| Positive Peak Overcurrent Limit          | $I_{POC1}$ |                                                | 4.1                               | 4.8  | 5.5                               | A                |
|                                          | $I_{POC2}$ |                                                | 4.1                               | 4.8  | 5.5                               | A                |
| Negative Peak Overcurrent Limit          | $I_{NOC1}$ |                                                | -3.5                              | -2.5 | -1.5                              | A                |
|                                          | $I_{NOC2}$ |                                                | -3.5                              | -2.5 | -1.5                              | A                |
| <b>LX1, LX2</b>                          |            |                                                |                                   |      |                                   |                  |
| P-Channel MOSFET ON-Resistance           |            | $V_{IN} = 5.5\text{V}$ , $I_0 = 200\text{mA}$  |                                   | 50   | 75                                | $\text{m}\Omega$ |
|                                          |            | $V_{IN} = 2.85\text{V}$ , $I_0 = 200\text{mA}$ |                                   | 70   | 100                               | $\text{m}\Omega$ |
| N-Channel MOSFET ON-Resistance           |            | $V_{IN} = 5.5\text{V}$ , $I_0 = 200\text{mA}$  |                                   | 50   | 75                                | $\text{m}\Omega$ |
|                                          |            | $V_{IN} = 2.85\text{V}$ , $I_0 = 200\text{mA}$ |                                   | 70   | 100                               | $\text{m}\Omega$ |
| LX Maximum Duty Cycle                    |            |                                                |                                   | 100  |                                   | %                |
| PWM Switching Frequency                  | $f_S$      |                                                | 2.15                              | 2.5  | 2.85                              | MHz              |
| Synchronization Frequency Range          | $f_{SYNC}$ | ( <a href="#">Note 8</a> )                     | 6                                 |      | 8                                 | MHz              |
| Channel 1 to Channel 2 Phase Shift       |            | Rising edge to rising edge timing              |                                   | 180  |                                   | $^\circ$         |
| LX Minimum On Time                       |            | SYNC = High (PWM mode)                         |                                   |      | 140                               | ns               |
| Soft Discharge Resistance                | $R_{DIS}$  | EN = LOW                                       | 80                                | 100  | 120                               | $\Omega$         |
| LX Leakage Current                       |            | $V_{IN} = V_{DD} = 6\text{V}$                  |                                   | 0.1  | 1                                 | $\mu\text{A}$    |
| <b>PG1, PG2</b>                          |            |                                                |                                   |      |                                   |                  |
| Output Low Voltage                       |            | Sinking 1mA, $V_{FB} = 0.7\text{V}$            |                                   |      | 0.3                               | V                |
| PG Pin Leakage Current                   |            | $PG = V_{IN} = 6\text{V}$                      |                                   | 0.01 | 0.1                               | $\mu\text{A}$    |
| Internal PGOOD Low Rising Threshold      |            | Percentage of nominal regulation voltage       | 88                                | 92   | 95                                | %                |
| Internal PGOOD Low Falling Threshold     |            | Percentage of nominal regulation voltage       | 85                                | 88   | 92                                | %                |
| Delay Time (Rising Edge)                 |            | Time from $V_{OUT\_}$ reached regulation       |                                   | 1    |                                   | ms               |
| Internal PGOOD Delay Time (Falling Edge) |            |                                                |                                   | 7    | 15                                | $\mu\text{s}$    |
| <b>EN1, EN2, SYNC</b>                    |            |                                                |                                   |      |                                   |                  |
| Logic Input Low                          |            |                                                |                                   |      | 0.4                               | V                |
| Logic Input High                         |            |                                                | 1.5                               |      |                                   | V                |
| SYNC Logic Input Leakage Current         | $I_{SYNC}$ | $V_{IN} = V_{DD} = 6\text{V}$                  |                                   | 0.1  | 1                                 | $\mu\text{A}$    |
| Enable Logic Input Leakage Current       | $I_{EN}$   | $V_{IN} = V_{DD} = 6\text{V}$                  |                                   | 0.1  | 1                                 | $\mu\text{A}$    |
| Thermal Shutdown                         |            |                                                |                                   | 150  |                                   | $^\circ\text{C}$ |
| Thermal Shutdown Hysteresis              |            |                                                |                                   | 25   |                                   | $^\circ\text{C}$ |

## NOTES:

- Parameters with MIN and/or MAX limits are 100% tested at  $+25^\circ\text{C}$ , unless otherwise specified. Temperature limits established by characterization and are not production tested.
- The operational frequency per switching channel will be half of the SYNC frequency.

## Typical Operating Performance for Dual PWM Operation

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{OUT1} = 1.8\text{V}$ ,  $V_{OUT2} = 1.8\text{V}$ ,  $I_{OUT1} = 0\text{A}$  to  $3\text{A}$ ,  $I_{OUT2} = 0\text{A}$  to  $3\text{A}$ ,  $L_1 = L_2 = 0.6\mu\text{H}$ ,  $C_{OUT1} = 2 \times 22\mu\text{F}$ ,  $C_{OUT2} = 2 \times 22\mu\text{F}$ ,  $FSW = 2.5\text{MHz}$ .

FIGURE 6. EFFICIENCY,  $V_{IN} = 3.3\text{V}$ ,  $T_A = +25^\circ\text{C}$ FIGURE 7. EFFICIENCY,  $V_{IN} = 5\text{V}$ ,  $T_A = +25^\circ\text{C}$ FIGURE 8. POWER DISSIPATION,  $V_{IN} = 3.3\text{V}$ ,  $V_{OUT} = 1.8\text{V}$ FIGURE 9. LINE REGULATION,  $V_{OUT} = 1.8\text{V}$ ,  $T_A = +25^\circ\text{C}$ FIGURE 10. LOAD REGULATION,  $V_{OUT} = 1.8\text{V}$ ,  $T_A = +25^\circ\text{C}$

## Typical Operating Performance for Dual PWM Operation

Unless otherwise noted,

operating conditions are:  $TA = +25^{\circ}\text{C}$ ,  $V_{OUT1} = 1.8\text{V}$ ,  $V_{OUT2} = 1.8\text{V}$ ,  $I_{OUT1} = 0\text{A}$  to  $3\text{A}$ ,  $I_{OUT2} = 0\text{A}$  to  $3\text{A}$ ,  $L_1 = L_2 = 0.6\mu\text{H}$ ,  $C_{OUT1} = 2 \times 22\mu\text{F}$ ,  $C_{OUT2} = 2 \times 22\mu\text{F}$ ,  $FSW = 2.5\text{MHz}$ . (Continued)



FIGURE 11. STEADY STATE OPERATION AT NO LOAD CHANNEL 1



FIGURE 12. STEADY STATE OPERATION AT NO LOAD CHANNEL 2



FIGURE 13. STEADY STATE OPERATION AT 3A LOAD CHANNEL 1



FIGURE 14. STEADY STATE OPERATION AT 3A LOAD CHANNEL 2



FIGURE 15. LOAD TRANSIENT CHANNEL 1



FIGURE 16. LOAD TRANSIENT CHANNEL 2

## Typical Operating Performance for Dual PWM Operation

Unless otherwise noted,

operating conditions are: TA = +25 °C, VOUT1 = 1.8V, VOUT2 = 1.8V, IOUT1 = 0A to 3A, IOUT2 = 0A to 3A, L1 = L2 = 0.6µH, COUT1 = 2x22µF, COUT2 = 2x22µF, FSW = 2.5MHz. (Continued)



FIGURE 17. SOFT-START WITH NO LOAD CHANNEL 1



FIGURE 18. SOFT-START WITH NO LOAD CHANNEL 2



FIGURE 19. SOFT-START AT 3A LOAD CHANNEL 1



FIGURE 20. SOFT-START AT 3A LOAD CHANNEL 2



FIGURE 21. SOFT-DISCHARGE SHUTDOWN CHANNEL 1



FIGURE 22. SOFT-DISCHARGE SHUTDOWN CHANNEL 2

## Typical Operating Performance for Dual PWM Operation

Unless otherwise noted,

operating conditions are: TA = +25°C, VOUT1 = 1.8V, VOUT2 = 1.8V, IOUT1 = 0A to 3A, IOUT2 = 0A to 3A, L1 = L2 = 0.6μH, COUT1 = 2x22μF, COUT2 = 2x22μF, FSW = 2.5MHz. (Continued)



FIGURE 23. STEADY STATE OPERATION CHANNEL 1 AT NO LOAD  
WITH FSW = 4MHz



FIGURE 24. STEADY STATE OPERATION CHANNEL 2 AT NO LOAD  
WITH FSW = 4MHz



FIGURE 25. STEADY STATE OPERATION CHANNEL 1 3A LOAD WITH  
FSW = 4MHz



FIGURE 26. STEADY STATE OPERATION CHANNEL 2 3A LOAD WITH  
FSW = 4MHz



FIGURE 27. OUTPUT SHORT CIRCUIT CHANNEL 1



FIGURE 28. OUTPUT SHORT CIRCUIT RECOVERY (FROM HICCUP)  
CHANNEL 1

## Typical Operating Performance for Dual PWM Operation

Unless otherwise noted,

operating conditions are: TA = +25°C, VOUT1 = 1.8V, VOUT2 = 1.8V, IOUT1 = 0A to 3A, IOUT2 = 0A to 3A, L1 = L2 = 0.6μH, COUT1 = 2x22μF, COUT2 = 2x22μF, FSW = 2.5MHz. (Continued)



FIGURE 29. OUTPUT SHORT CIRCUIT CHANNEL 2



FIGURE 30. OUTPUT SHORT CIRCUIT RECOVERY (FROM HICUP) CHANNEL 2



FIGURE 31. LX JITTER AT NO LOAD, V<sub>IN</sub> = 3V



FIGURE 32. LX JITTER AT 3A LOAD, V<sub>IN</sub> = 3V



FIGURE 33. LX JITTER AT NO LOAD, V<sub>IN</sub> = 5V



FIGURE 34. LX JITTER AT 3A LOAD, V<sub>IN</sub> = 5V

## Typical Performance for Current Sharing PWM Operation

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{\text{OUT}} = 1.8\text{V}$ ,  $I_{\text{OUT1}} + I_{\text{OUT2}} = 0\text{A}$  to  $6\text{A}$ ,  $L_1 = L_2 = 0.6\mu\text{H}$ ,  $C_{\text{OUT}} = 4 \times 22\mu\text{F}$ ,  $F_{\text{SW}} = 2.5\text{MHz}$ .

FIGURE 35. EFFICIENCY vs LOAD,  $V_{\text{IN}} = 3.3\text{V}$ ,  $T_A = +25^\circ\text{C}$ FIGURE 36. EFFICIENCY vs LOAD,  $V_{\text{IN}} = 5\text{V}$ ,  $T_A = +25^\circ\text{C}$ FIGURE 37. POWER DISSIPATION,  $V_{\text{IN}} = 3.3\text{V}$ ,  $V_{\text{OUT}} = 1.8\text{V}$ FIGURE 38. LINE REGULATION,  $V_{\text{OUT}} = 1.8\text{V}$ ,  $T_A = +25^\circ\text{C}$ FIGURE 39. LOAD REGULATION,  $V_{\text{OUT}} = 1.8\text{V}$ ,  $T_A = +25^\circ\text{C}$

## Typical Performance for Current Sharing PWM Operation

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{\text{OUT}} = 1.8\text{V}$ ,  $I_{\text{OUT1}} + I_{\text{OUT2}} = 0\text{A}$  to  $6\text{A}$ ,  $L1 = L2 = 0.6\mu\text{H}$ ,  $C_{\text{OUT}} = 4 \times 22\mu\text{F}$ ,  $F_{\text{SW}} = 2.5\text{MHz}$ . (Continued)



FIGURE 40. STEADY STATE OPERATION AT NO LOAD



FIGURE 41. STEADY STATE OPERATION AT 6A LOAD



FIGURE 42. LOAD TRANSIENT RESPONSE



FIGURE 43. SOFT-DISCHARGE SHUTDOWN



FIGURE 44. SOFT-START AT NO LOAD



FIGURE 45. SOFT-START AT 6A LOAD

## Typical Performance for Current Sharing PWM Operation

Unless otherwise noted, operating conditions are:  $T_A = +25^\circ\text{C}$ ,  $V_{\text{OUT}} = 1.8\text{V}$ ,  $I_{\text{OUT1}} + I_{\text{OUT2}} = 0\text{A}$  to  $6\text{A}$ ,  $L_1 = L_2 = 0.6\mu\text{H}$ ,  $C_{\text{OUT}} = 4 \times 22\mu\text{F}$ ,  $F_{\text{SW}} = 2.5\text{MHz}$ . (Continued)



FIGURE 46. CURRENT SHARE BALANCING, 0A TO 6A



FIGURE 47. CURRENT SHARE BALANCING, 2A TO 6A

## Theory of Operation

The ISL78236 is a dual 3A or single current sharing 6A step-down switching regulator optimized for low output ripple point-of-load power in automotive applications. The regulator operates at a 2.5MHz internally fixed switching frequency allowing small output filter components while maintaining up to 95% efficiency. The two channels are 180° out of phase operation to reduce input ripple currents and EMI. The supply current is typically only 8µA when the regulator is shut down.

### PWM Control Scheme

Pulling the SYNC pin HI (>1.5V) forces the converter into PWM mode in the next switching cycle regardless of output current. Each of the channels of the ISL78236 employ the current-mode pulse-width modulation (PWM) control scheme for fast transient response and pulse-by-pulse current limiting, as shown in [Figure 5 on page 5](#) with waveforms in [Figure 48](#). The current loop consists of the oscillator, the PWM COMP comparator, current sensing circuit, and the slope compensation for the current loop stability. The current-sensing circuit consists of the resistance of the P-channel MOSFET when it is turned on and the current sense amplifier CSA. The gain for the current-sensing circuit is typically 0.2V/A. The control reference for the current loops comes from the error amplifier, EAMP, of the voltage loop.

The PWM operation is initialized by the clock from the oscillator. The P-channel MOSFET is turned on at the beginning of a PWM cycle and the current in the MOSFET starts to ramp up. When the sum of the current amplifier CSA1 (or CSA2 on Channel 2) and the compensation slope (0.46V/µs) reaches the control reference of the current loop, the PWM COMP comparator sends a signal to the PWM logic to turn off the P-MOSFET and to turn on the N-channel MOSFET. The N-MOSFET stays on until the end of the PWM cycle. [Figure 48](#) shows the typical operating waveforms during the PWM operation. The dotted lines illustrate the sum of the compensation ramp and the current sense amplifier CSA<sub>1</sub> output.



FIGURE 48. PWM OPERATION WAVEFORMS

The output voltage is regulated by controlling the reference voltage to the current loop. The bandgap circuit outputs a 0.8V reference voltage to the voltage control loop. The feedback voltage signal comes from the FB pin. The soft-start block only affects the operation during the start-up and will be discussed separately. The error amplifier is a transconductance amplifier that converts the voltage error signal to a current output. The

voltage loop is internally compensated with the 27pF and 390kΩ RC network. The maximum EAMP voltage output is precisely clamped to the bandgap voltage (1.172V).

### Synchronization Control

The synchronization frequency can be operated to a range of 6MHz to 8MHz by an external signal applied to the SYNC pin. The SYNC pin has logic threshold levels of 0.4V and 1.5V for LOW and HIGH respectively, to allow for external clock signals to be of different magnitude regardless of supply voltage to the ISL78236. The first falling edge on the SYNC triggers the rising edge of the PWM ON pulse of Channel 1. The second falling edge of the SYNC triggers the rising edge of the PWM ON pulse of Channel 2. Typically, the pulse width of the SYNC signal should be 50% duty cycle, however, it is recommended that the pulse width be in the range of 50ns to 100ns for valid synchronization. This process alternates indefinitely allowing 180° output phase operation between the two channels. It is important to note that this operation makes the switching frequency of each channel 1/2 of the SYNC frequency. Thus, Channel 1 and Channel 2 have a synchronized switching frequency of 3MHz to 4MHz.

### Output Current Sharing

The ISL78236 dual outputs are paralleled for multi-phase operation in order to support 6A output. Channel 1 and Channel 2 switches 180° out of phase to reduce input ripple currents. In parallel configuration, external soft-start should be used to ensure proper, full loading start-up. Connect the FB<sub>x</sub> pins together and connect a soft-start capacitor from SS pin to GND. External compensation using the COMP pin is required for current sharing operation. See [Table 2](#) for recommended values in current sharing mode. The current sharing balancing is dependent on the current sense amplifier matching between the two channels. The matching is internally trimmed and provides excellent balancing of output currents. See [Figures 46](#) and [47](#) for typical output current matching.

### Overcurrent Protection

CSA1 and CSA2 are used to monitor Output 1 and Output 2 channels respectively. The overcurrent protection is realized by monitoring the CSA output with the OCP threshold logic, as shown in the [Figure 5 on page 5](#). The current sensing circuit has a gain of 0.2V/A, from the P-MOSFET current to the CSA output. When the CSA output reaches the threshold, the OCP comparator is tripped to turn off the P-MOSFET immediately. The overcurrent function protects the switching converter from a shorted output by monitoring the current flowing through the upper MOSFETs.

Upon detection of overcurrent condition, the upper MOSFET will be immediately turned off and will not be turned on again until the next switching cycle. Upon detection of the initial overcurrent condition, the Overcurrent Fault Counter is set to 1 and the Overcurrent Condition Flag is set from LOW to HIGH. If, on the subsequent cycle, another overcurrent condition is detected, the OC Fault Counter will be incremented. If there are 17 sequential OC fault detections, the regulator will be shut down under an Overcurrent Fault Condition. An Overcurrent Fault Condition will result in the regulator attempting to restart in a hiccup mode with the delay between restarts being eight soft-start periods. At the end of the eighth soft-start wait period, the fault counters are

reset and soft-start is attempted again. If the overcurrent condition goes away prior to the OC Fault Counter reaching a count of four, the Overcurrent Condition Flag will set back to LOW.

The ISL78236 also features current sense amplifiers on the N-MOSFET for Negative Overcurrent Protection. If the negative output current reaches -2.5A, the part enters Negative OCP. At this point, all switching stops and the part enters tri-state mode while the pull-down FET is discharging the output until it reaches normal regulation voltage, then the IC restarts.

## Power-Good (PG)

There are two independent power-good signals. PG1 monitors the Output Channel 1 and PG2 monitors the Output Channel 2. When powering up, the open-collector power-good output holds low for about 1ms after the output reaches within 8% of the preset output voltage. The PG pin will pull low under fault conditions when an overcurrent, OTP, or UVLO event occurs.

## UVLO

When the input voltage is below the undervoltage lockout (UVLO) threshold (2.85V MAX), the regulator is disabled and the PG pin will pull low.

## Enable

The enable (ENx) inputs allow the user to control turning on or off each channel of the regulator for purposes such as low power shutdown or power-up sequencing. When the regulator is enabled, there is typically a 600 $\mu$ s delay for waking up the bandgap reference, afterwards the soft start-up sequence begins.

## Soft Start-Up

The soft-start-up eliminates the in-rush current during the start-up. The soft-start block outputs a ramp reference to both the voltage loop and the current loop. The two ramps limit the inductor current rising speed as well as the output voltage speed so that the output voltage rises in a controlled fashion. When the FB voltage is less than 0.2V, the PWM operating frequency is half of the normal frequency.

When the SS soft-start pin is tied to the VIN pin, the soft start-up time is internally set to 1.5ms. This internal soft-start mode is only for dual output operation. In current sharing mode, for externally programmable soft-start time, connect a capacitor from the SS pin to GND. A 5 $\mu$ A current source charges up the soft-start capacitor and sets the soft-start ramp time. The soft-start capacitor,  $C_{SS}$ , should not be larger than 33nF. See [Equation 2](#) for calculating the soft-start ramp time.

It is recommended to operate the internal soft-start ramp time only in Dual Output Mode. In Current Share Mode, external soft-start should be used.

$$t_{SS(S)} = \frac{C_{SS}[\mu F]}{6.25} \quad (\text{EQ. 2})$$

## Discharge Mode (Soft-Stop)

When a transition to shutdown mode occurs, or the input UVLO fault latch is set, the LX pin discharges to PGND through an internal 100 $\Omega$  switch.

## Power MOSFETs

The integrated high-side and low-side power MOSFETs are optimized for best efficiency while delivering up to 3A current. The ON-resistance for the P-MOSFET is typically 50m $\Omega$  and the ON-resistance for the N-MOSFET is typical 50m $\Omega$ .

## 100% Duty Cycle

The ISL78236 features 100% duty cycle operation to maximize the battery life in portable applications. When the battery voltage drops to a level at which the ISL78236 can no longer maintain the regulation at the output, the regulator completely turns on the P-MOSFET. The maximum dropout voltage under the 100% duty cycle operation is the product of the load current and the ON-resistance of the P-MOSFET.

## Thermal Shutdown

The ISL78236 has built-in thermal protection. When the internal temperature reaches +150 °C, the regulator is completely shut down. As the temperature drops to +125 °C, the ISL78236 resumes operation by stepping through a soft start-up.

## Applications Information

### Output Inductor and Capacitor Selection

To consider steady state and transient operation, ISL78236 typically uses a 0.6 $\mu$ H output inductor. Higher or lower inductor value can be used to optimize the total converter system performance. For example applications with output voltage >3.3V, in order to decrease the inductor current ripple and output voltage ripple, the output inductor value can be increased. The inductor ripple current can be expressed in [Equation 3](#):

$$\Delta I = \frac{V_O \cdot \left(1 - \frac{V_O}{V_{IN}}\right)}{L \cdot f_S} \quad (\text{EQ. 3})$$

The inductor's saturation current rating needs to be larger than the peak current. The ISL78236 overcurrent protection threshold is typically 4.8A. The saturation current needs to be over 4.8A for maximum output current application.

ISL78236 uses an internal compensation network and the output capacitor value is dependent on the output voltage. The ceramic capacitor is recommended to be X5R or X7R. The recommended minimum output capacitor values for the ISL78236 are shown in [Table 3](#).

**TABLE 3. MINIMUM OUTPUT CAPACITOR VALUE vs V<sub>OUT</sub>**

| V <sub>OUT</sub><br>(V) | C <sub>OUT</sub><br>( $\mu$ F) | L<br>( $\mu$ H) |
|-------------------------|--------------------------------|-----------------|
| 1.2                     | 2 x 22                         | 0.5~1.1         |
| 1.6                     | 2 x 22                         | 0.5~1.1         |
| 1.8                     | 2 x 22                         | 0.5~1.68        |
| 2.5                     | 2 x 22                         | 0.5~1.68        |
| 3.3                     | 2 x 6.8                        | 0.5~2.2         |
| 3.6                     | 10                             | 0.5~2.2         |

In [Table 3](#), the minimum output capacitor value is given for different output voltages to make sure the converter system is stable.

Although ceramic capacitors offer excellent overall performance and reliability, the actual in-circuit capacitance must be considered. Ceramic capacitors are rated using large peak-to-peak voltage swings and with no DC bias. In the DC/DC converter application, these conditions do not reflect reality. As a result, the actual capacitance may be considerably lower than the advertised value. Consult the manufacturer's datasheet to determine the actual in-application capacitance. Most manufacturers publish capacitance vs DC bias so that this effect can be easily accommodated. The effects of AC voltage are not frequently published, but an assumption of ~20% further reduction will generally suffice. The result of these considerations may mean an effective capacitance 50% lower than nominal and this value should be used in all design calculations. Nonetheless, ceramic capacitors are a very good choice in many applications due to their reliability and extremely low ESR.

[Equations 4](#) and [5](#) allow calculation of the required capacitance to meet a desired ripple voltage level. Additional capacitance may be used.

For the ceramic capacitors (low ESR):

$$V_{OUT\text{Ripple}} = \frac{\Delta I}{8 * F_{SW} * C_{OUT}} \quad (\text{EQ. 4})$$

where  $\Delta I$  is the inductor's peak-to-peak ripple current,  $F_{SW}$  is the switching frequency, and  $C_{OUT}$  is the output capacitor.

If using electrolytic capacitors, then:

$$V_{OUT\text{Ripple}} = \Delta I * ESR \quad (\text{EQ. 5})$$

## Output Voltage Selection

The output voltage of the regulator can be programmed via an external resistor divider, which is used to scale the output voltage relative to the internal reference voltage and feed it back to the inverting input of the error amplifier. Refer to [Figures 3](#) and [4](#).

The output voltage programming resistor,  $R_2$  (or  $R_5$  in Channel 2), will depend on the desired output voltage of the

regulator. The value for the feedback resistor is typically between  $50\text{k}\Omega$  and  $312.5\text{k}\Omega$ . Setting  $R_2$  and  $V_{OUT}$ ,  $R_3$  will be:

$$R_3 = \frac{R_2 \times 0.8V}{V_{OUT} - 0.8V} \quad (\text{EQ. 6})$$

For better performance, add  $12\text{pF}$  in parallel with  $R_2$  (or  $R_5$ ) for faster transient response.

## Minimum Output Voltage

The ISL78236 switching frequency  $F_S$  (2.5MHz typical, 2.85MHz max) and the minimum LX pin ON Time (140ns, max) sets a minimum duty cycle of the converter under worst-case scenario of 0.4 across temperature. Because of this minimum duty cycle, the ISL78236 is capable of regulating to an input  $V_{IN}$  to output  $V_{OUT}$  range. The ratio of output to input ( $V_{OUT}/V_{IN}$ ) must be higher than 0.4 to maintain output voltage regulation. For example, it is not recommended to regulate below 2.0V for  $V_{IN} = 5\text{V}$  and below 1.2V for  $V_{IN} = 3\text{V}$  as the minimum duty cycle limitation will impact output voltage. Note that when external synchronization is used, the switching frequency is higher than 2.85MHz which further restricts the  $V_{OUT}/V_{IN}$  range of operation.

## Input Capacitor Selection

The main functions for the input capacitor are to provide decoupling of the parasitic inductance and to provide a filtering function to prevent the switching current flowing back to the battery rail. One  $22\mu\text{F}$  X5R or X7R ceramic capacitor is a good starting point for the input capacitor selection per channel.

## Loop Compensation Design

When a soft-start capacitor is connected to the SS pin, the COMP pin is active for external loop compensation. The ISL78236 uses constant frequency peak current mode control architecture to achieve a fast loop transient response. An accurate current sensing pilot device in parallel with the upper MOSFET is used for peak current control signal and overcurrent protection. The inductor is not considered as a state variable since its peak current is constant, and the system becomes a single order system. It is much easier to design a Type II compensator to stabilize the loop than to implement voltage mode control. Peak current mode control has an inherent input voltage feed-forward function to achieve good line regulation. [Figure 49](#) shows the small signal model of the synchronous buck regulator.



FIGURE 49. SMALL SIGNAL MODEL OF SYNCHRONOUS BUCK REGULATOR



FIGURE 50. TYPE II COMPENSATOR

Figure 50 shows the Type II compensator with its transfer function expressed, as shown in [Equation 7](#):

$$A_v(S) = \frac{\dot{V}_{COMP}}{V_{FB}} = \frac{GM \cdot R_3}{(C_6 + C_7) \cdot (R_2 + R_3)} \frac{\left(1 + \frac{S}{\omega_{cz1}}\right)\left(1 + \frac{S}{\omega_{cz2}}\right)}{S\left(1 + \frac{S}{\omega_{cp1}}\right)\left(1 + \frac{S}{\omega_{cp2}}\right)} \quad (EQ. 7)$$

where,

$$\omega_{cz1} = \frac{1}{R_6 C_6}, \quad \omega_{cz2} = \frac{1}{R_2 C_3}, \quad \omega_{cp1} = \frac{C_6 + C_7}{R_6 C_6 C_7}, \quad \omega_{cp2} = \frac{R_2 + R_3}{C_3 R_2 R_3}$$

Compensator design goal:

High DC gain

Choose loop bandwidth  $f_c$  100kHz or below

Gain margin: >10dB

Phase margin: >40°

The compensator design procedure is as follows:

The loop gain at crossover frequency of  $f_c$  has a unity gain. Therefore, the compensator resistance  $R_6$  is determined by [Equation 8](#).

$$R_6 = \frac{2\pi f_c V_o C_o R_t}{GM \cdot V_{FB}} = 15.7 \times 10^3 \cdot f_c V_o C_o \quad (EQ. 8)$$

Where  $R_t$  is the current sense amplifier gain (0.2V/A) and  $GM$  is the transconductance,  $g_m$ , of the voltage error amplifier in each phase (see “Electrical Specification” Table for [“Error Amplifier Transconductance” on page 8](#)). Compensator capacitor  $C_6$  and  $C_7$  is then given by [Equation 9](#).

$$C_6 = \frac{R_o C_o}{R_6} = \frac{V_o C_o}{I_o R_6}, C_7 = \max \left( \frac{R_c C_o}{R_6}, \frac{1}{\pi f_s R_6} \right) \quad (EQ. 9)$$

An optional zero can boost the phase margin.  $\omega_{cz2}$  is a zero due to  $R_2$  and  $C_3$ .

$$C_3 = \frac{1}{\pi f_c R_2} \quad (EQ. 10)$$

Example:  $V_{IN} = 5V$ ,  $V_O = 1.8V$ ,  $I_O = 3A$ ,  $F_s = 2.5MHz$ ,  $R_2 = 124k\Omega$ ,  $R_3 = 100k\Omega$ ,  $C_o = 2X22\mu F/3m\Omega$ ,  $L = 0.6\mu H$ ,  $f_c = 100kHz$ , then compensator resistance  $R_6$ :

$$R_6 = 15.7 \times 10^3 \cdot 100kHz \cdot 1.8V \cdot 44\mu F = 124k\Omega \quad (EQ. 11)$$

Use a standard  $124k\Omega$  1% tolerance or better resistor.

$$C_6 = \frac{1.8V \cdot 44\mu F}{3A \cdot 124k\Omega} = 213pF \quad (EQ. 12)$$

$$C_7 = \max \left( \frac{3m\Omega \cdot 44\mu F}{124k\Omega}, \frac{1}{\pi \cdot 2.5MHz \cdot 124k\Omega} \right) = (1pF, 1pF) \quad (EQ. 13)$$

Use the closest standard values for  $C_6$  and  $C_7$ . There is approximately 2pF parasitic capacitance from  $V_{COMP}$  to GND; Therefore,  $C_7$  is optional. Use  $C_6 = 220pF$  and  $C_7 = OPEN$ .

$$C_3 = \frac{1}{\pi \cdot 100kHz \cdot 124k\Omega} = 26pF \quad (EQ. 14)$$

Use  $C_3 = 22pF$ . Note that  $C_3$  may increase the loop bandwidth from previous estimated value.

## PCB Layout Recommendation

The PCB layout is a very important converter design step to make sure the designed converter works well. For ISL78236, the power loop is composed of the output inductor  $L$ 's, the output capacitor  $C_{OUT1}$  and  $C_{OUT2}$ , the LX's pins, and the PGND pin. It is necessary to make the power loop as small as possible and the connecting traces among them should be direct, short, and wide. The switching node of the converter, the LX pins, and the traces connected to the node are very noisy, so keep the voltage feedback trace away from these noisy traces. The FB network should be as close as possible to its FB pin. SGND should have one single connection to PGND. The input capacitor should be placed as closely as possible to the VIN pin. Also, the ground of the input and output capacitors should be connected as closely as possible. The heat of the IC is mainly dissipated through the thermal pad. Maximizing the copper area connected to the thermal pad is preferable. In addition, a solid ground plane is helpful for better EMI performance. It is recommended to add at least five vias ground connection within the pad for the best thermal relief.

## Thermal Performance

Delivering a full load output current of 6A across the ambient operating temperature is strongly dependent on the thermal characteristic of the PCB layout. The power dissipation of the IC and the thermal impedance of the board will result in a temperature gradient between ambient and junction. Power dissipation curves for typical application can be found in [Figures 8 and 9](#) for dual output operation and [Figures 37 and 38](#) for current sharing operation. If the junction temperature exceeds the +150°C over-temperature protection threshold the regulator will be disabled.

The theta JA ( $\theta_{JA}$ ) spec shown in the [“Thermal Information” on page 8](#) is based upon JEDEC standard JESD51-5. However, real world application boards will differ from the JEDEC standard, thus producing different theta JA results. For example, the JESD51-5 specifies the thermal attach pad via only to the top buried layer. Most practical applications will have the via connect to all layers of the PCB board ground plane. JESD51-5 also requires that buried planes use 1 oz. copper while the outer planes use 2 oz. copper. It is recommended to have 2 oz. or greater copper on all layers in application boards.

It is essential to have the package thermal pad connected to a top layer PCB ground pad with the via connecting to additional ground planes. This is where most of the thermal relief will occur. The four PGND pins of the ISL78236 should be connected to the thermal pad also. These connections provide the extra thermal relief to minimize theta JA allowing the ISL78236 to maintain full output current up to +105°C. See [Figure 51](#) for an example layout of the thermal relief pad.



FIGURE 51. RECOMMENDED THERMAL PAD LAYOUT

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision.

| DATE             | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 30, 2017 | FN8624.1 | Updated Typical Performance Curves as follows:<br>Figure 6: Remove red curve for $V_{out}=1.8V$ operation.<br>Remove Figure 8: Power Dissipation, $V_{in}=5V$ , $V_{out}=1.8V$<br>Figure 10: Remove red curve $V_{in}=5V$ operation<br>Figure 36: Remove pink curve $V_{out}=1.8V$ operation.<br>Remove Figure 38: Power Dissipation, $V_{in}=5V$ , $V_{out}=1.8V$<br>Figure 40: Remove red curve $V_{in}=5V$ operation |
| April 28, 2014   | FN8624.0 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                         |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing, and high-end consumer markets.

For the most updated datasheet, application notes, related documentation, and related parts, see the respective product information page found at [www.intersil.com](http://www.intersil.com).

For a listing of definitions and abbreviations of common terms used in our documents, visit: [www.intersil.com/glossary](http://www.intersil.com/glossary).

You can report errors or suggestions for improving this datasheet by visiting [www.intersil.com/ask](http://www.intersil.com/ask).

Reliability reports are also available from our website at [www.intersil.com/support](http://www.intersil.com/support).

© Copyright Intersil Americas LLC 2014-2017. All Rights Reserved.

All trademarks and registered trademarks are the property of their respective owners.

For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html)

Intersil Automotive Qualified products are manufactured, assembled and tested utilizing TS16949 quality systems as noted in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html)

*Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com)

# Package Outline Drawing

**L24.4x4D**

## 24 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE

Rev 3, 11/13

For the most recent package outline drawing, see [L24.4x4D](#).



## NOTES:

1. Dimensions are in millimeters.  
Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.

# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Intersil](#):

[ISL78236ARZ-T](#) [ISL78236ARZ](#) [ISL78236CRSHEVAL1Z](#) [ISL78236ARZ-T7A](#) [ISL78236DUALEVAL1Z](#)