# TLV271, TLV272, TLV274 FAMILY OF 550-μA/Ch 3-MHz RAIL-TO-RAIL OUTPUT OPERATIONAL AMPLIFIERS

SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

**Operational Amplifier** 

### Rail-To-Rail Output

- Wide Bandwidth . . . 3 MHz
- High Slew Rate . . . 2 .4 V/μs
- Supply Voltage Range . . . 2.7 V to 16 V
- Supply Current . . . 550 μA/Channel
- Input Noise Voltage . . . 39 nV/√Hz
- Input Bias Current . . . 1 pA
- Specified Temperature Range
   0°C to 70°C . . . Commercial Grade

-40°C to 125°C . . . Industrial Grade

- Ultrasmall Packaging
  - 5 Pin SOT-23 (TLV271)
  - 8 Pin MSOP (TLV272)
- Ideal Upgrade for TLC27x Family

### description

The TLV27x takes the minimum operating supply voltage down to 2.7 V over the extended industrial temperature range while adding the rail-to-rail output swing feature. This makes it an ideal alternative to the TLC27x family for applications where rail-to-rail output swings are essential. The TLV27x also provides 3-MHz bandwidth from only  $550~\mu A$ .

Like the TLC27x, the TLV27x is fully specified for 5-V and  $\pm$ 5-V supplies. The maximum recommended supply voltage is 16 V, which allows the devices to be operated from a variety of rechargeable cells ( $\pm$ 8 V supplies down to  $\pm$ 1.35 V).

The CMOS inputs enable use in high-impedance sensor interfaces, with the lower voltage operation making an attractive alternative for the TLC27x in battery-powered applications.

All members are available in PDIP and SOIC with the singles in the small SOT-23 package, duals in the MSOP, and quads in the TSSOP package.

The 2.7-V operation makes it compatible with Li-lon powered systems and the operating supply voltage range of many micropower microcontrollers available today including Tl's MSP430.

### **SELECTION OF SIGNAL AMPLIFIER PRODUCTS†**

| DEVICE  | V <sub>DD</sub> (V) | V <sub>IO</sub><br>(μV) | lq/Ch<br>(μA) | I <sub>IB</sub> (pA) | GBW<br>(MHz) | SR<br>(V/μs) | SHUTDOWN | RAIL-<br>TO-<br>RAIL | SINGLES/DUALS/QUADS |
|---------|---------------------|-------------------------|---------------|----------------------|--------------|--------------|----------|----------------------|---------------------|
| TLV27x  | 2.7–16              | 500                     | 550           | 1                    | 3            | 2.4          | _        | 0                    | S/D/Q               |
| TLC27x  | 3–16                | 1100                    | 675           | 1                    | 1.7          | 3.6          | _        | _                    | S/D/Q               |
| TLV237x | 2.7–16              | 500                     | 550           | 1                    | 3            | 2.4          | Yes      | I/O                  | S/D/Q               |
| TLC227x | 4–16                | 300                     | 1100          | 1                    | 2.2          | 3.6          | _        | 0                    | D/Q                 |
| TLV246x | 2.7–6               | 150                     | 550           | 1300                 | 6.4          | 1.6          | Yes      | I/O                  | S/D/Q               |
| TLV247x | 2.7–6               | 250                     | 600           | 2                    | 2.8          | 1.5          | Yes      | I/O                  | S/D/Q               |
| TLV244x | 2.7–10              | 300                     | 725           | 1                    | 1.8          | 1.4          | _        | 0                    | D/Q                 |

<sup>†</sup> Typical values measured at 5 V, 25°C



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### TLV271, TLV272, TLV274 FAMILY OF 550-μA/Ch 3-MHz RAIL-TO-RAIL OUTPUT OPERATIONAL AMPLIFIERS

SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

### **FAMILY PACKAGE TABLE**

| DEVICE | NUMBER OF |      | PAC  | KAGE TY | PES   |      | OLULTD OWN | UNIVERSAL        |  |
|--------|-----------|------|------|---------|-------|------|------------|------------------|--|
| DEVICE | CHANNELS  | PDIP | SOIC | SOT-23  | TSSOP | MSOP | SHUTDOWN   | EVM BOARD        |  |
| TLV271 | 1         | 8    | 8    | 5       | _     | _    | _          | Refer to the EVM |  |
| TLV272 | 2         | 8    | 8    | _       | _     | 8    | _          | Selection Guide  |  |
| TLV274 | 4         | 14   | 14   | _       | 14    | _    | _          | (Lit# SLOU060)   |  |

### **TLV271 AVAILABLE OPTIONS**

|                | .,                             | PACKAGED DEVICES |                    |             |          |  |  |
|----------------|--------------------------------|------------------|--------------------|-------------|----------|--|--|
| TA             | V <sub>IO</sub> MAX AT<br>25°C | SMALL OUTLINE    | SOT-23             | PLASTIC DIP |          |  |  |
|                | 23 0                           | (D) <sup>†</sup> | (DBV) <sup>‡</sup> | SYMBOL      | (P)      |  |  |
| 0°C to 70°C    | F m\/                          | TLV271CD         | TLV271CDBV         | VBHC        | _        |  |  |
| -40°C to 125°C | 5 mV                           | TLV271ID         | TLV271IDBV         | VBHI        | TLV271IP |  |  |

<sup>†</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLV271IDR).

### **TLV272 AVAILABLE OPTIONS**

|                | .,,                            | PACKAGED DEVICES |            |             |          |  |  |  |
|----------------|--------------------------------|------------------|------------|-------------|----------|--|--|--|
| TA             | V <sub>IO</sub> MAX AT<br>25°C | SMALL OUTLINE    | MSOP       | PLASTIC DIP |          |  |  |  |
|                | 25 0                           | (D)§             | (DGK)§     | SYMBOL      | (P)      |  |  |  |
| 0°C to 70°C    | E m\/                          | TLV272CD         | TLV272CDGK | AVF         | _        |  |  |  |
| -40°C to 125°C | 5 mV                           | TLV272ID         | TLV272IDGK | AVG         | TLV272IP |  |  |  |

<sup>§</sup> This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLV272IDR).

### **TLV274 AVAILABLE OPTIONS**

|                |                             | P                     | ACKAGED DEVICE     | S              |
|----------------|-----------------------------|-----------------------|--------------------|----------------|
| TA             | V <sub>IO</sub> MAX AT 25°C | SMALL OUTLINE<br>(D)¶ | PLASTIC DIP<br>(N) | TSSOP<br>(PW)¶ |
| 0°C to 70°C    | 5 m\/                       | TLV274CD              | _                  | TLV274CPW      |
| -40°C to 125°C | 5 mV                        | TLV274ID              | TLV274IN           | TLV274IPW      |

This package is available taped and reeled. To order this packaging option, add an R suffix to the part number (e.g., TLV274IDR).



<sup>&</sup>lt;sup>‡</sup> This package is only available taped and reeled. For standard quantities (3,000 pieces per reel), add an R suffix (e.g., TLV270IDBVR). For smaller quantities (250 pieces per mini-reel), add a T suffix to the part number (e.g., TLV270IDBVT).

SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

### TLV27x PACKAGE PINOUTS(1)



NC – No internal connection (1) SOT–23 may or may not be indicated

### **TYPICAL PIN 1 INDICATORS**





### TLV271, TLV272, TLV274 FAMILY OF 550-μA/Ch 3-MHz RAIL-TO-RAIL OUTPUT OPERATIONAL AMPLIFIERS

SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>DD</sub> (see Note 1)                    | 16.5 V                             |
|-----------------------------------------------------------------|------------------------------------|
| Differential input voltage, V <sub>ID</sub>                     |                                    |
| Input voltage range, V <sub>I</sub> (see Note 1)                |                                    |
| Input current range, I <sub>I</sub>                             | ±10 mA                             |
| Output current range, I <sub>O</sub>                            | $\dots \dots \pm 100 \text{ mA}$   |
| Continuous total power dissipation                              | See Dissipation Rating Table       |
| Operating free-air temperature range, T <sub>A</sub> : C suffix | 0°C to 70°C                        |
| I suffix                                                        | 40°C to 125°C                      |
| Maximum junction temperature, T <sub>J</sub>                    | 150°C                              |
| Storage temperature range, T <sub>stq</sub>                     | $-65^{\circ}$ C to $150^{\circ}$ C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds    | 260°C                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### NOTE 1: All voltage values, except differential voltages, are with respect to GND.

### **DISSIPATION RATING TABLE**

| PACKAGE    | (°C/W)<br>θJC | θJA<br>(°C/W) | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> = 25°C<br>POWER RATING |
|------------|---------------|---------------|---------------------------------------|---------------------------------------|
| D (8)      | 38.3          | 176           | 710 mW                                | 396 mW                                |
| D (14)     | 26.9          | 122.3         | 1022 mW                               | 531 mW                                |
| D (16)     | 25.7          | 114.7         | 1090 mW                               | 567 mW                                |
| DBV (5)    | 55            | 324.1         | 385 mW                                | 201 mW                                |
| DBV (6)    | 55            | 294.3         | 425 mW                                | 221 mW                                |
| DGK (8)    | 54.23         | 259.96        | 481 mW                                | 250 mW                                |
| DGS (10)   | 54.1          | 257.71        | 485 mW                                | 252 mW                                |
| N (14, 16) | 32            | 78            | 1600 mW                               | 833 mW                                |
| P (8)      | 41            | 104           | 1200 mW                               | 625 mW                                |
| PW (14)    | 29.3          | 173.6         | 720 mW                                | 374 mW                                |
| PW (16)    | 28.7          | 161.4         | 774 mW                                | 403 mW                                |

### recommended operating conditions

|                                                   |               | MIN   | MAX                   | UNIT |  |
|---------------------------------------------------|---------------|-------|-----------------------|------|--|
| Committee on M                                    | Single supply |       | 16                    | .,   |  |
| Supply voltage, V <sub>DD</sub>                   | Split supply  | ±1.35 | ±8                    | V    |  |
| Common-mode input voltage range, V <sub>ICR</sub> |               | 0     | V <sub>DD</sub> -1.35 | V    |  |
| One resting free circumsers the T                 | C-suffix      | 0     | 70                    | °C   |  |
| Operating free-air temperature, T <sub>A</sub>    | I-suffix      | -40   | 125                   | 30   |  |



# electrical characteristics at specified free-air temperature, $V_{DD}$ = 2.7 V, 5 V, and $\pm 5$ V (unless otherwise noted)

### dc performance

|      | PARAMETER                         | TEST CONDIT                                             | IONS                                   | T <sub>A</sub> † | MIN | TYP | MAX | UNIT  |
|------|-----------------------------------|---------------------------------------------------------|----------------------------------------|------------------|-----|-----|-----|-------|
| .,   |                                   |                                                         |                                        | 25°C             |     | 0.5 | 5   | .,    |
| VIO  | Input offset voltage              | $V_{IC} = V_{DD}/2,$<br>$R_{I} = 10 \text{ k}\Omega,$   | $V_O = V_{DD}/2$ ,<br>Rs = 50 $\Omega$ | Full range       |     |     | 7   | mV    |
| ανιο | Offset voltage drift              | K_ = 10 K22,                                            | 113 - 00 22                            | 25°C             |     | 2   |     | μV/°C |
|      |                                   | $V_{IC} = 0 \text{ to } V_{DD} - 1.35V,$                | ., 07.                                 | 25°C             | 58  | 70  |     |       |
|      | Common-mode rejection ratio       | $R_S = 50 \Omega$                                       | $V_{DD} = 2.7 V$                       | Full range       | 55  |     |     | dB    |
| CMDD |                                   | $V_{IC} = 0$ to $V_{DD}$ -1.35V, $R_S = 50 \Omega$ ,    | V <sub>DD</sub> = 5 V                  | 25°C             | 65  | 80  |     |       |
| CMRR |                                   |                                                         |                                        | Full range       | 62  |     |     |       |
|      |                                   | $V_{IC}$ = -5 to $V_{DD}$ -1.35V, $R_S$ = 50 $\Omega$ , | V <sub>DD</sub> = ±5 V                 | 25°C             | 69  | 85  |     |       |
|      |                                   |                                                         |                                        | Full range       | 66  |     |     |       |
|      |                                   |                                                         | ., 0.7.                                | 25°C             | 97  | 106 |     |       |
|      |                                   |                                                         | $V_{DD} = 2.7 \text{ V}$               | Full range       | 76  |     |     | 1     |
|      | Large-signal differential voltage | $V_{O(PP)} = V_{DD}/2,$                                 | .,                                     | 25°C             | 100 | 110 |     | JD.   |
| AVD  | amplification                     | $R_L = 10 \text{ k}\Omega$                              | $V_{DD} = 5 V$                         | Full range       | 86  |     |     | dB    |
|      |                                   |                                                         |                                        | 25°C             | 100 | 115 |     |       |
|      |                                   |                                                         | $V_{DD} = \pm 5 V$                     | Full range       | 90  |     |     |       |

<sup>†</sup> Full range is 0°C to 70°C for C suffix and full range is -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C.

### input characteristics

|                   | PARAMETER                     | TEST CONDITIONS                             | TA    | MIN | TYP  | MAX  | UNIT |
|-------------------|-------------------------------|---------------------------------------------|-------|-----|------|------|------|
| IIO               |                               |                                             | 25°C  |     | 1    | 60   | pA   |
|                   | Input offset current          |                                             | 70°C  |     |      | 100  |      |
|                   |                               | $V_{DD} = 5 \text{ V},  V_{IC} = V_{DD}/2,$ | 125°C |     |      | 1000 |      |
|                   |                               | $V_O = V_{DD}/2$ , $R_S = 50 \Omega$        | 25°C  |     | 1    | 60   |      |
| I <sub>IB</sub>   | Input bias current            |                                             | 70°C  |     |      | 100  | pА   |
|                   |                               |                                             | 125°C |     |      | 1000 |      |
| r <sub>i(d)</sub> | Differential input resistance |                                             | 25°C  |     | 1000 |      | GΩ   |
| C <sub>IC</sub>   | Common-mode input capacitance | f = 21 kHz                                  | 25°C  |     | 8    |      | pF   |



# TLV271, TLV272, TLV274 FAMILY OF 550-µA/Ch 3-MHz RAIL-TO-RAIL OUTPUT OPERATIONAL AMPLIFIERS SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

### electrical characteristics at specified free-air temperature, $V_{DD}$ = 2.7 V, 5 V, and $\pm 5$ V (unless otherwise noted)

### output characteristics

|     | PARAMETER                  | TEST CONDITIONS                                         | 3                          | T <sub>A</sub> † | MIN  | TYP   | MAX   | UNIT |
|-----|----------------------------|---------------------------------------------------------|----------------------------|------------------|------|-------|-------|------|
|     |                            |                                                         |                            | 25°C             | 2.55 | 2.58  |       |      |
|     |                            |                                                         | $V_{DD} = 2.7 V$           | Full range       | 2.48 |       |       |      |
|     |                            |                                                         | V <sub>DD</sub> = 5 V      | 25°C             | 4.9  | 4.93  |       |      |
|     |                            | $V_{IC} = V_{DD}/2$ , $I_{OH} = -1 \text{ mA}$          |                            | Full range       | 4.85 |       |       |      |
|     |                            |                                                         | V 15 V                     | 25°C             | 4.92 | 4.96  |       |      |
|     | High lovel evitout voltage |                                                         | $V_{DD} = \pm 5 V$         | Full range       | 4.9  |       |       | ٧    |
| VOH | High-level output voltage  |                                                         | \/ 27\/                    | 25°C             | 1.9  | 2.1   |       | V    |
|     |                            |                                                         | $V_{DD} = 2.7 V$           | Full range       | 1.5  |       |       |      |
|     |                            | $V_{IC} = V_{DD}/2$ , $I_{OH} = -5 \text{ mA}$          | \/ <b>F</b> \/             | 25°C             | 4.6  | 4.68  |       |      |
|     |                            |                                                         | $V_{DD} = 5 V$             | Full range       | 4.5  |       |       |      |
|     |                            |                                                         | V== +5 V                   | 25°C 4.7         | 4.84 |       |       |      |
|     |                            |                                                         | $V_{DD} = \pm 5 \text{ V}$ | Full range       | 4.65 |       |       |      |
|     |                            |                                                         | V <sub>DD</sub> = 2.7 V    | 25°C             |      | 0.1   | 0.15  |      |
|     |                            |                                                         |                            | Full range       |      |       | 0.22  |      |
|     |                            | $V_{IC} = V_{DD}/2$ , $I_{OL} = 1 \text{ mA}$           | V <sub>DD</sub> = 5 V      | 25°C             |      | 0.05  | 0.1   |      |
|     |                            | VIC - VDD/2, IOL - I IIIA                               | νDD = 2 Λ                  | Full range       |      |       | 0.15  |      |
|     |                            |                                                         | V <sub>DD</sub> = ±5 V     | 25°C             |      | -4.95 | -4.92 |      |
| VOL | Low-level output voltage   |                                                         |                            | Full range       |      |       | -4.9  |      |
| VOL | Low-level output voltage   |                                                         | Vpp = 2.7.V                | 25°C             |      | 0.5   | 0.7   | V    |
|     |                            |                                                         | $V_{DD} = 2.7 V$           | Full range       |      |       | 1.1   |      |
|     |                            | $V_{IC} = V_{DD}/2$ , $I_{OL} = 5 \text{ mA}$           | V <sub>DD</sub> = 5 V      | 25°C             |      | 0.28  | 0.4   |      |
|     |                            | VIC = VDD/2, IOL = 3 IIIA                               | VDD = 3 V                  | Full range       |      |       | 0.5   |      |
|     |                            |                                                         | $V_{DD} = \pm 5 \text{ V}$ | 25°C             |      | -4.84 | -4.7  |      |
|     |                            |                                                         | VDD = ∓2 V                 | Full range       |      |       | -4.65 |      |
|     |                            | $V_O = 0.5 \text{ V from rail}, V_{DD} = 2.7 \text{ V}$ | Positive rail              | 25°C             |      | 4     |       |      |
|     |                            | v0 = 0.5 v поптап, v <sub>DD</sub> = 2.7 v              | Negative rail              | 25°C             |      | 5     |       | mA   |
|     | Output ourront             | V = 0 E V from roll V = 5 V                             | Positive rail              | 25°C             |      | 7     |       |      |
| lO  | Output current             | $V_O = 0.5 \text{ V from rail}, V_{DD} = 5 \text{ V}$   | Negative rail              | 25°C             |      | 8     |       |      |
|     |                            |                                                         | Positive rail              | 25°C             |      | 13    |       |      |
|     |                            | $V_O = 0.5 \text{ V from rail}, V_{DD} = 10 \text{ V}$  | Negative rail              | 25°C             |      | 12    |       |      |

<sup>†</sup> Full range is 0°C to 70°C for C suffix and full range is -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C.



<sup>&</sup>lt;sup>‡</sup> Depending on package dissipation rating

SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

# electrical characteristics at specified free-air temperature, $\rm V_{DD}$ = 2.7 V, 5 V, and $\pm 5$ V (unless otherwise noted) (continued)

### power supply

|      | PARAMETER                         | TEST COND                                  | OITIONS                  | T <sub>A</sub> † | MIN | TYP | MAX  | UNIT      |
|------|-----------------------------------|--------------------------------------------|--------------------------|------------------|-----|-----|------|-----------|
|      | Supply current (per channel)      | V <sub>O</sub> = V <sub>DD</sub> /2        | $V_{DD} = 2.7 \text{ V}$ | 25°C             |     | 470 | 560  | -<br>- μΑ |
| Inn  |                                   |                                            | V <sub>DD</sub> = 5 V    | 25°C             |     | 550 | 660  |           |
| lDD  |                                   |                                            | V <sub>DD</sub> = 10 V   | 25°C             |     | 625 | 800  |           |
|      |                                   |                                            |                          | Full range       |     |     | 1000 |           |
|      | Supply voltage rejection ratio    | $V_{DD} = 2.7 \text{ V to } 16 \text{ V},$ | $V_{IC} = V_{DD}/2$ ,    | 25°C             | 70  | 80  |      | -ID       |
| PSRR | $(\Delta V_{DD} / \Delta V_{IO})$ | No load                                    |                          | Full range       | 65  |     |      | dB        |

<sup>†</sup> Full range is 0°C to 70°C for C suffix and full range is -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C.

### dynamic performance

|                | PARAMETER                    | TEST CONDIT                                                                                                                                     | ONS                                  | T <sub>A</sub> † | MIN  | TYP | MAX | UNIT    |
|----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------|------|-----|-----|---------|
| LIODW          | Linder we be in an about the | D 010 C 40 = E                                                                                                                                  | V <sub>DD</sub> = 2.7 V              | 25°C             |      | 2.4 |     | N 41 1- |
| UGBW           | Unity gain bandwidth         | $R_L = 2 k\Omega$ , $C_L = 10 pF$                                                                                                               | 25°C                                 |                  | 3    |     | MHz |         |
|                |                              |                                                                                                                                                 | V 0.7.V                              | 25°C             | 1.35 | 2.1 |     | 1//     |
|                |                              |                                                                                                                                                 | $V_{DD} = 2.7 \text{ V}$             | Full range       | 1    |     |     | V/μs    |
| CD.            | Class nata at smits main     | $V_{O(PP)} = V_{DD}/2,$                                                                                                                         | \/ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 25°C             | 1.45 | 2.4 |     | 1//     |
| SR             | Slew rate at unity gain      | $V_{O(PP)} = V_{DD}/2,$<br>$C_{L} = 50 \text{ pF},  R_{L} = 10 \text{ k}\Omega,$                                                                | $V_{DD} = 5 V$                       | Full range       | 1.2  |     |     | V/μs    |
|                |                              |                                                                                                                                                 | 25°C                                 |                  | 1.8  | 2.6 |     | VIII    |
|                |                              |                                                                                                                                                 | $V_{DD} = \pm 5 \text{ V}$           | Full range       | 1.3  |     |     | V/μs    |
| φm             | Phase margin                 | $R_L = 2 k\Omega$                                                                                                                               | C <sub>L</sub> = 10 pF               | 25°C             |      | 65  |     | ٥       |
|                | Gain margin                  | $R_L = 2 k\Omega$                                                                                                                               | C <sub>L</sub> = 10 pF               | 25°C             |      | 18  |     | dB      |
|                | Outline Co.                  | $V_{DD} = 2.7 \text{ V},$<br>$V_{(STEP)PP} = 1 \text{ V},  A_{V} = -1,$<br>$C_{L} = 10 \text{ pF},  R_{L} = 2 \text{ k}\Omega$                  | 0.1%                                 | 0500             | 2.9  |     |     |         |
| t <sub>S</sub> | Settling time                | $V_{DD} = 5 \text{ V}, \pm 5 \text{ V},$<br>$V(\text{STEP})PP = 1 \text{ V}, A_{V} = -1,$<br>$C_{L} = 47 \text{ pF}, R_{L} = 2 \text{ k}\Omega$ | 0.1%                                 | 25°C             |      | 2   |     | μs      |

<sup>†</sup> Full range is 0°C to 70°C for C suffix and full range is -40°C to 125°C for I suffix. If not specified, full range is -40°C to 125°C.

### noise/distortion performance

|                | PARAMETER                            | TEST CONDI                                                                                    | TIONS                | TA    | T <sub>A</sub> MIN TYP |       |                           | UNIT   |
|----------------|--------------------------------------|-----------------------------------------------------------------------------------------------|----------------------|-------|------------------------|-------|---------------------------|--------|
|                |                                      | V <sub>DD</sub> = 2.7 V,                                                                      | A <sub>V</sub> = 1   |       | 0.02%                  |       |                           |        |
|                |                                      | $V_{O(PP)} = V_{DD}/2 V$ ,<br>$R_{L} = 2 k\Omega$ , $f = 10 kHz$                              |                      | 25°C  |                        | 0.05% |                           |        |
| TUD . N        | Total harmonic distantian plus paiss | $R_L = 2 k\Omega$ , $f = 10 kHz$                                                              | A <sub>V</sub> = 100 |       |                        | 0.18% |                           |        |
| THD + N        | lotal narmonic distortion plus noise | otal harmonic distortion plus noise $V_{DD} = 5 \text{ V}, \pm 5 \text{ V}, \qquad A_{V} = 1$ |                      | 0.02% |                        |       |                           |        |
|                |                                      | $V_{O(PP)} = V_{DD}/2 V$ ,<br>$R_{L} = 2 k\Omega$ , $f = 10K$                                 | A <sub>V</sub> = 10  | 25°C  |                        | 0.09% |                           |        |
|                |                                      | $R_L = 2 k\Omega$ , $f = 10K$                                                                 | A <sub>V</sub> = 100 |       |                        | 0.50% |                           |        |
| ,,             |                                      | f = 1 kHz                                                                                     | 0500                 |       | 39                     |       | ->4/ <del>         </del> |        |
| V <sub>n</sub> | Equivalent input noise voltage       | f = 10 kHz                                                                                    | 25°C                 |       | 35                     |       | nV/√Hz                    |        |
| In             | Equivalent input noise current       | f = 1 kHz                                                                                     | •                    | 25°C  |                        | 0.6   |                           | fA/√Hz |



# TLV271, TLV272, TLV274 FAMILY OF 550-µA/Ch 3-MHz RAIL-TO-RAIL OUTPUT OPERATIONAL AMPLIFIERS SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

### **TYPICAL CHARACTERISTICS**

### **Table of Graphs**

|                 |                                              |                              | FIGURE  |
|-----------------|----------------------------------------------|------------------------------|---------|
| CMRR            | Common-mode rejection ratio                  | vs Frequency                 | 1       |
|                 | Input bias and offset current                | vs Free-air temperature      | 2       |
| VOL             | Low-level output voltage                     | vs Low-level output current  | 3, 5, 7 |
| VOH             | High-level output voltage                    | vs High-level output current | 4, 6, 8 |
| VO(PP)          | Peak-to-peak output voltage                  | vs Frequency                 | 9       |
| I <sub>DD</sub> | Supply current                               | vs Supply voltage            | 10      |
| PSRR            | Power supply rejection ratio                 | vs Frequency                 | 11      |
| A <sub>VD</sub> | Differential voltage gain & phase            | vs Frequency                 | 12      |
|                 | Gain-bandwidth product                       | vs Free-air temperature      | 13      |
| 0.0             | Q1 .                                         | vs Supply voltage            | 14      |
| SR              | Slew rate                                    | vs Free-air temperature      | 15      |
| φm              | Phase margin                                 | vs Capacitive load           | 16      |
| Vn              | Equivalent input noise voltage               | vs Frequency                 | 17      |
|                 | Voltage-follower large-signal pulse response |                              | 18, 19  |
|                 | Voltage-follower small-signal pulse response |                              | 20      |
|                 | Inverting large-signal response              |                              | 21, 22  |
|                 | Inverting small-signal response              |                              | 23      |
|                 | Crosstalk                                    | vs Frequency                 | 24      |



























Figure 11

### **DIFFERENTIAL VOLTAGE GAIN AND PHASE**



Figure 12



Figure 13



Figure 14





**PHASE MARGIN** 

Figure 16



#### **EQUIVALENT INPUT NOISE VOLTAGE**



Figure 17

# VOLTAGE-FOLLOWER LARGE-SIGNAL



Figure 18

# VOLTAGE-FOLLOWER LARGE-SIGNAL



Figure 19

# VOLTAGE-FOLLOWER SMALL-SIGNAL PULSE RESPONSE



Figure 20

### **INVERTING LARGE-SIGNAL RESPONSE**



Figure 21

### **INVERTING LARGE-SIGNAL RESPONSE**



Figure 22







Figure 23

Figure 24

### **APPLICATION INFORMATION**

### driving a capacitive load

When the amplifier is configured in this manner, capacitive loading directly on the output decreases the device's phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series ( $R_{NULL}$ ) with the output of the amplifier, as shown in Figure 25. A minimum value of 20  $\Omega$  should work well for most applications.



Figure 25. Driving a Capacitive Load



SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

### APPLICATION INFORMATION

### offset voltage

The output offset voltage,  $(V_{OO})$  is the sum of the input offset voltage  $(V_{IO})$  and both input bias currents  $(I_{IB})$  times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage:



Figure 26. Output Offset Voltage Model

### general configurations

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to accomplish this is to place an RC filter at the noninverting terminal of the amplifier (see Figure 27).



Figure 27. Single-Pole Low-Pass Filter

If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter can be used for this task. For best results, the amplifier should have a bandwidth that is 8 to 10 times the filter frequency bandwidth. Failure to do this can result in phase shift of the amplifier.



Figure 28. 2-Pole Low-Pass Sallen-Key Filter



# TLV271, TLV272, TLV274 FAMILY OF 550-µA/Ch 3-MHz RAIL-TO-RAIL OUTPUT OPERATIONAL AMPLIFIERS

SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

### APPLICATION INFORMATION

### circuit layout considerations

To achieve the levels of high performance of the TLV27x, follow proper printed-circuit board design techniques. A general set of guidelines is given in the following.

- Ground planes—It is highly recommended that a ground plane be used on the board to provide all
  components with a low inductive ground connection. However, in the areas of the amplifier inputs and
  output, the ground plane can be removed to minimize the stray capacitance.
- Proper power supply decoupling—Use a 6.8-μF tantalum capacitor in parallel with a 0.1-μF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-μF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-μF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors.
- Sockets—Sockets can be used but are not recommended. The additional lead inductance in the socket pins
  will often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board
  is the best implementation.
- Short trace runs/compact part placements—Optimum high performance is achieved when stray series
  inductance has been minimized. To realize this, the circuit layout should be made as compact as possible,
  thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of
  the amplifier. Its length should be kept as short as possible. This helps to minimize stray capacitance at the
  input of the amplifier.
- Surface-mount passive components—Using surface-mount passive components is recommended for high
  performance amplifier circuits for several reasons. First, because of the extremely low lead inductance of
  surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small
  size of surface-mount components naturally leads to a more compact layout thereby minimizing both stray
  inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be
  kept as short as possible.



SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

### **APPLICATION INFORMATION**

### general power dissipation considerations

For a given  $\theta_{JA}$ , the maximum power dissipation is shown in Figure 29 and is calculated by the following formula:

$$P_{D} = \left(\frac{T_{MAX} - T_{A}}{\theta_{JA}}\right)$$

Where:

P<sub>D</sub> = Maximum power dissipation of TLV27x IC (watts)

T<sub>MAX</sub> = Absolute maximum junction temperature (150°C)

 $T_A$  = Free-ambient air temperature (°C)

 $\theta_{JA} = \theta_{JC} + \theta_{CA}$ 

 $\theta_{JC}$  = Thermal coefficient from junction to case

 $\theta_{CA}$  = Thermal coefficient from case to ambient air (°C/W)

# MAXIMUM POWER DISSIPATION vs FREE-AIR TEMPERATURE



NOTE A: Results are with no air flow and using JEDEC Standard Low-K test PCB.

Figure 29. Maximum Power Dissipation vs Free-Air Temperature



SLOS351D - MARCH 2001 - REVISED FEBRUARY 2004

### APPLICATION INFORMATION

### macromodel information

Macromodel information provided was derived using Microsim  $Parts^{TM}$  Release 9.1, the model generation software used with Microsim  $PSpice^{TM}$ . The Boyle macromodel (see Note 4) and subcircuit in Figure 30 are generated using TLV27x typical electrical and operating characteristics at  $T_A = 25$ °C. Using this information, output simulations of the following key parameters can be generated to a tolerance of 20% (in most cases):

- Maximum positive output voltage swing
- Maximum negative output voltage swing
- Slew rate

 $V_{DD}$ 

- Quiescent power dissipation
- Input bias current
- Open-loop voltage amplification

- Unity-gain frequency
- Common-mode rejection ratio
- Phase margin
- DC output resistance
- AC output resistance
- Short-circuit output current limit

99

NOTE 2: G. R. Boyle, B. M. Cohn, D. O. Pederson, and J. E. Solomon, "Macromodeling of Integrated Circuit Operational Amplifiers," *IEEE Journal of Solid-State Circuits*, SC-9, 353 (1974).



Figure 30. Boyle Macromodel and Subcircuit

PSpice and Parts are trademarks of MicroSim Corporation.







11-Apr-2013

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| TLV271CD         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T271C             | Samples |
| TLV271CDBVR      | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VBHC              | Samples |
| TLV271CDBVRG4    | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VBHC              | Samples |
| TLV271CDBVT      | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VBHC              | Samples |
| TLV271CDBVTG4    | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VBHC              | Samples |
| TLV271CDG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T271C             | Samples |
| TLV271CDR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T271C             | Samples |
| TLV271CDRG4      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T271C             | Samples |
| TLV271ID         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | T271I             | Samples |
| TLV271IDBVR      | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBHI              | Samples |
| TLV271IDBVRG4    | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBHI              | Samples |
| TLV271IDBVT      | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBHI              | Samples |
| TLV271IDBVTG4    | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | VBHI              | Samples |
| TLV271IDG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | T271I             | Samples |
| TLV271IP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | T271I             | Samples |
| TLV271IPE4       | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | T271I             | Samples |
| TLV272CD         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T272C             | Samples |



11-Apr-2013

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| TLV272CDG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T272C             | Samples |
| TLV272CDGK       | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | AVF               | Samples |
| TLV272CDGKG4     | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | AVF               | Sample  |
| TLV272CDGKR      | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | AVF               | Sample  |
| TLV272CDGKRG4    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | AVF               | Sample  |
| TLV272CDR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T272C             | Samples |
| TLV272CDRG4      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T272C             | Sample  |
| TLV272ID         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | T272l             | Sample  |
| TLV272IDG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | T272l             | Sample  |
| TLV272IDGK       | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AVG               | Sample  |
| TLV272IDGKG4     | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AVG               | Sample  |
| TLV272IDGKR      | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AVG               | Sample  |
| TLV272IDGKRG4    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AVG               | Sample  |
| TLV272IDR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | T272l             | Samples |
| TLV272IDRG4      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | T272l             | Samples |
| TLV272IP         | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | T272l             | Sample  |
| TLV272IPE4       | ACTIVE | PDIP         | Р                  | 8    | 50             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | T272I             | Sample  |
| TLV274CD         | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLV274C           | Sample  |





www.ti.com

11-Apr-2013

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| TLV274CDG4       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLV274C           | Samples |
| TLV274CDR        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLV274C           | Samples |
| TLV274CDRG4      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLV274C           | Samples |
| TLV274CPW        | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLV274C           | Sample  |
| TLV274CPWG4      | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLV274C           | Samples |
| TLV274CPWR       | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLV274C           | Sample  |
| TLV274CPWRG4     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLV274C           | Sample  |
| TLV274ID         | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TLV274I           | Sample  |
| TLV274IDG4       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TLV274I           | Sample  |
| TLV274IDR        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TLV274I           | Sample  |
| TLV274IDRG4      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TLV274I           | Sample  |
| TLV274IN         | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | TLV274I           | Sample  |
| TLV274INE4       | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | TLV274I           | Sample  |
| TLV274IPW        | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TLV274I           | Sample  |
| TLV274IPWG4      | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TLV274I           | Sample  |
| TLV274IPWR       | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TLV274I           | Sample  |
| TLV274IPWRG4     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TLV274I           | Sample  |

<sup>(1)</sup> The marketing status values are defined as follows:



### PACKAGE OPTION ADDENDUM

11-Apr-2013

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV271, TLV272, TLV274:

Automotive: TLV271-Q1, TLV272-Q1, TLV274-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

www.ti.com 16-Aug-2012

### TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### TAPE AND REEL INFORMATION

### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV271CDBVR | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV271CDBVT | SOT-23          | DBV                | 5  | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV271CDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV271IDBVR | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV271IDBVT | SOT-23          | DBV                | 5  | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV272CDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV272CDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV272CDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV272IDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV272IDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV272IDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV274CDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV274CPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV274IDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV274IPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 16-Aug-2012



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV271CDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV271CDBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV271CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV271IDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV271IDBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV272CDGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLV272CDGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TLV272CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV272IDGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TLV272IDGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLV272IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLV274CDR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TLV274CPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| TLV274IDR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| TLV274IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

# P (R-PDIP-T8)

### PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



DBV (R-PDSO-G5)

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>