

## General Description

The MIC24046 is a pin-programmable, high-efficiency, wide input range, 5A synchronous step-down regulator. The MIC24046 is perfectly suited for multiple-voltage rail application environments typically found in computing and telecommunication systems. It can be programmed by pin strapping various parameters, such as output voltage, switching frequency, and current-limit values. The pin-selectable switching frequency, valley-current mode control technique, high-performance error amplifier, and external compensation allow for the best trade-offs between high efficiency and the smallest possible solution size.

The MIC24046 is available in a thermally-efficient, space-saving, 20-pin 3mm × 3mm QFN package with an operating junction temperature range of  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

Datasheets and support documentation are available on Micrel's website at: [www.micrel.com](http://www.micrel.com).

## Features

- 4.5V to 19V input voltage range
- 5A (maximum) output current
- High efficiency (>90%)
- Pin-selectable output voltages:
  - 0.7V, 0.8V, 0.9V, 1.0V, 1.2V, 1.5V, 1.8V, 2.5V, and 3.3V
- $\pm 1\%$  output voltage accuracy
- Supports safe start-up with pre-biased output
- Pin-selectable current limit and switching frequency
- Internal soft-start and thermal shutdown protection
- Hiccup-mode short-circuit protection
- Available in a 20-pin 3mm × 3mm QFN package
- $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$  junction temperature range

## Applications

- Servers, data storage, routers, and base stations
- FPGAs, DSP, and low-voltage ASIC power

## Typical Application



## Ordering Information

| Part Number | Junction Temperature Range | Package              | Lead Finish |
|-------------|----------------------------|----------------------|-------------|
| MIC24046YFL | -40°C to +125°C            | 20-Pin 3mm x 3mm QFN | Pb-Free     |

## Pin Configuration



20-Pin 3mm x 3mm QFN (FL)  
(Top View)

## Pin Description

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                    |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 – 2      | VIN      | Input Voltage for the Buck Converter Power Stage: These pins are the drain terminal of the internal high-side N-channel MOSFET. A 10 $\mu$ F minimum ceramic capacitor should be connected from VIN to PGND as close as possible to the device. A combination of multiple ceramic capacitors of different sizes is recommended. |
| 3 – 4, 13  | PGND     | Low-Side MOSFET Source Terminal and Low-Side Driver Return: Connect the ceramic input capacitors to PGND as close as possible to the device.                                                                                                                                                                                    |
| 5 – 6      | LX       | Switch Node: Drain (low-side MOSFET) and source (high-side MOSFET) connection of the internal power N-channel FETs. The external inductor (switched side) and bootstrap capacitor (bottom terminal) must be connected to these pins.                                                                                            |
| 7          | BST      | Bootstrap: Supply voltage for the driver of the high-side N-channel power MOSFET. Connect the bootstrap capacitor (top terminal) to this pin.                                                                                                                                                                                   |
| 8          | PG       | Power Good (Output): When the output voltage is within 92.5% of the nominal set point, this pin will go from logic low to logic high through an external pull-up resistor. This pin is the drain connection of an internal N-channel FET.                                                                                       |
| 9          | VOSET0   | Three-state Pin (Low, High, and High-Z) for Output Voltage Programming: Together with VOSET1, VOSET0 defines nine logic values corresponding to nine output voltage selections.                                                                                                                                                 |
| 10         | VOSET1   | Three-State Pin (Low, High, and High-Z) for Output Voltage Programming: Together with VOSET0, VOSET1 defines nine logic values corresponding to nine output voltage selections.                                                                                                                                                 |

## Pin Description (Continued)

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11         | ILIM     | Three-State (Low, High, and High-Z) Current-Limit Selection Pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 12         | FREQ     | Three-State (Low, High, and High-Z) Switching Frequency Selection Pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 14         | AGND     | Analog Ground: Quiet ground for the analog circuitry of the internal regulator and return terminal for the external compensation network.                                                                                                                                                                                                                                                                                                                                                                                            |
| 15         | COMP     | Transconductance Error Amplifier Output: Connect a compensation network from this pin to AGND.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 16         | OUTSNS   | Output Sensing: Connect this pin directly to the buck converter output voltage. This pin is the top side terminal of the internal feedback divider.                                                                                                                                                                                                                                                                                                                                                                                  |
| 17         | EN/DLY   | Precision Enable/Turn-On Delay Input. The EN/DLY pin is first compared against a 507mV threshold to turn-on the on-board LDO regulator. The EN/DLY pin is then compared against a 1.21V (typical) threshold to initiate output power delivery. A 150mV typical hysteresis prevents chattering when power delivery is started. A 2 $\mu$ A (typical) current source pulls up the EN/DLY pin. Turn-on delay can be achieved by connecting a capacitor from EN/DLY to ground, while using an open-drain output to drive the EN/DLY pin. |
| 18         | VDDA     | Output of the internal linear regulator and internal supply for analog control. A 1 $\mu$ F minimum ceramic capacitor should be connected from this pin to AGND; 2.2 $\mu$ F nominal value recommended.                                                                                                                                                                                                                                                                                                                              |
| 19         | VDDP     | Internal Supply Rail for the MOSFET Drivers (fed by the VDDA pin): An internal resistor (10 $\Omega$ ) between pins VDDP and VDDA is provided in the regulator in order to implement an RC filter for switching noise suppression. A 1 $\mu$ F minimum ceramic capacitor should be connected from this pin to PGND; 2.2 $\mu$ F nominal value recommended.                                                                                                                                                                           |
| 20         | VINLDO   | Input of the Internal Linear Regulator: This pin is typically connected to the input voltage of the buck converter stage (VIN). If VINLDO and VIN are connected to different voltage rails, individually bypass VINLDO to ground with a 100nF ceramic capacitor.                                                                                                                                                                                                                                                                     |
| PGND_EP    | PGND     | PGND Exposed Pad: Electrically connected to PGND pins. Connect with thermal vias to the ground plane to ensure adequate heat-sinking. Follow recommendations as illustrated in the <a href="#">PCB Layout Recommendations</a> section                                                                                                                                                                                                                                                                                                |
| VIN_EP     | VIN      | VIN Exposed Pad: Electrically connected to VIN pins. If an input power distribution plane is available, connect with thermal vias to that plane to improve heat-sinking. Follow recommendations as illustrated in the <a href="#">PCB Layout Recommendations</a> section                                                                                                                                                                                                                                                             |
| LX_EP      | LX       | LX Exposed Pad: Electrically connected to LX pins. Follow recommendations as illustrated in the <a href="#">PCB Layout Recommendations</a> section                                                                                                                                                                                                                                                                                                                                                                                   |

## Absolute Maximum Ratings<sup>(1)</sup>

|                                            |                                 |
|--------------------------------------------|---------------------------------|
| $V_{VIN}, V_{VINLDO}$ to AGND              | -0.3V to +20V                   |
| $V_{VDDP}, V_{VDDA}$ to AGND               | -0.3V to +6V                    |
| $V_{VINLDO}$ to $V_{VDDA}$                 | -0.3V to +20V                   |
| $V_{VDDP}$ to $V_{VDDA}$                   | -0.3V to +0.3V                  |
| $V_{VOSETx}, V_{FREQ}, V_{ILIM}$ , to AGND | -0.3V to +6V                    |
| $V_{BST}$ to $V_{LX}$                      | -0.3V to +6V                    |
| $V_{BST}$ to AGND                          | -0.3V to +26V                   |
| $V_{EN/DLY}$ to AGND                       | -0.3V to $V_{VDDA} + 0.3V, +6V$ |
| $V_{PG}$ to AGND                           | -0.3V to +6V                    |
| $V_{COMP}, V_{OUTSNS}$ to AGND             | -0.3V to $V_{VDDA} + 0.3V, +6V$ |
| AGND to PGND                               | -0.3V to +0.3V                  |
| Junction Temperature                       | +150°C                          |
| Storage Temperature ( $T_S$ )              | -65°C to +150°C                 |
| Lead Temperature (soldering, 10s)          | 260°C                           |
| ESD Rating <sup>(4)</sup>                  |                                 |
| HBM                                        | 2kV                             |
| MM                                         | 150V                            |

## Operating Ratings<sup>(2)</sup>

|                                                                                                 |                  |
|-------------------------------------------------------------------------------------------------|------------------|
| Supply Voltage ( $V_{VIN}, V_{VINLDO}$ )                                                        | 4.5V to 19V      |
| Externally Applied Analog and Drivers Supply Voltage ( $V_{VINLDO} = V_{VDDA} = V_{VDDP}$ )     | 4.5V to 5.5V     |
| Enable Voltage ( $V_{EN/DLY}$ )                                                                 | 0V to $V_{VDDA}$ |
| Power-Good (PG) Pull-up Voltage ( $V_{PU\_PG}$ )                                                | 0V to 5.5V       |
| Output Current                                                                                  | 5A               |
| Junction Temperature ( $T_J$ )                                                                  | -40°C to +125°C  |
| Junction to Ambient Thermal Resistance<br>20-pin 3mm × 3mm QFN ( $\theta_{JA}$ ) <sup>(3)</sup> | 29°C/W           |

## Electrical Characteristics<sup>(5)</sup>

$V_{VIN} = V_{VINLDO} = 12V$ ;  $C_{VDDA} = 2.2\mu F$ ,  $C_{VDDP} = 2.2\mu F$ ,  $T_A = 25^\circ C$ , unless otherwise noted. **Bold** values indicate  $-40^\circ C \leq T_J \leq +125^\circ C$ .

| Symbol                           | Parameter            | Test Conditions                                                                                 | Min.                                     | Typ. | Max.        | Units   |
|----------------------------------|----------------------|-------------------------------------------------------------------------------------------------|------------------------------------------|------|-------------|---------|
| <b>VIN Supply</b>                |                      |                                                                                                 |                                          |      |             |         |
| $V_{IN}$                         | Input Range          |                                                                                                 | <b>4.5</b>                               |      | <b>19</b>   | V       |
| $I_{VINQ}$                       | Disable Current      | $EN/DLY = 0V$                                                                                   |                                          | 0.2  | <b>2</b>    | $\mu A$ |
| $I_{VINLDOQ}$                    | Disable Current      | $EN/DLY = 0V$                                                                                   | $T_A = T_J = 25^\circ C$                 | 35   | 42          | $\mu A$ |
|                                  |                      |                                                                                                 | $-40^\circ C \leq T_J \leq +125^\circ C$ |      | <b>56</b>   |         |
| $I_{VINOp}$                      | Operating Current    | $EN/DLY > 1.28V$ , $OUTSNS = 1.15 \times V_{OUT(NOM)}$ , no switching, $T_A = T_J = 25^\circ C$ |                                          | 0.45 | 0.75        | mA      |
| $I_{VINLDOOp}$                   | Operating Current    | $EN/DLY > 1.28V$ , $OUTSNS = 1.15 \times V_{OUT(NOM)}$ , no switching, $T_A = T_J = 25^\circ C$ |                                          | 5.6  | 7           | mA      |
| <b>VDDA 5V Supply</b>            |                      |                                                                                                 |                                          |      |             |         |
| $V_{DDA}$                        | Operating Voltage    | $EN/DLY > 0.58V$ , $I_{(VDDA)} = 0mA$ to 10mA                                                   | <b>4.8</b>                               | 5.1  | <b>5.4</b>  | V       |
|                                  | Dropout Operation    | $V_{INLDO} = 4.5V$ , $EN/DLY > 0.58V$ , $I_{(VDDA)} = 10mA$                                     | <b>3.6</b>                               | 3.75 |             | V       |
| <b>VDDA Undervoltage Lockout</b> |                      |                                                                                                 |                                          |      |             |         |
| $UVLO_R$                         | VDDA UVLO Rising     | $V_{VDDA}$ Rising, $EN/DLY > 1.28V$                                                             | <b>3.1</b>                               | 3.5  | <b>3.9</b>  | V       |
| $UVLO_F$                         | VDDA UVLO Falling    | $V_{VDDA}$ Falling, $EN/DLY > 1.28V$                                                            | <b>2.87</b>                              | 3.2  | <b>3.45</b> | V       |
| $UVLO_H$                         | VDDA UVLO Hysteresis |                                                                                                 |                                          | 300  |             | mV      |

### Notes:

1. Exceeding the absolute maximum ratings may damage the device.
2. The device is not guaranteed to function outside operating range.
3.  $\theta_{JA}$  is measured on the MIC24046 evaluation board.
4. Devices are ESD sensitive. Handling precautions recommended. Human body model,  $1.5k\Omega$  in series with  $100pF$ .
5. Specification for packaged product only.

## Electrical Characteristics<sup>(5)</sup> (Continued)

$V_{VIN} = V_{VINLDO} = 12V$ ;  $C_{VDDA} = 2.2\mu F$ ,  $C_{VDDP} = 2.2\mu F$ ,  $T_A = 25^\circ C$ , unless otherwise noted. **Bold** values indicate  $-40^\circ C \leq T_J \leq +125^\circ C$ .

| Symbol                              | Parameter                                        | Test Conditions                                                                                                                                                              | Min.        | Typ.                | Max.        | Units        |
|-------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------|-------------|--------------|
| <b>EN/DLY Control</b>               |                                                  |                                                                                                                                                                              |             |                     |             |              |
| EN_LDO_R                            | LDO Enable Threshold                             | Turns On VDDA LDO                                                                                                                                                            |             | 507                 | <b>580</b>  | mV           |
| EN_LDO_F                            | LDO Disable Threshold                            | Turns Off VDDA LDO                                                                                                                                                           | <b>460</b>  | 491                 |             | mV           |
| EN_LDO_H                            | LDO Threshold Hysteresis                         |                                                                                                                                                                              |             | 16                  |             | mV           |
| EN_R                                | EN/DLY Rising Threshold                          | Initiates power-stage operation                                                                                                                                              | <b>1.14</b> | 1.21                | <b>1.28</b> | V            |
| EN_F                                | EN/DLY Falling Threshold                         | Stops power-stage operation                                                                                                                                                  |             | 1.06                |             | V            |
| EN_H                                | EN/DLY Hysteresis                                |                                                                                                                                                                              |             | 150                 |             | mV           |
| EN_I                                | EN/DLY Pull-Up Current                           | $T_A = T_J = 25^\circ C$                                                                                                                                                     | 1           | 2                   | 3           | $\mu A$      |
| <b>Switching Frequency</b>          |                                                  |                                                                                                                                                                              |             |                     |             |              |
| $f_{sz}$                            | Programmable Frequency (High Z)                  | $FREQ = \text{High Z (open)}$                                                                                                                                                | <b>360</b>  | 400                 | <b>440</b>  | kHz          |
| $f_{s0}$                            | Programmable Frequency 0                         | $FREQ = \text{Low (GND)}$                                                                                                                                                    | <b>500</b>  | 565                 | <b>630</b>  | kHz          |
| $f_{s1}$                            | Programmable Frequency 1                         | $FREQ = \text{High (VDDA)}$                                                                                                                                                  | <b>700</b>  | 790                 | <b>880</b>  | kHz          |
| <b>Overcurrent Protection</b>       |                                                  |                                                                                                                                                                              |             |                     |             |              |
| $I_{LIM\_HS0}$                      | HS Current Limit 0                               | $ILIM = \text{Low (GND)}$                                                                                                                                                    | <b>6.0</b>  | 7.1                 | <b>8.1</b>  | A            |
| $I_{LIM\_HS1}$                      | HS Current Limit 1                               | $ILIM = \text{High (VDDA)}$                                                                                                                                                  | <b>8.1</b>  | 9.3                 | <b>10.3</b> | A            |
| $I_{LIM\_HSZ}$                      | HS Current Limit High Z                          | $ILIM = \text{High Z (open)}$                                                                                                                                                | <b>9.3</b>  | 10.5                | <b>11.9</b> | A            |
| LEB                                 | Top FET Current-Limit Leading Edge-Blanking Time |                                                                                                                                                                              |             | 108                 |             | ns           |
| $I_{LIM\_LS0}$                      | LS Current Limit 0                               | $ILIM = \text{Low (GND)}$                                                                                                                                                    | <b>3.0</b>  | 4.6                 | <b>6.3</b>  | A            |
| $I_{LIM\_LS1}$                      | LS Current Limit 1                               | $ILIM = \text{High (VDDA)}$                                                                                                                                                  | <b>4.0</b>  | 6.2                 | <b>7.9</b>  | A            |
| $I_{LIM\_LSZ}$                      | LS Current Limit Hi Z                            | $ILIM = \text{High Z (Open)}$                                                                                                                                                | <b>5.0</b>  | 6.8                 | <b>8.6</b>  | A            |
| $IN_{HICC\_DE}$                     | OC Events Count for Hiccup                       | Number of subsequent cycles in current limit before entering hiccup overload protection.                                                                                     |             | 15                  |             | Clock Cycles |
| $t_{HICC\_WAIT}$                    | Hiccup Wait Time                                 | Duration of the High-Z state on LX before new soft-start.                                                                                                                    |             | 3 x Soft-Start Time |             |              |
| <b>Power Switches</b>               |                                                  |                                                                                                                                                                              |             |                     |             |              |
| $R_{BOTTOM}$                        | Bottom FET ON resistance                         | $V_{VIN} = V_{VINLDO} = V_{VDDP} = V_{VDDA} = 5V$ , $V_{BST}-V_{LX} = 5V$ , $T_A = T_J = 25^\circ C$                                                                         |             | 16                  | 21          | $m\Omega$    |
| $R_{TOP}$                           | Top FET ON resistance                            | $V_{VIN} = V_{VINLDO} = V_{VDDP} = V_{VDDA} = 5V$ , $V_{BST}-V_{LX} = 5V$ , $T_A = T_J = 25^\circ C$                                                                         |             | 38                  | 50          | $m\Omega$    |
| <b>Pulse-Width Modulation (PWM)</b> |                                                  |                                                                                                                                                                              |             |                     |             |              |
| $T_{ON(MIN)}$                       | Minimum LX ON Time                               | $T_A = T_J = 25^\circ C$                                                                                                                                                     |             | 26                  |             | ns           |
| $T_{OFF(MIN)}$                      | Minimum LX OFF time                              | $V_{VIN} = V_{VINLDO} = V_{VDDA} = 5V$ , $V_{OUTSNS} = 3V$ , $FREQ = \text{Open (400kHz setting)}$ , $V_{VOSETO} = V_{VOSET1} = 0V$ (3.3V setting), $T_A = T_J = 25^\circ C$ | 90          | 135                 | 190         | ns           |
| $D_{MIN}$                           | Minimum Duty Cycle                               | $V_{OUTSNS} > 1.1 \times V_{OUT(NOM)}$                                                                                                                                       |             | 0                   |             | %            |

## Electrical Characteristics<sup>(5)</sup> (Continued)

$V_{IN} = V_{VINLDO} = 12V$ ;  $C_{VDDA} = 2.2\mu F$ ,  $C_{VDDP} = 2.2\mu F$ ,  $T_A = 25^\circ C$ , unless otherwise noted. **Bold** values indicate  $-40^\circ C \leq T_J \leq +125^\circ C$ .

| Symbol                            | Parameter                                  | Test Conditions                                                                                                           | Min.        | Typ.  | Max.        | Units      |
|-----------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------|-------|-------------|------------|
| <b>Gm Error Amplifier</b>         |                                            |                                                                                                                           |             |       |             |            |
| $Gm_{EA}$                         | Error-Amplifier Transconductance           |                                                                                                                           |             | 1.5   |             | mmho       |
| $A_{EA}$                          | Error-Amplifier DC Gain                    |                                                                                                                           |             | 50000 |             | V/V        |
| $I_{SR\_SNK}$                     | Error-Amplifier Source/Sink Current        |                                                                                                                           | -400        |       | +400        | $\mu A$    |
| $COMP\_H$                         | COMP Output Swing High                     |                                                                                                                           |             | 2.4   |             | V          |
| $COMP\_L$                         | COMP Output Swing Low                      |                                                                                                                           |             | 0.8   |             | V          |
| $Gm_{PS}$                         | COMP-to-Inductor Current Transconductance  | $V_{OUT} = 1.2V$ , $I_{OUT} = 4A$                                                                                         |             | 12.5  |             | A/V        |
| <b>Output Voltage DC Accuracy</b> |                                            |                                                                                                                           |             |       |             |            |
| OutErr12                          | Output Voltage Accuracy for Ranges 1 and 2 | $4.75V \leq V_{IN} \leq 19V$ , $V_{OUT} = 0.7V$ to $1.8V$<br>$T_A = T_J = -40^\circ C$ to $125^\circ C$ , $I_{OUT} = 0A$  | -1          |       | 1           | %          |
| OutErr3                           | Output Voltage Accuracy for Range 3        | $4.75V \leq V_{IN} \leq 19V$ , $V_{OUT} = 2.49V$ to $3.3V$<br>$T_A = T_J = -40^\circ C$ to $125^\circ C$ , $I_{OUT} = 0A$ | -1.5        |       | 1.5         | %          |
| LoadReg                           | Load Regulation                            | $I_{OUT} = 0A$ to $5A$                                                                                                    |             | 0.25  |             | %          |
| LineReg                           | Line Regulation                            | $6V < V_{IN} < 19V$ , $I_{OUT} = 2A$                                                                                      |             | 0.1   |             | %          |
| <b>Internal Soft-Start</b>        |                                            |                                                                                                                           |             |       |             |            |
| SS_SR                             | Reference Soft-Start Slew Rate             | $V_{OUT} = 0.7V, 0.8V, 0.9V, 1.0V, 1.2V$                                                                                  |             | 0.45  |             | V/ms       |
| <b>Power Good (PG)</b>            |                                            |                                                                                                                           |             |       |             |            |
| PG_VOL                            | PG Low Voltage                             | $I_{(PG)}=4mA$                                                                                                            |             | 0.18  | <b>0.4</b>  | V          |
| PG_I <sub>LEAK</sub>              | PG Leakage Current                         | $V_{PG} = 5V$                                                                                                             | -1          | 0.02  | 1           | $\mu A$    |
| PG_R                              | PG Rise Threshold                          | $V_{OUT}$ Rising                                                                                                          | <b>90</b>   | 92.5  | <b>95</b>   | %          |
| PG_F                              | PG Fall Threshold                          | $V_{OUT}$ Falling                                                                                                         | <b>87.5</b> | 90    | <b>92.5</b> | %          |
| PG_R_DLY                          | PG Rise Delay                              | $V_{OUT}$ Rising                                                                                                          |             | 0.45  |             | ms         |
| PG_F_DLY                          | PG Fall Delay                              | $V_{OUT}$ Falling                                                                                                         |             | 70    |             | $\mu s$    |
| <b>Thermal Shutdown</b>           |                                            |                                                                                                                           |             |       |             |            |
| $T_{SHDN}$                        | Thermal Shutdown                           |                                                                                                                           |             | 160   |             | $^\circ C$ |
| $T_{SHDN\_HYST}$                  | Thermal-Shutdown Hysteresis                |                                                                                                                           |             | 25    |             | $^\circ C$ |
| <b>Efficiency</b>                 |                                            |                                                                                                                           |             |       |             |            |
| $\eta$                            | Efficiency                                 | $V_{IN} = 12V$ , $V_{OUT} = 0.9V$ , $I_{OUT} = 2A$<br>$f_S = f_{SZ} = 400kHz$ , $L = 1.2\mu H$ , $T_A = 25^\circ C$       |             | 82.3  |             | %          |

## Typical Characteristics

$V_{VIN} = V_{VINLDO} = 12V$ ;  $C_{VDDA} = 2.2\mu F$ ,  $C_{VDDP} = 2.2\mu F$ ,  $T_A = 25^\circ C$ , unless otherwise noted.



## Typical Characteristics (Continued)

$V_{IN} = V_{VINLD} = 12V$ ;  $C_{VDDA} = 2.2\mu F$ ,  $C_{VDDP} = 2.2\mu F$ ,  $T_A = 25^\circ C$ , unless otherwise noted.



## Functional Characteristics

$V_{VIN} = V_{VINLDO} = 12V$ ;  $C_{VDDA} = 2.2\mu F$ ,  $C_{VDDP} = 2.2\mu F$ ,  $T_A = 25^\circ C$ , unless otherwise noted.



## Functional Characteristics (Continued)

$V_{IN} = V_{VINLD0} = 12V$ ;  $C_{VDDA} = 2.2\mu F$ ,  $C_{VDDP} = 2.2\mu F$ ,  $T_A = 25^\circ C$ , unless otherwise noted.



## Functional Characteristics (Continued)

$V_{VIN} = V_{VINLDO} = 12V$ ;  $C_{VDDA} = 2.2\mu F$ ,  $C_{VDDP} = 2.2\mu F$ ,  $T_A = 25^\circ C$ , unless otherwise noted.



## Functional Diagram



## Functional Description

The MIC24046 is a pin-programmable, 5A valley current-mode controlled regulator featuring an input voltage range from 4.5V to 19V.

The MIC24046 requires a minimal amount of external components. Only the inductor, supply decoupling capacitors, and compensation network are external. The flexibility in the external compensation design allows the user to optimize their design across the entire input voltage and selectable output voltages range.

## Theory of Operation

Valley-current-mode control is a fixed-frequency, leading-edge modulated PWM current-mode control. Differing from the peak-current-mode, the valley-current-mode clock marks the turn-off of the high-side switch. Upon this instant, the MIC24046 low-side switch current level is compared against the reference current signal from the error amplifier. When the falling low-side switch current signal drops below the current reference signal, the high side switch is turned on. As a result, the inductor valley current is regulated to a level dictated by the output of the error amplifier.

As shown in the, “[Compensation Design](#)” sub-section within the [Application Information](#) section, the feedback loop includes an internal programmable reference ( $REF_{DAC}$ ) and output voltage sensing attenuator ( $R2/R1$ ), which removes the need for external feedback components and improves regulation accuracy. Output voltage feedback is achieved by connecting OUTSNS directly to the output. The high-performance transconductance error amplifier drives an external compensation network at the COMP pin. The COMP pin voltage represents the reference current signal. The COMP pin voltage is fed to the valley-current-mode modulator, which also adds slope compensation to guarantee current-loop stability. Valley-current-mode control requires slope compensation at duty cycles less than 50% for current-loop stability. The slope compensation circuit is internal, and it is automatically adapted in amplitude depending upon the frequency, output voltage range, and voltage differential ( $V_{VIN} - V_{OUTSNS}$ ). The internal low- $R_{DS(ON)}$  power MOSFETs, associated adaptive gate driver, and internal bootstrap diode complete the power train.

Overcurrent protection and thermal shutdown protect the MIC24046 from faults or abnormal operating conditions.

## Internal LDO, Supply Rails (VIN, VINLDO, VDDA, VDDP)

VIN represents the power train input. These pins are the drain connection of the internal high-side MOSFET and should be bypassed to GND with an X5R or X7R 10 $\mu$ F (minimum) ceramic capacitor, placed as close as

possible to the IC. A combination of ceramic capacitors of different sizes is recommended.

An internal LDO (input = VINLDO) provides a clean voltage supply (5.1V typ.) for the analog circuits at pin VDDA. The internal LDO is typically powered from the same power rail feed as VIN; however, VINLDO can also be higher or lower than VIN, and can be connected to any other voltage within its recommended limits. VINLDO and VDDA should be locally bypassed (see [Pin Description](#)). A small series resistor (typically 2 $\Omega$ -10 $\Omega$ ) can be used in combination with the VINLDO bypass capacitor to implement a RC filter for suppression of large high-frequency switching noise.

The internal LDO is enabled when the voltage at the EN/DLY pin exceeds about 0.51V, and regulation takes place as soon as enough voltage has established between the VINLDO and VDDA pins. If an external 5V $\pm$ 10% is available, it is possible to bypass the internal LDO by connecting VINLDO, VDDA and VDDP together at the external 5V rail, thus improving overall efficiency. An internal undervoltage lock-out circuit (UVLO) monitors the level of VDDA.

VDDP is the power supply rail for the gate drivers and bootstrap circuit. This pin is subject to high-current spike with high-frequency content. To prevent these from polluting the analog VDDA supply, a separate capacitor is needed for VDDP pin bypassing.

An internal 10 $\Omega$  resistor is provided between VDDA and VDDP allowing a switching noise attenuation RC filter with the minimum amount of external components to be implemented. It is possible – although typically not necessary – to lower the RC time constant by connecting an external resistor between VDDA and VDDP.

## Pin-strapping Programmability (VOSET0, VOSET1, FREQ, ILIM)

The MIC24046 uses pin-strapping to set the output voltage (pins VOSET0, VOSET1), switching frequency (pin FREQ), and current limit (pin ILIM). No external passives are needed, such that external component count is minimized. Each pin is a three-state input (connect to GND for LOW logic level, connect to VDDA for HIGH logic level or leave unconnected for high-Z). The logic level of the pins is read and frozen in the internal configuration logic immediately after the VDDA rail has come up and stabilized. After this instant, any change of the input logic level on the pins will have no effect until the VDDA power is cycled again. The values corresponding to each particular pin-strapping configuration are detailed in the [Application Information](#) section.

### Enable/Delay (EN/DLY)

EN/DLY is a dual-threshold pin that turns the internal LDO on and off, and starts/stops the power delivery to the output. This is shown in [Figure 1](#):



**Figure 1. EN/DLY Pin Functionality**

The threshold for power delivery (EN\_R) is a precise  $1.21V \pm 70mV$ . A 150mV typical hysteresis prevents chattering due to switching noise and/or slow edges.

A  $2\mu A$  typical pull-up current with  $\pm 1\mu A$  accuracy permits the implementation of a start-up delay by means of an external capacitor. In this case, it is necessary to use an open-drain driver to disable the MIC24046 while maintaining the start-up delay function.

### Power-Good (PG)

PG is an open-drain output that requires an external pull-up resistor to a pull-up voltage ( $V_{PU\_PG}$ ) less than 5.5V for being asserted to a logic HIGH level. PG is asserted with a typical delay of 0.45ms when the output voltage (OUTSNS) reaches 92.5% of its target regulation voltage. PG is de-asserted with a typical delay of 70µs when the output voltage falls below 90% of its target regulation voltage. The PG falling delay acts as a de-glitch timer against very short spikes. The PG output is always immediately de-asserted when the EN/DLY pin is below the power delivery enable threshold (EN\_R/EN\_F). The pull-up resistor should be large enough to limit the PG pin current to below 2mA.

### Inductor (LX) and Bootstrap (BST)

The external inductor is connected to LX. The high-side MOSFET driver circuit is powered between BST and LX by means of an external capacitor (typically 100nF) that is replenished from rail VDDP during the low-side MOSFET ON-time. The bootstrap diode is internal.

### Output Sensing (OUTSNS) and Compensation (COMP)

OUTSNS should be connected exactly to the desired point-of-load regulation avoiding parasitic resistive drops. The impedance seen into OUTSNS is high (tens of  $k\Omega$  or

more, depending on the selected output voltage value), therefore its loading effect is typically negligible. OUTSNS is also used by the slope compensation generator.

COMP is the connection for the external compensation network. COMP is driven by the output of the transconductance error amplifier. Care must be taken to return the compensation network ground directly to AGND.

### Soft-Start

The MIC24046 internal reference is ramped up at a  $0.45V/ms$  rate. Note that this is the internal reference soft-start slew rate and that the actual slew rate seen at the output should take into account the internal divider attenuation as detailed in the [Application Information](#) section.

### Switching Frequency (FREQ)

The MIC24046 features three different selectable switching frequencies: 400kHz, 565kHz, and 790kHz.

### Pre-Biased Output Start-Up

The MIC24046 is designed to achieve safe start-up into a pre-biased output without discharging the output capacitors.

### Thermal Shutdown

The MIC24046 has thermal-shutdown protection that prevents operation at excessive temperature. The thermal-shutdown threshold is typically set at  $160^\circ C$  with a hysteresis of  $25^\circ C$ .

### Overcurrent Protection (ILIM) and Hiccup Mode Short-Circuit Protection

The MIC24046 features instantaneous cycle-by-cycle current limit with current sensing on both low-side and high-side switches. It also offers a hiccup mode for prolonged overloads or short-circuit conditions.

Low-side cycle-by-cycle protection detects the current level of the inductor current during the low-side MOSFET ON time. The high-side MOSFET turn-on is inhibited as long as the low-side MOSFET current limit is above the current-limit threshold level. The inductor current will continue decaying until the current falls below the threshold, where the high-side MOSFET will be enabled again according to the duty cycle requirement from the PWM modulator. The mechanism is illustrated in [Figure 2](#).



**Figure 2. Low-Side Cycle-by-Cycle Current-Limit Action**

The low-side current limit has three different programmable levels (for 3A, 4A, and 5A loads), in order to fit different application requirements. Since the low-side current limit acts on the valley current, the DC output current level ( $I_{OUT}$ ) where the low-side cycle-by-cycle current limit is engaged will be higher than the current limit value by an amount equal to  $\Delta I_{LP}/2$ , where  $\Delta I_{LP}$  is the peak-to-peak inductor ripple current.

The high-side current limit is approximately 1.4 – 1.5 times greater than the low-side current limit (typical values). The high-side cycle-by-cycle current limit immediately truncates the high-side ON time without waiting for the OFF clocking event.

A leading edge blanking (LEB) timer (108ns, typical) is provided on the high-side cycle-by-cycle current limit to mask the switching noise and to prevent falsely triggering the protection. High-side cycle-by-cycle current limit action cannot take place before the LEB timer expires.

Hiccup mode protection reduces power dissipation in permanent short-circuit conditions. On each clock cycle where a low-side cycle-by-cycle current-limit event is detected, a 4-bit up/down counter is incremented. On each clock cycle, without a concurrent low-side current limit event, the counter is decremented or left at zero. The counter cannot wrap-around below 0000 and above 1111. High-side current limit events do not increment the counter. Only detections from low-side current limit events trigger the counter.

If the counter reaches 1111 (or 15 events), the high- and low-side MOSFETs become tri-stated, and power delivery to the output is inhibited for the duration of three times the soft-start time. This digital integration mechanism provides immunity to momentary overloading of the output. After the wait time, the MIC24046 retries entering operation and initiates a new soft-start sequence.

[Figure 3](#) illustrates the hiccup mode short-circuit protection logic flow. Note that hiccup mode short-circuit protection is active at all times, including the soft-start ramp.



Figure 3. Hiccup Mode Short-Circuit Protection Logic

## Application Information

### Programming Start-Up Delay and External UVLO

The EN/DLY pin allows programming of an external start-up delay. In this case, the driver for the EN/DLY pin should be an open-drain/open-collector type as shown in [Figure 4](#):



**Figure 4. Programmable Start-Up Delay Function**

The start-up delay is the delay time from the OFF falling edge to the assertion of the enable power delivery signal and can be calculated as shown in [Equation 1](#):

$$t_{SU\_DLY} = \frac{EN\_R \times C_{DLY}}{EN\_I} \quad \text{Eq. 1}$$

where:

EN\_R = 1.21V

EN\_I = 2µA

C\_DLY = Delay programming external capacitor

The EN/DLY pin can also be used to program an UVLO threshold for power delivery by means of an external resistor divider, as described in the following [Figure 5](#).



**Figure 5. Programmable External UVLO Function**

The programmed  $V_{IN}$  UVLO threshold  $V_{IN\_RISE}$  is given by:

$$V_{IN\_RISE} = EN\_R \times \left(1 + \frac{R2}{R1}\right) - EN\_I \times R2 \quad \text{Eq. 2}$$

where:

EN\_R = 1.21V

EN\_I = 2µA

R1 and R2 = External resistors.

To desensitize the  $V_{IN}$  UVLO threshold against variations of the pull-up current EN\_I, it is recommended to run the R1 – R2 voltage divider at a significantly higher current level than the EN\_I current.

The corresponding  $V_{IN}$  UVLO hysteresis  $V_{IN\_HYS}$  is calculated as follows:

$$V_{IN\_HYS} = 150mV \cdot \left(1 + \frac{R2}{R1}\right) \quad \text{Eq. 3}$$

Similar calculations also apply to the internal LDO activation threshold.

### Setting the Switching Frequency

The MIC24046 switching frequency can be programmed using FREQ as shown in [Table 1](#):

**Table 1. Switching Frequency Settings**

| FREQ        | Frequency |
|-------------|-----------|
| Hi-Z (open) | 400kHz    |
| 0 (GND)     | 565kHz    |
| 1 (VDDA)    | 790kHz    |

## Setting the Output Voltage

The MIC24046 output voltage can be programmed by setting pins VOSET0 and VOSET1, as shown in [Table 2](#).

**Table 2. Output Voltage Settings**

| VOSET1      | VOSET0      | Output Voltage |
|-------------|-------------|----------------|
| 0 (GND)     | 0 (GND)     | 3.3V           |
| 0 (GND)     | 1 (VDDA)    | 2.5V (2.49V)   |
| 1 (VDDA)    | 0 (GND)     | 1.8V           |
| 1 (VDDA)    | 1 (VDDA)    | 1.5V           |
| 0 (GND)     | Hi-Z (Open) | 1.2V           |
| Hi-Z (Open) | 0 (GND)     | 1.0V           |
| 1 (VDDA)    | Hi-Z (Open) | 0.9V           |
| Hi-Z (Open) | 1 (VDDA)    | 0.8V           |
| Hi-Z (Open) | Hi-Z (Open) | 0.7V           |

To achieve accurate output voltage regulation, the OUTSNS pin (internal feedback divider top terminal) should be Kelvin-connected as close as possible to the point-of-regulation top terminal. Since both the internal reference and the internal feedback divider's bottom terminal refer to AGND, it is important to minimize voltage drops between the AGND and the point-of-regulation return terminal.

## Setting the Current Limit

The MIC24046 valley-mode current limit on the low-side MOSFET can be programmed by means of ILIM as shown in [Table 3](#).

**Table 3. Current-Limit Setting**

| ILIM        | Low-Side Valley Current Limit (Typical Value) | Rated Output Current |
|-------------|-----------------------------------------------|----------------------|
| 0 (GND)     | 4.6 A                                         | 3A                   |
| 1 (VDDA)    | 6.2 A                                         | 4A                   |
| Hi-Z (Open) | 6.8 A                                         | 5A                   |

Note that the programmed current-limit values act as pulse-by-pulse current-limit thresholds on the valley inductor current. If the inductor current has not decayed below the threshold at the time the PWM requires a new ON time, the high-side MOSFET turn-on is either delayed until the valley current recovers below the threshold or skipped. Each time the high-side MOSFET turn-on is skipped, a 4-bit up-down counter is incremented. When the counter reaches the configuration 1111, a hiccup sequence is invoked in order to reduce power dissipation under prolonged short-circuit conditions.

The highest current-limit setting (6.8A) is intended to comfortably accommodate a 5A application.

Ensure the value of the operating junction temperature does not exceed the maximum rating in high output power applications.

## Inductor Selection and Slope Compensation

When selecting an inductor, it is important to consider the following factors:

- Inductance
- Rated current value
- Size requirements
- DC resistance (DCR)
- Core losses

The inductance value is critical to the operation of MIC24046. Since the MIC24046 is a valley current-mode regulator, it needs a slope compensation for the stable current loop operation where duty cycles are below 50%. Slope compensation is internally programmed according to the frequency and output voltage selection, assuming there is a minimum inductance value for the given operating condition. [Table 4](#) lists the assumed minimum inductor values recommended for stable current loop operation. Note that the minimum suggested inductance values should be met when taking into account inductor tolerance and its change with current level.

**Table 4. Recommended Inductance Values at  $V_{IN} = 12V$**

| V <sub>OUT</sub> SELECTION   | FREQUENCY | MINIMUM INDUCTANCE |
|------------------------------|-----------|--------------------|
| 0.7V, 0.8V, 0.9V, 1.0V, 1.2V | 400kHz    | 0.97               |
|                              | 565kHz    | 0.68               |
|                              | 790kHz    | 0.49               |
| 1.5V, 1.8V                   | 400kHz    | 1.51               |
|                              | 565kHz    | 1.06               |
|                              | 790kHz    | 0.76               |
| 2.49V, 3.3V                  | 400kHz    | 2.42               |
|                              | 565kHz    | 1.70               |
|                              | 790kHz    | 1.21               |

The slope compensation is also internally adapted to the input-output voltage differential.

In practical implementations of valley-current-mode control, slope compensation is also added to any duty cycle larger than 50% as part of improving current loop stability and noise immunity for all input and output voltage ranges. Consequently, the MIC24046 adds internal slope compensation signal up to 60% duty cycle. Above this, no slope compensation is added. For this reason, the PWM modulator gain exhibits an abrupt change when the duty cycle exceeds 60%, possibly leading to some increase in jitter and noise susceptibility.

If operation around and above 60% duty cycle is considered, a more conservative design of the compensation loop might help in reducing jitter and noise sensitivity.

Inductor current ratings are generally stated as permissible DC current and saturation current. Permissible DC current can be rated for a 20°C to 40°C temperature rise. Saturation current can be rated for a 10% to 30% loss in inductance. Ensure that the nominal current of the application is well within the permissible DC current ratings of the inductor, depending on the allowed temperature rise. Note that the inductor permissible DC current rating typically does not include inductor core losses. These are very important contributors of total inductor core loss and temperature increase in high-frequency DC/DC converters because core losses increase rapidly with the excitation frequency.

When saturation current is specified, make sure that there are enough design margins so the peak current does not cause the inductor to enter deep saturation.

Pay attention to the inductor saturation characteristic in current limit. The inductor should not heavily saturate, even in current limit operation. If there is heavy saturation, the current may instantaneously run away and reach potentially destructive levels. Typically, ferrite-core inductors exhibit an abrupt saturation characteristic, while powdered-iron or composite inductors have a soft-saturation characteristic. Peak current can be calculated with Equation 4.

$$I_{L,PEAK} = \left[ I_O + V_O \left( \frac{1 - V_O/V_{IN}}{2 \times f \times L} \right) \right] \quad \text{Eq. 4}$$

As shown in Equation 4, the peak inductor current is inversely proportional to the switching frequency and the inductance. The lower the switching frequency or inductance, the higher the peak current. As input voltage increases, the peak current also increases.

### Output Capacitor Selection

Two main requirements determine the size and characteristics of the output capacitor  $C_O$ :

- Steady-state ripple
- Maximum voltage deviation during load transient

For steady-state ripple calculation, the ESR and the capacitive ripple both contribute to the total ripple amplitude.

From the switching frequency, input voltage, output voltage setting, and load current, the peak-to-peak

inductor current ripple and the peak inductor current can be calculated as:

$$\Delta I_{L,PP} = V_O \left( \frac{1 - V_O/V_{IN}}{f_S \times L} \right) \quad \text{Eq. 5}$$

$$I_{L,PEAK} = I_O + \frac{\Delta I_{L,PP}}{2} \quad \text{Eq. 6}$$

The capacitive ripple  $\Delta V_{R,C}$  and the ESR ripple  $\Delta V_{R,ESR}$  are given by:

$$\Delta V_{R,C} = \frac{\Delta I_{L,PP}}{8 \times f_S \times C_O} \quad \text{Eq. 7}$$

$$\Delta V_{R,ESR} = ESR \times \Delta I_{L,PP} \quad \text{Eq. 8}$$

The total peak-to-peak output ripple is then conservatively estimated as:

$$\Delta V_R \approx \Delta V_{R,C} + \Delta V_{R,ESR} \quad \text{Eq. 9}$$

The output capacitor value and ESR should be chosen so  $\Delta V_R$  is within specifications. Capacitor tolerance should be considered for worst case calculations. In the case of ceramic output capacitors, factor into account the decrease of effective capacitance versus applied DC bias.

The worst-case load transient for output capacitor calculation is an instantaneous 100% to 0% load release when the inductor current is at its peak value. In this case, all the energy stored in the inductor is absorbed by the output capacitor while the converter stops switching and keeps the low-side FET ON.

The peak output voltage overshoot ( $\Delta V_{OUT}$ ) happens when the inductor current has decayed to zero. This can be calculated with Equation 10:

$$\Delta V_O = \sqrt{V_O^2 + \frac{L}{C_O} I_{L,PEAK}^2} - V_O \quad \text{Eq. 10}$$

Equation 11 calculates the minimum output capacitance value ( $C_{O(MIN)}$ ) needed to limit the output overshoot below  $\Delta V_{OUT}$ .

$$C_{O(MIN)} = \frac{L \times I_{L,PEAK}^2}{(\Delta V_O + V_O)^2 - V_O^2} \quad \text{Eq. 11}$$

The result from the minimum output capacitance value for load transient is the most stringent requirement found for capacitor value in most applications. Low equivalent series resistance (ESR) ceramic output capacitors with X5R or X7R temperature characteristics are recommended.

For low output voltage applications with demanding load transient requirements, using a combination of polarized and ceramic output capacitors may be most convenient for smallest solution size.

### Input Capacitor Selection

Two main requirements determine the size and characteristics of the input capacitor:

- Steady-state ripple
- RMS current

The buck converter input current is a pulse train with very fast rising and falling times so low-ESR ceramic capacitors are recommended for input filtering, because of their good high-frequency characteristics.

For ideal input filtering (assuming a DC input current feeding the filtered buck power stage), and by neglecting the capacitor ESR contribution to the input ripple (typically possible for ceramic input capacitors), the minimum capacitance value  $C_{IN(MIN)}$  needed for a given input peak-to-peak ripple voltage  $\Delta V_{r,IN}$  can be estimated as shown in Equation 12:

$$C_{IN(MIN)} = \frac{I_O \times D \times (1-D)}{\Delta V_{r,IN} \times f_S} \quad \text{Eq. 12}$$

where:

D is the duty cycle at the given operating point.

The RMS current  $I_{IN,RMS}$  of the input capacitor is estimated as in Equation 13:

$$I_{IN,RMS} = I_O \times \sqrt{D \times (1-D)} \quad \text{Eq. 13}$$

Note that for a given output current  $I_O$ , the worst case values are obtained at  $D = 0.5$ .

Multiple input capacitors can be used to reduce input ripple amplitude and/or individual capacitor RMS current.

### Compensation Design

As a simple first-order approximation, the valley-current-mode-controlled buck power stage can be modeled as a voltage-controlled current-source feeding the output capacitor and load. The inductor current state-variable is

removed and the power-stage transfer function from COMP to the inductor current is modeled as a transconductance ( $Gm_{PS}$ ). The simplified model of the control loop is shown in Figure 6. The power-stage transconductance  $Gm_{PS}$  shows some dependence on current levels and it is also somewhat affected by process variations, therefore some design margin is recommended against the typical value  $Gm_{PS} = 12.5$  A/V (see [Electrical Characteristics\(5\)](#)).



Figure 6. Simplified Small-Signal Model of the Voltage Regulation Loop

This simplified approach disregards all issues related to the inner current loop, like its stability and bandwidth. This approximation is good enough for most operating scenarios, where the voltage-loop bandwidth is not pushed to aggressively high frequencies.

Based on the model shown in Figure 6, the control-to-output transfer function is:

$$G_{CO(S)} = \frac{V_{O(S)}}{V_{C(S)}} = Gm_{PS} \times R_L \times \frac{\left(1 + \frac{s}{2\pi \times f_Z}\right)}{\left(1 + \frac{s}{2\pi \times f_P}\right)} \quad \text{Eq. 14}$$

where:

$f_Z$  and  $f_P$  = The frequencies associated with the output capacitor ESR zero and with the load pole, respectively:

$$f_Z = \frac{1}{2\pi \times C_O \times \text{ESR}} \quad \text{Eq. 15}$$

$$f_P = \frac{1}{2\pi \times C_O \times (\text{ESR} + R_L)} \quad \text{Eq. 16}$$

The MIC24046 uses a transconductance ( $G_{m_{EA}} = 1.5\text{mA/V}$ ) error amplifier. Frequency compensation is implemented with a Type-II network ( $R_{C1}$ ,  $C_{C1}$ , and  $C_{C2}$ ) connected from COMP to AGND. The compensator transfer function consists of an integrator for zero DC (voltage regulation error), a zero to boost the phase margin of the overall loop gain around the crossover frequency, and an additional pole that can be used to cancel the output capacitor ESR zero, or to further attenuate switching frequency ripple. In both cases, the additional pole makes the regulation loop less susceptible to switching frequency noise. The additional pole is created by capacitor  $C_{C2}$ . Equation 17 details the compensator transfer function  $H_{C(S)}$  (from OUTSNS to COMP).

$$H_{C(S)} = -\frac{R_1}{R_1 + R_2} \times G_{m_{EA}} \times \frac{1}{s \times (C_{C1} + C_{C2})} \times \frac{(1 + s \times R_{C1} \times C_{C1})}{\left(1 + s \times R_{C1} \times \frac{C_{C1} \times C_{C2}}{C_{C1} + C_{C2}}\right)} \quad \text{Eq. 17}$$

The overall voltage loop gain  $T_{V(S)}$  is the product of the control-to-output and the compensator transfer functions:

$$T_{V(S)} = G_{CO(S)} \times H_{C(S)} \quad \text{Eq. 18}$$

The value of the attenuation ratio  $R_1/(R_1 + R_2)$  depends on the output voltage selection, and can be retrieved as illustrated in [Table 5](#):

**Table 5. Internal Feedback Divider Attenuation Values**

| $V_O$ Range        | $R_1/(R_1 + R_2)$ | $A$<br>( $A = 1 + R_2/R_1$ ) |
|--------------------|-------------------|------------------------------|
| 0.7V – 1.2V        | 1                 | 1                            |
| 1.5V – 1.8V        | 0.5               | 2                            |
| 2.5V(2.49V) – 3.3V | 0.333             | 3                            |

The compensation design process is as follows:

1. Set the  $T_{V(S)}$  loop gain crossover frequency  $f_{XO}$  in the range  $f_S/20$  to  $f_S/10$ . Lower values of  $f_{XO}$  allow a more predictable and robust phase margin. Higher values of  $f_{XO}$  would involve additional considerations about the current loop bandwidth in order to achieve a robust phase margin. Taking a more conservative approach is highly recommended.

$$f_{XO} \approx \frac{f_S}{20} \quad \text{Eq. 19}$$

2. Select  $R_{C1}$  to achieve the target crossover frequency  $f_{XO}$  of the overall voltage loop. This typically happens where the power stage transfer function  $G_{CO(S)}$  is rolling off at -20dB/dec. The compensator transfer function  $H_{C(S)}$  is in the so-called mid-band gain region where  $C_{C1}$  can be considered a DC-blocking short circuit while  $C_{C2}$  can still be considered as an open circuit, as calculated in Equation 20:

$$R_{C1} = \left( \frac{R_1 + R_2}{R_1} \right) \cdot \frac{2\pi \times C_O \times f_{XO}}{G_{m_{EA}} \cdot G_{m_{PS}}} \quad \text{Eq. 20}$$

3. Select capacitor  $C_{C1}$  to place the compensator zero at the load pole. The load pole moves around with load variations, so to calculate the load pole use as a load resistance  $R_L$  the value determined by the nominal output current  $I_O$  of the application, as shown in Equation 21 and Equation 22:

$$R_L = \frac{V_O}{I_O} \quad \text{Eq. 21}$$

$$C_{C1} = \frac{C_O \times (ESR + R_L)}{R_{C1}} \quad \text{Eq. 22}$$

4. Select capacitor  $C_{C2}$  to place the compensator pole at the point where the frequency of the output capacitor ESR is zero, or at  $\geq 5 f_{XO}$ , whichever is lower.

The  $C_{C2}$  is intended for placing the compensator pole at the frequency of the output capacitor ESR zero, and/or achieve additional switching ripple/noise attenuation.

If the output capacitor is a polarized one, its ESR zero will typically occur at low enough frequencies to cause the loop gain to flatten out and not roll-off at a -20dB/decade slope around or just after the crossover frequency  $f_{XO}$ . This causes undesirable scarce compensation design robustness and switching noise susceptibility. The compensator pole is then used to cancel the output capacitor ESR zero, and achieve a well-behaved roll-off of the loop gain above the crossover frequency.

If the output capacitors are only ceramic, then the ESR zeroes frequencies could be very high. In many cases, the frequencies could even be above the switching frequency itself. Loop gain roll-off at -20dB/decade well beyond the crossover frequency is ensured, but even in this case, it is good practice to still make use of the compensator pole to further attenuate switching noise, while conserving phase margin at the crossover

frequency. For example, setting the compensator pole at  $5 f_{XO}$ , will limit its associated phase loss at the crossover frequency to about  $11^\circ$ . Placement at even higher frequencies  $N \times f_{XO}$  ( $N > 5$ ) will reduce phase loss even further, at the expense of less noise/ripple attenuation at the switching frequency. Some attenuation of the switching frequency noise/ripple is achieved as long as  $N \times f_{XO} < f_S$ .

For polarized output capacitor, compensator pole placement at the ESR zero frequency is achieved shown in Equation 23:

$$C_{C2} = \frac{1}{\frac{R_{C1}}{C_O \times \text{ESR}} - \frac{1}{C_{C1}}} \quad \text{Eq. 23}$$

For ceramic output capacitor, compensator pole placement at  $N \times f_{XO}$  ( $N \geq 5$ ,  $N \times f_{XO} < f_S$ ) is achieved as detailed in Equation 24:

$$C_{C2} = \frac{1}{2\pi \times R_{C1} \times N \times f_{XO} - \frac{1}{C_{C1}}} \quad \text{Eq. 24}$$

### Output Voltage Soft-Start Rate

The MIC24046 features internal analog soft-start, such that the output voltage can be smoothly increased to the target regulation voltage. The soft-start rate given in the *Electrical Characteristics* is referred to the error amplifier reference, and therefore the effective soft-start rate value seen at the output of the module has to be scaled according to the internal feedback divider attenuation values listed in [Table 5](#). To calculate the effective output voltage soft-start slew rate  $SS_{-SR_{OUT}}$  based on the particular output voltage setting and the reference soft-start slew rate  $SS_{-SR}$ , use the following formula:

$$SS_{-SR_{OUT}} = A \cdot SS_{-SR} \quad \text{Eq. 25}$$

Where:

The value of  $A$  (amplification,  $A = 1 + R2/R1$ ) is given in the right column of [Table 5](#).

## Typical Application Schematic



## Bill of Materials

| Item   | Part Number        | Manufacturer                      | Description                                                 | Qty. |
|--------|--------------------|-----------------------------------|-------------------------------------------------------------|------|
| C1     | GRM31CR61E226ME15  | Murata <sup>(6)</sup>             | X5R, 22µF 25V 20%, Size 1206 Capacitor                      | 1    |
| C2, C7 | GRM155R71E104KE14  | Murata                            | X7R, 100nF 25V 10%, Size 0402 Capacitor                     | 2    |
| C3, C4 | GRM31CR60J107ME39  | Murata                            | X5R, 100µF 6.3V 20%, Size 1206 Capacitor                    |      |
| C5, C6 | GRM155R61C225KE11  | Murata                            | X5R, 2.2µF 16V 10%, Size 0402 Capacitor                     | 2    |
| C8     | GRM1555C1H470JA01  | Murata                            | C0G, 47pF 50V 5%, Size 0402 Capacitor                       | 1    |
| C9     | GRM155R71E103KA01  | Murata                            | X7R, 10nF 25V 10%, Size 0402 Capacitor                      | 1    |
| R1     | RC0402-2551F       | ANY                               | Chip, 2.55kΩ 1%, Size 0402 Resistor                         | 1    |
| R2     | RC0402-103J        | ANY                               | Chip, 10kΩ 5%, Size 0402 Resistor                           | 1    |
| L1     | XAL4020-152ME      | Coilcraft <sup>(7)</sup>          | SMT, 1.5µH, $I_{SAT} = 7.1A$ $I_{RMS} = 5.2A$ Inductor      | 1    |
| U1     | <b>MIC24046YFL</b> | <b>Micrel, Inc.<sup>(8)</sup></b> | <b>Pin-Programmable, 4.5V – 19V, 5A Step-Down Converter</b> | 1    |

### Notes:

6. Murata: [www.murata.com](http://www.murata.com).
7. Coilcraft: [www.coilcraft.com](http://www.coilcraft.com).
8. Micrel, Inc.: [www.micrel.com](http://www.micrel.com).

## PCB Layout Recommendations



## PCB Layout Recommendations (Continued)



Layer 2



Bottom Layer

## Package Information and Recommended Land Pattern<sup>(9)</sup>



### NOTE:

1. MAX PACKAGE WARPAGE IS 0.05mm.
2. MAX ALLOWABLE BURR IS 0.076mm IN ALL DIRECTIONS.
3. PIN #1 (TOP) IS LASER MARKED.
4. RED CIRCLES IN LAND PATTERN REPRESENT THERMAL VIA AND SHOULD BE CONNECTED TO GROUND FOR MAXIMUM PERFORMANCE.
5. GREEN RECTANGLES (SHADED AREA) ARE RECOMMENDED SOLDER STENCIL OPENNING ON EXPOSED PAD AREA.
6. BLUE COLOR AND PURPLE COLOR PADS REPRESENT DIFFERENT POTENTIALS. DO NOT CONNECT TO GROUND.
7. VIA SIZE is 0.30mm DIAMETER and 0.70mm PITCH.

### 20-Pin 3mm x 3mm QFN (FL)

#### Note:

9. Package information is correct as of the publication date. For updates and most current information, go to [www.micrel.com](http://www.micrel.com).

---

**MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA**  
TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB <http://www.micrel.com>

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high performance linear and power, LAN, and timing & communications markets. The Company's products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2015 Micrel, Incorporated.