



# PCI-Express Gen 2 & Gen 3 Clock Generator & Fan-out Buffer with EProClock<sup>®</sup> Technology

#### **Features**

- PCI-Express Gen 2 & Gen 3 Compliant
- · Low power push-pull type differential output buffers
- · Integrated resistors on differential clocks
- HW Selectable Buffered Input or crystal synthesizer mode
- Dedicated Output Enable pin for all clocks
- HW Selectable Frequency and Spread Control

- Four PCI-Express Gen2 & Gen 3 Clocks
- 25MHz Crystal Input or Clock input
- EProClock® Programmable Technology
- I<sup>2</sup>C support with readback capabilities
- Triangular Spread Spectrum profile for maximum electromagnetic interference (EMI) reduction
- Industrial Temperature -40°C to 85°C
- 3.3V Power supply
- 32-pin QFN package





## **32-QFN Pin Definitions**

| Pin No. | Name         | Туре   |                                                                                                                                                                                                   |                                                               |                | Description                           |              |         |  |  |
|---------|--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------|---------------------------------------|--------------|---------|--|--|
| 1       | VDD          |        | 3.3V                                                                                                                                                                                              | Power Sup                                                     | ply            | · · · · · · · · · · · · · · · · · · · |              |         |  |  |
| 2       | SS0**        | I, PD  | Freq                                                                                                                                                                                              | ency/Sprea                                                    | d Control. Do  | efault SS[1:0] =00.                   |              |         |  |  |
| 3       | SS1**        | I, PD  | (inter                                                                                                                                                                                            | nal 100K-o                                                    | hm pull-dow    | n)                                    |              |         |  |  |
|         |              |        |                                                                                                                                                                                                   | SS1                                                           | SS0            | Frequency                             | Spread       | Note    |  |  |
|         |              |        |                                                                                                                                                                                                   | 0                                                             | 0              | 100M                                  | OFF          | Default |  |  |
|         |              |        |                                                                                                                                                                                                   | 0                                                             | 1              | 100M                                  | -0.5%        | 5       |  |  |
|         |              |        |                                                                                                                                                                                                   | 1                                                             | 0              | 100M                                  | -/+0.25      |         |  |  |
|         |              |        |                                                                                                                                                                                                   | 1                                                             | 1              | 100M                                  | -0.75%       |         |  |  |
|         |              |        |                                                                                                                                                                                                   | MID                                                           | 0              | 125MHz                                | OFF          |         |  |  |
|         |              |        | L                                                                                                                                                                                                 | MID                                                           | 1              | 200MHz                                | OFF          |         |  |  |
|         |              |        |                                                                                                                                                                                                   |                                                               |                |                                       |              |         |  |  |
| 4       | IN_SEL*      | I, PU  | 3.3V input to select between crystal input or external differential buffer input mode 0 = Synthesizer mode, 1=Fan-out Buffer mode                                                                 |                                                               |                |                                       |              |         |  |  |
|         |              |        |                                                                                                                                                                                                   |                                                               | hm pull-up;    | switching is not glitchle             | ess)         |         |  |  |
| 5       | VSS          | GND    |                                                                                                                                                                                                   | Ground                                                        |                |                                       |              |         |  |  |
| 6       | OE_SRC0*     | I,PU   |                                                                                                                                                                                                   | 3.3V input to enabled SRC0 clock. (internal 100K-ohm pull-up) |                |                                       |              |         |  |  |
| 7       | OE_SRC1*     | I,PU   | 3.3V input to enabled SRC1 clock. (internal 100K-ohm pull-up)                                                                                                                                     |                                                               |                |                                       |              |         |  |  |
| 8       | VDD          | PWR    | 3.3V Power Supply                                                                                                                                                                                 |                                                               |                |                                       |              |         |  |  |
| 9       | OE_SRC2*     | I,PU   | 3.3V input to enabled SRC2 clock. (internal 100K-ohm pull-up)                                                                                                                                     |                                                               |                |                                       |              |         |  |  |
| 10      | VSS          | GND    | Grou                                                                                                                                                                                              |                                                               |                | <b>*</b>                              |              |         |  |  |
| 11      | SRC0         | '      |                                                                                                                                                                                                   |                                                               |                | ial reference clock                   |              |         |  |  |
| 12      | SRC0#        |        |                                                                                                                                                                                                   |                                                               |                | ential serial reference o             | lock         |         |  |  |
| 13      | SRC1         | · ·    |                                                                                                                                                                                                   |                                                               |                | ial reference clock                   |              |         |  |  |
| 14      | SRC1#        | · ·    | 4                                                                                                                                                                                                 |                                                               |                | ential serial reference o             | lock         |         |  |  |
| 15      | VDD          |        |                                                                                                                                                                                                   | Power Sup                                                     | ply            |                                       |              |         |  |  |
| 16      | VSS          | GND    | Grou                                                                                                                                                                                              |                                                               |                |                                       |              |         |  |  |
| 17      | SRC2#        |        |                                                                                                                                                                                                   | •                                                             |                | ential serial reference o             | lock         |         |  |  |
| 18      | SRC2         |        |                                                                                                                                                                                                   |                                                               |                | ial reference clock                   |              |         |  |  |
| 19      | SRC3#        |        |                                                                                                                                                                                                   | •                                                             |                | ential serial reference o             | lock         |         |  |  |
| 20      | SRC3         | O, DIF |                                                                                                                                                                                                   |                                                               | fferential ser | ial reference clock                   |              |         |  |  |
| 21      | VSS          | GND    | Grou                                                                                                                                                                                              |                                                               |                |                                       |              |         |  |  |
| 22      | VDD          | PWR    |                                                                                                                                                                                                   | Power Sup                                                     |                |                                       | ,            |         |  |  |
| 23      | OE_SRC3*     | I,PU   |                                                                                                                                                                                                   | •                                                             |                | clock. (internal 100K-c               | ohm pull-up) |         |  |  |
| 24      | SCLK         |        |                                                                                                                                                                                                   |                                                               | ble SCLOCK     | <u> </u>                              |              |         |  |  |
| 25      | SDATA        | I/O    |                                                                                                                                                                                                   | us compatil                                                   |                |                                       |              |         |  |  |
| 26      | CKPWRGD/PD#* | I,PU   | 3.3V LVTTL input. This pin is a level sensitive strobe used to latch the SS[1:0]. After CKPWRGD (active HIGH) assertion, this pin becomes a real-time input for asserting power down (active LOW) |                                                               |                |                                       |              |         |  |  |
| 27      | VDD          | PWR    | , , ,                                                                                                                                                                                             |                                                               |                |                                       |              |         |  |  |
| 28      | XOUT         | 0      | 25.00MHz Crystal output, Float XOUT if using only CLKIN (Clock input)                                                                                                                             |                                                               |                |                                       |              |         |  |  |
| 29      | XIN / CLKIN  | I      | 25.00                                                                                                                                                                                             | MHz Cryst                                                     | al input or 3. | .3V, 25MHz Clock Inpu                 | t            |         |  |  |
| 30      | DIFFIN       | I      | True                                                                                                                                                                                              | differential                                                  | serial refere  | nce clock input                       |              |         |  |  |
| 31      | DIFFIN#      | I      | Com                                                                                                                                                                                               | plement diff                                                  | ferential seri | al reference clock                    |              |         |  |  |
| 32      | VSS          | GND    | Grou                                                                                                                                                                                              | nd                                                            |                |                                       |              |         |  |  |



#### EProClock® Programmable Technology

EProClock<sup>®</sup> is the world's first non-volatile programmable clock. The EProClock<sup>®</sup> technology allows board designer to promptly achieve optimum compliance and clock signal integrity; historically, attainable typically through device and/or board redesigns.

 $\mathsf{EProClock}^{\otimes}$  technology can be configured through SMBus or hard coded.

#### Features:

- > 4000 bits of configurations
- Can be configured through SMBus or hard coded

- Custom frequency sets
- Differential skew control on true or compliment or both
- Differential duty cycle control on true or compliment or both
- Differential amplitude control
- Differential and single-ended slew rate control
- Program Internal or External series resistor on single-ended clocks
- Program different spread profiles
- Program different spread modulation rate

## Frequency/Spread Select Pin (SS[1:0])

| SS1 | SS0 | Frequency<br>(MHz) | Spread<br>(%) | Note                           |
|-----|-----|--------------------|---------------|--------------------------------|
| 0   | 0   | 100.00             | OFF           | Default Value for SS [1:0] =00 |
| 0   | 1   | 100.00             | - 0.5         |                                |
| 1   | 0   | 100.00             | +/- 0.25      |                                |
| 1   | 1   | 100.00             | - 0.75        |                                |
| MID | 0   | 125                | OFF           |                                |
| MID | 1   | 200                | OFF           | &O                             |

## Frequency/Spread Select Pin SS[1:0]

Apply the appropriate logic levels to SS [1:0] inputs before CKPWRGD assertion to achieve clock frequency selection. When the clock chip sampled HIGH on CKPWRGD and indicates that the voltage is stable then SS [1:0] input values are sampled. This process employs a one-shot functionality and once the CKPWRGD sampled a valid HIGH, all other SS[1:0], and CKPWRGD transitions are ignored.

#### **Serial Data Interface**

To enhance the flexibility and function of the clock synthesizer, a two-signal serial interface is provided. Through the Serial Data Interface, various device functions, such as individual clock output buffers are individually enabled or disabled. The registers associated with the Serial Data Interface initialize to their default setting at power-up. The use of this interface is

optional. Clock device register changes are normally made at system initialization, if any are required. The interface cannot be used during system operation for power management functions.

#### **Data Protocol**

The clock driver serial protocol accepts byte write, byte read, block write, and block read operations from the controller. For block write/read operation, access the bytes in sequential order from lowest to highest (most significant bit first) with the ability to stop after any complete byte is transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The offset of the indexed byte is encoded in the command code described in *Table 1*.

The block write and block read protocol is outlined in *Table 2* while *Table 3* outlines byte write and byte read protocol. The slave receiver address is 11010010 (D2h).

Table 1. Command Code Definition

| Bit   | Description                                                                                                                 |  |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7     | 0 = Block read or block write operation, 1 = Byte read or byte write operation                                              |  |  |  |  |  |
| (6:0) | Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be '0000000' |  |  |  |  |  |

Table 2. Block Read and Block Write Protocol

|     | Block Write Protocol |     | Block Read Protocol |
|-----|----------------------|-----|---------------------|
| Bit | Description          | Bit | Description         |
| 1   | Start                | 1   | Start               |



Table 2. Block Read and Block Write Protocol (continued)

|       | Block Write Protocol          |       | Block Read Protocol                 |
|-------|-------------------------------|-------|-------------------------------------|
| Bit   | Description                   | Bit   | Description                         |
| 8:2   | Slave address–7 bits          | 8:2   | Slave address–7 bits                |
| 9     | Write                         | 9     | Write                               |
| 10    | Acknowledge from slave        | 10    | Acknowledge from slave              |
| 18:11 | Command Code–8 bits           | 18:11 | Command Code–8 bits                 |
| 19    | Acknowledge from slave        | 19    | Acknowledge from slave              |
| 27:20 | Byte Count–8 bits             | 20    | Repeat start                        |
| 28    | Acknowledge from slave        | 27:21 | Slave address–7 bits                |
| 36:29 | Data byte 1–8 bits            | 28    | Read = 1                            |
| 37    | Acknowledge from slave        | 29    | Acknowledge from slave              |
| 45:38 | Data byte 2–8 bits            | 37:30 | Byte Count from slave–8 bits        |
| 46    | Acknowledge from slave        | 38    | Acknowledge                         |
|       | Data Byte /Slave Acknowledges | 46:39 | Data byte 1 from slave–8 bits       |
|       | Data Byte N–8 bits            | 47    | Acknowledge                         |
|       | Acknowledge from slave        | 55:48 | Data byte 2 from slave–8 bits       |
|       | Stop                          | 56    | Acknowledge                         |
|       |                               |       | Data bytes from slave / Acknowledge |
|       |                               |       | Data Byte N from slave–8 bits       |
|       |                               |       | NOT Acknowledge                     |
|       |                               |       | Stop                                |

Table 3. Byte Read and Byte Write Protocol

|       | Byte Write Protocol    |       | Byte Read Protocol     |  |  |
|-------|------------------------|-------|------------------------|--|--|
| Bit   | Description            | Bit   | Description            |  |  |
| 1     | Start                  | 1     | Start                  |  |  |
| 8:2   | Slave address–7 bits   | 8:2   | Slave address–7 bits   |  |  |
| 9     | Write                  | 9     | Write                  |  |  |
| 10    | Acknowledge from slave | 10    | Acknowledge from slave |  |  |
| 18:11 | Command Code–8 bits    | 18:11 | Command Code–8 bits    |  |  |
| 19    | Acknowledge from slave | 19    | Acknowledge from slave |  |  |
| 27:20 | Data byte–8 bits       | 20    | Repeated start         |  |  |
| 28    | Acknowledge from slave | 27:21 | Slave address–7 bits   |  |  |
| 29    | Stop                   | 28    | Read                   |  |  |
|       | - 0.                   | 29    | Acknowledge from slave |  |  |
|       |                        | 37:30 | Data from slave–8 bits |  |  |
|       |                        | 38    | NOT Acknowledge        |  |  |
|       |                        | 39    | Stop                   |  |  |

## **Control Registers**

## Byte 0: Control Register 0

| Bit | @Pup | Type | Name     | Description |
|-----|------|------|----------|-------------|
| 7   | 0    | R/W  | RESERVED | RESERVED    |
| 6   | 0    | R/W  | RESERVED | RESERVED    |



## Byte 0: Control Register 0

| 5 | 0 | R/W | RESERVED | RESERVED |
|---|---|-----|----------|----------|
| 4 | 0 | R/W | RESERVED | RESERVED |
| 3 | 0 | R/W | RESERVED | RESERVED |
| 2 | 0 | R/W | RESERVED | RESERVED |
| 1 | 0 | R/W | RESERVED | RESERVED |
| 0 | 0 | R/W | RESERVED | RESERVED |

## Byte 1: Control Register 1

| Bit | @Pup | Туре | Name     | Description                                                       |
|-----|------|------|----------|-------------------------------------------------------------------|
| 7   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 6   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 5   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 4   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 3   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 2   | 1    | R/W  | SRC0_OE  | Output enable for SRC0<br>0 = Output Disabled, 1 = Output Enabled |
| 1   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 0   | 1    | R/W  | SRC1_OE  | Output enable for SRC1<br>0 = Output Disabled, 1 = Output Enabled |

## Byte 2: Control Register 2

| Bit | @Pup | Туре | Name     | Description                                                       |
|-----|------|------|----------|-------------------------------------------------------------------|
| 7   | 1    | R/W  | SRC2_OE  | Output enable for SRC2<br>0 = Output Disabled, 1 = Output Enabled |
| 6   | 1    | R/W  | SRC3_OE  | Output enable for SRC3<br>0 = Output Disabled, 1 = Output Enabled |
| 5   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 4   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 3   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 2   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 1   | 0    | R/W  | RESERVED | RESERVED                                                          |
| 0   | 0    | R/W  | RESERVED | RESERVED                                                          |

## Byte 3: Control Register 3

| Bit | @Pup | Type | Name            | Description         |
|-----|------|------|-----------------|---------------------|
| 7   | 0    | R    | Rev Code Bit 3  | Revision Code Bit 3 |
| 6   | 0    | R    | Rev Code Bit 2  | Revision Code Bit 2 |
| 5   | 0    | R    | Rev Code Bit 1  | Revision Code Bit 1 |
| 4   | 0    | R    | Rev Code Bit 0  | Revision Code Bit 0 |
| 3   | 1    | R    | Vendor ID bit 3 | Vendor ID Bit 3     |
| 2   | 0    | R    | Vendor ID bit 2 | Vendor ID Bit 2     |
| 1   | 0    | R    | Vendor ID bit 1 | Vendor ID Bit 1     |
| 0   | 0    | R    | Vendor ID bit 0 | Vendor ID Bit 0     |

## Byte 4: Control Register 4

| Bit | @Pup | Type | Name | Description |
|-----|------|------|------|-------------|
|-----|------|------|------|-------------|



Byte 4: Control Register 4

| 7 | 0 | R/W | BC7 | Byte count register for block read operation.                                                          |
|---|---|-----|-----|--------------------------------------------------------------------------------------------------------|
| 6 | 0 | R/W | BC6 | The default value for Byte count is 7. In order to read beyond Byte 7, the user should change the byte |
| 5 | 0 | R/W | BC5 | count limit.to or beyond the byte that is desired to be read.                                          |
| 4 | 0 | R/W | BC4 |                                                                                                        |
| 3 | 0 | R/W | BC3 |                                                                                                        |
| 2 | 1 | R/W | BC2 |                                                                                                        |
| 1 | 1 | R/W | BC1 | Colo                                                                                                   |
| 0 | 1 | R/W | BC0 |                                                                                                        |

**Byte 5: Control Register 5** 

| Bit | @Pup | Type | Name     | Description                                                                                    |
|-----|------|------|----------|------------------------------------------------------------------------------------------------|
| 7   | 1    | R/W  | RESERVED | RESERVED                                                                                       |
| 6   | 1    | R/W  | SRC_AMP2 | SRC amplitude adjustment                                                                       |
| 5   | 0    | R/W  | SRC_AMP1 | 1000= 300mV, 001=400mV, 010=500mV, 011= 600mV<br>100= 700mV, 101=800mV, 110=900mV, 111= 1000mV |
| 4   | 1    | R/W  | SRC_AMP0 | 100 1001110, 101 0001110, 110 0001110, 111 10001110                                            |
| 3   | 1    | R/W  | RESERVED | RESERVED                                                                                       |
| 2   | 0    | R/W  | RESERVED | RESERVED                                                                                       |
| 1   | 0    | R/W  | RESERVED | RESERVED                                                                                       |
| 0   | 0    | R/W  | RESERVED | RESERVED                                                                                       |

#### OE[3:0] Assertion

All differential outputs that were stopped are to resume normal operation in a glitch-free manner. The maximum latency from the assertion to active outputs is between 2 and 6 clocks of the internal reference clock with all differential outputs resuming simultaneously. All stopped differential outputs must be driven HIGH within 10 ns of OE deassertion to a voltage greater than 200 mV.

#### OE[3:0] Deassertion

The impact of deasserting the OE pins is that all SRC outputs that are set in the control registers to stoppable via deassertion of OE are to be stopped after their next transition. The final state of all stopped SRC clocks is Low/Low.

#### PD# (Power down) Clarification

The CKPWRGD/PD# pin is a dual-function pin. During initial power up, the pin functions as CKPWRGD. Once CKPWRGD has been sampled HIGH by the clock chip, the pin assumes PD# functionality. The PD# pin is an asynchronous active LOW input used to shut off all clocks cleanly before shutting off power to the device. This signal is synchronized internally to the device before powering down the clock synthesizer. PD# is also an asynchronous input for powering up the system. When PD# is asserted LOW, clocks are driven to a LOW value and held before turning off the VCOs and the crystal oscillator.

#### PD# (Power down) Assertion

When PD# has been sampled LOW by the internal reference clock all differential clocks will be stopped in a glitch-free mannter to the LOW-LOW state within their next two consecutive rising edges.

#### **PD# Deassertion**

The power up latency will be less than 2ms for crystal input reference and less than 8ms for differential input reference clock. This is the delay from the power supply reaching the minimum value specified in the datasheet, until the time that the part is ready to sample any latched inputs on the first rising edge of CLKPWRGD.

After the first rising edge on the CKPWRGD this pin becmoes PD#. After a valid rising edge on CKPWRGD/PD# pin, a time of not more than 1.8ms is allowed for the clock device's internal PLL's to power up and lock. After this time, all outputs are enabled in a glitch-free manner within a few clock cycles of each clock.



## **Absolute Maximum Conditions**

| Parameter            | Description                                  | Condition                   | Min.       | Max. | Unit     |
|----------------------|----------------------------------------------|-----------------------------|------------|------|----------|
| V <sub>DD_3.3V</sub> | Main Supply Voltage                          | Functional                  | _          | 4.6  | V        |
| V <sub>IN</sub>      | Input Voltage                                | Relative to V <sub>SS</sub> | -0.5       | 4.6  | $V_{DC}$ |
| T <sub>S</sub>       | Temperature, Storage                         | Non-functional              | -65        | 150  | °C       |
| T <sub>A</sub>       | Industrial Temperature,<br>Operating Ambient | Functional                  | -40        | 85   | °C       |
| T <sub>A</sub>       | Commercial Temperature,<br>Operating Ambient | Functional                  | 0          | 85   | °C       |
| $T_J$                | Temperature, Junction                        | Functional                  | (-)        | 150  | °C       |
| Ø <sub>JC</sub>      | Dissipation, Junction to Case                | JEDEC (JESD 51)             | /          | 20   | °C/<br>W |
| Ø <sub>JA</sub>      | Dissipation, Junction to Ambient             | JEDEC (JESD 51)             | <b>3</b> - | 60   | °C/<br>W |
| ESD <sub>HBM</sub>   | ESD Protection (Human Body Model)            | JEDEC (JESD 22 - A114)      | 2000       | -    | V        |
| UL-94                | Flammability Rating                          | UL (Class)                  | V-         | -0   |          |

Multiple Supplies: The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.

## **DC Electrical Specifications**

| Parameter                    | Description                                | Condition                                                             | Min.                 | Max.                  | Unit |
|------------------------------|--------------------------------------------|-----------------------------------------------------------------------|----------------------|-----------------------|------|
| VDD core                     | 3.3V Operating Voltage                     | 3.3 ± 5%                                                              | 3.135                | 3.465                 | V    |
| V <sub>IH</sub>              | 3.3V Input High Voltage (SE)               |                                                                       | 2.0                  | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IL</sub>              | 3.3V Input Low Voltage (SE)                | 101                                                                   | V <sub>SS</sub> -0.3 | 0.8                   | V    |
| V <sub>IHI2C</sub>           | Input High Voltage                         | SDATA, SCLK                                                           | 2.2                  | _                     | V    |
| V <sub>ILI2C</sub>           | Input Low Voltage                          | SDATA, SCLK                                                           | _                    | 1.0                   | V    |
| V <sub>IH_SS[1:0]_HIGH</sub> | SS Input High Voltage                      |                                                                       | 0.7                  | VDD+0.3               | V    |
| V <sub>IH_SS[1:0]_MID</sub>  | SS Input MIDVoltage                        |                                                                       | 0.7                  | 1.5                   | V    |
| V <sub>IL_SS[1:0]_LOW</sub>  | SS Input Low Voltage                       |                                                                       | V <sub>SS</sub> -0.3 | 0.35                  | V    |
| I <sub>IH</sub>              | Input High Leakage Current                 | Except internal pull-down resistors, $0 < V_{IN} < V_{DD}$            | _                    | 5                     | μА   |
| I <sub>IL</sub>              | Input Low Leakage Current                  | Except internal pull-up resistors, $0 < V_{IN} < V_{DD}$              | <b>-</b> 5           | _                     | μА   |
| V <sub>OH</sub>              | 3.3V Output High Voltage (SE)              | $I_{OH} = -1 \text{ mA}$                                              | 2.4                  | _                     | ٧    |
| V <sub>OL</sub>              | 3.3V Output Low Voltage (SE)               | I <sub>OL</sub> = 1 mA                                                | _                    | 0.4                   | V    |
| I <sub>OZ</sub>              | High-impedance Output<br>Current           |                                                                       | -10                  | 10                    | μА   |
| C <sub>IN</sub>              | Input Pin Capacitance                      |                                                                       | 1.5                  | 5                     | pF   |
| C <sub>OUT</sub>             | Output Pin Capacitance                     |                                                                       |                      | 6                     | pF   |
| L <sub>IN</sub>              | Pin Inductance                             |                                                                       | _                    | 7                     | nΗ   |
| IDD_ <sub>PD</sub>           | Power Down Current                         |                                                                       | -                    | 1                     | mA   |
| I <sub>DD_3.3V</sub>         | Dynamic Supply Current in synthesizer mode | Differential clocks with 5" traces and 2pF load, frequency at 100MHz. | _                    | 50                    | mA   |
| I <sub>DD_3.3V</sub>         | Dynamic Supply Current in fanout mode      | Differential clocks with 5" traces and 2pF load, frequency at 100MHz. | _                    | 30                    | mA   |



## **AC Electrical Specifications**

| Parameter                       | Description                              | Condition                                                   | Min.                               | Max.    | Unit |
|---------------------------------|------------------------------------------|-------------------------------------------------------------|------------------------------------|---------|------|
| Crystal                         |                                          |                                                             |                                    |         |      |
| L <sub>ACC</sub>                | Long-term Accuracy                       | Measured at VDD/2 differential                              | -                                  | 250     | ppm  |
| Clock Input                     |                                          |                                                             |                                    |         |      |
| T <sub>DC</sub>                 | CLKIN Duty Cycle                         | Measured at VDD/2                                           | 47                                 | 53      | %    |
| $T_R/T_F$                       | CLKIN Rise and Fall Times                | Measured between 0.2V <sub>DD</sub> and 0.8V <sub>DD</sub>  | 0.5                                | 4.0     | V/ns |
| T <sub>CCJ</sub>                | CLKIN Cycle to Cycle Jitter (Sythesizer) | Measured at VDD/2                                           | -                                  | 250     | ps   |
| T <sub>LTJ</sub>                | CLKIN Long Term Jitter                   | Measured at VDD/2                                           | -                                  | 350     | ps   |
| V <sub>IH</sub>                 | Input High Voltage                       | XIN / CLKIN pin                                             | 2                                  | VDD+0.3 | V    |
| $V_{IL}$                        | Input Low Voltage                        | XIN / CLKIN pin                                             |                                    | 0.8     | V    |
| I <sub>IH</sub>                 | Input HighCurrent                        | XIN / CLKIN pin, VIN = VDD                                  | <b>.</b> - V                       | 35      | uA   |
| I <sub>IL</sub>                 | Input LowCurrent                         | XIN / CLKIN pin, 0 < VIN <0.8                               | -35                                | -       | uA   |
| SRC at 0.7V                     |                                          |                                                             |                                    | L       | ı    |
| T <sub>DC</sub>                 | Duty Cycle                               | Measured at 0V differential                                 | 45                                 | 55      | %    |
| RMS <sub>GEN1</sub>             | Output PCle* Gen1 REFCLK phase           | BER = 1E-12 (including PLL BW 8 - 16                        |                                    |         |      |
|                                 | jitter                                   | MHz, $\zeta = 0.54$ , Td=10 ns,                             |                                    |         |      |
|                                 |                                          | Ftrk=1.5 MHz)                                               | 0                                  | 108     | ps   |
| DMC                             |                                          |                                                             |                                    |         |      |
| RMS <sub>GEN2</sub>             | Output PCle* Gen2 REFCLK phase           | Includes PLL BW 8 - 16 MHz, Jitter                          |                                    |         |      |
|                                 | jitter                                   | Peaking = 3dB, ζ = 0.54, Td=10 ns),<br>Low Band, F < 1.5MHz | 0                                  | 3.0     | ps   |
|                                 |                                          | LOW Balla, 1 < 1.5WHZ                                       |                                    |         |      |
| RMS <sub>GEN2</sub>             | Output PCIe* Gen2 REFCLK phase           | Includes PLL BW 8 - 16 MHz, Jitter                          |                                    |         |      |
| 02.12                           | iitter                                   | Peaking = 3dB, $\zeta$ = 0.54, Td=10 ns),                   |                                    |         |      |
|                                 |                                          | Low Band, F < 1.5MHz                                        | 47 53 9 V <sub>DD</sub> 0.5 4.0 V/ | ps      |      |
|                                 |                                          | O'                                                          |                                    |         |      |
| RMS <sub>GEN3</sub>             | Output phase jitter impact – PCle*       | Includes PLL BW 2 - 4 MHz,                                  |                                    |         |      |
|                                 | Gen3                                     | CDR = 10MHz)                                                | 0                                  | 1.0     | ps   |
| +                               | Ovela to Ovela litter                    | Management of OV differential                               | 0                                  |         |      |
| T <sub>CCJ</sub>                | Cycle to Cycle Jitter                    | Measured at 0V differential                                 | _                                  |         | ps   |
| T <sub>CCJ</sub>                | Additive Cycle to Cycle Jitter           | In buffer mode. Measured at 0V differential                 | _                                  | 50      | ps   |
| L <sub>ACC</sub>                | Long-term Accuracy                       | Measured at 0V differential                                 | _                                  | 100     | ppm  |
| T <sub>R</sub> / T <sub>F</sub> | Rising/Falling Slew rate                 | Measured differentially from ±150 mV                        | 2.5                                |         | V/ns |
| V <sub>OX</sub>                 | Crossing Point Voltage at 0.7V Swing     | mental and a management and a mix                           |                                    |         | mV   |
|                                 | ABLE and SET-UP                          |                                                             | 230                                |         | L•   |
| T <sub>STABLE</sub>             | Clock Stabilization from Power-up        |                                                             | _                                  | 1.8     | ms   |
| T <sub>SS</sub>                 | Stopclock Set-up Time                    |                                                             | 10.0                               | _       | ns   |
| . 99                            | Step Stook Oot up Tillo                  |                                                             | . 3.0                              |         | . 10 |



## **Test and Measurement Set-up**

## For Differential Clock Signals

This diagram shows the test load configuration for the differential clock signals



Figure 1. 0.7V Differential Load Configuration



Figure 2. Differential Measurement for Differential Output Signals (for AC Parameters Measurement)





Figure 3. Single-ended Measurement for Differential Output Signals (for AC Parameters Measurement)



## **Ordering Information**

| Part Number    | Package Type               | Product Flow             |
|----------------|----------------------------|--------------------------|
| Lead-free      |                            |                          |
| SL28PCle14ALC  | 32-pin QFN                 | Commercial, 0° to 85°C   |
| SL28PCle14ALCT | 32-pin QFN – Tape and Reel | Commercial, 0° to 85°C   |
| SL28PCle14ALI  | 32-pin QFN                 | Industrial, -40° to 85°C |
| SL28PCIe14ALIT | 32-pin QFN – Tape and Reel | Industrial, -40° to 85°C |

## **Package Diagrams**

#### 32-Lead QFN 5x 5mm





## **Document History Page**

Document Title: SL28PCle14 PC PCI-Express Gen 2 & Gen 3 Clock Generator & Fan-out Buffer with EProClock®

Technology

DOC#: SP-AP-0014 (Rev. 0.2)

|      |      | • •        |                    |                       |   |
|------|------|------------|--------------------|-----------------------|---|
| REV. | ECR# | Issue Date | Orig. of<br>Change | Description of Change | 1 |
| AA   | 1695 | 02/09/11   | JMA                | Initial Release       |   |









www.silabs.com/quality



#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are not designed or authorized for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701