

**MAXIM**

# Dual-Voltage µP Supervisory Circuits with Sequenced Reset Outputs

## General Description

The MAX6391/MAX6392 microprocessor (µP) supervisory circuits provide sequenced logic reset outputs for multi-component or dual-voltage systems. Each device can monitor two supply voltages and time-sequence two reset outputs to control the order in which system components are turned on and off. The MAX6391/MAX6392 increase system reliability and reduce circuit complexity and cost compared to separate ICs or discrete components.

The MAX6391/MAX6392 monitor V<sub>CC</sub> as the master reset supply. Both RESET1 and RESET2 are asserted whenever V<sub>CC</sub> drops below the selected factory-fixed reset threshold voltage. RESET1 remains asserted as long as V<sub>CC</sub> is below the threshold and deasserts 140ms (min) after V<sub>CC</sub> exceeds the thresholds.

RESET IN2 is monitored as the secondary reset supply and is adjustable with an external resistive-divider network. RESET2 is asserted whenever either V<sub>CC</sub> or RESET IN2 is below the selected thresholds. RESET2 remains asserted 140ms (min) or a capacitor-adjustable time period after V<sub>CC</sub> and RESET IN2 exceed their thresholds. RESET2 is always deasserted after RESET1 during system power-up and is always asserted before RESET1 during power-down.

The MAX6391 includes two internal pullup resistors for RESET1 and RESET2 (the open-drain outputs can be externally connected to the desired pullup voltages). The MAX6392 includes an active-low manual reset input (MR) that asserts both RESET1 (push-pull) and RESET2 (open drain).

The MAX6391/MAX6392 are available in small 8-pin SOT23 packages and are specified over the -40°C to +85°C extended temperature range.

## Applications

Computers  
Controllers  
Critical µP Power Monitoring  
Set-Top Boxes  
Printers  
Servers/Workstations  
Industrial Equipment  
Multivoltage Monitoring

*Typical Operating Circuit appears at end of data sheet.*

## Features

- ◆ Preset V<sub>CC</sub> Reset Threshold Voltages from 1.58V to 4.63V (master supply)
- ◆ Customer-Adjustable RESET IN2 to Monitor Voltages Down to 625mV (secondary supply)
- ◆ Fixed (140ms min) RESET1 Timeout
- ◆ Fixed (140ms min) or Customer-Adjustable RESET2 Timeout Period
- ◆ Guaranteed Reset Valid to V<sub>CC</sub> = 1V
- ◆ Active-Low Open-Drain Outputs or Push-Pull/Open-Drain Combination
- ◆ Internal Open-Drain Pullup Resistors (for external V<sub>OH</sub> voltage connections)
- ◆ Manual Reset Input (MAX6392 only)
- ◆ Immune to Short Negative V<sub>CC</sub> Transients
- ◆ 15µA Typical Supply Current
- ◆ Few External Components
- ◆ Small 8-Pin SOT23 Package

## Ordering Information

| PART*         | TEMP RANGE     | PIN-PACKAGE |
|---------------|----------------|-------------|
| MAX6391KA_ -T | -40°C to +85°C | SOT23-8     |
| MAX6392KA_ -T | -40°C to +85°C | SOT23-8     |

\*Insert the desired suffix (see Selector Guide) into the blanks to complete the part number. The MAX6391/MAX6392 require a 2.5k minimum order increment and are available in tape-and-reel only. Samples are typically available for standard versions (see Selector Guide for standard versions). Contact factory for availability.

## Pin Configurations

**MAXIM**

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at [www.maxim-ic.com](http://www.maxim-ic.com).

**MAX6391/MAX6392**

# Dual-Voltage µP Supervisory Circuits with Sequenced Reset Outputs

## ABSOLUTE MAXIMUM RATINGS

|                                                         |                                   |
|---------------------------------------------------------|-----------------------------------|
| V <sub>CC</sub> to GND                                  | -0.3V to +6.0V                    |
| RESET1 (MAX6392), RESET IN2, CSRT, MR to GND            | -0.3V to (V <sub>CC</sub> + 0.3V) |
| RESET1 (MAX6391), RESET2, R1, R2 to GND                 | -0.3V to +6.0V                    |
| Input Current (V <sub>CC</sub> , GND, CSRT, R1, R2, MR) | ±20mA                             |
| Output Current (RESET1, RESET2)                         | ±20mA                             |
| Continuous Power Dissipation (T <sub>A</sub> = +70°C)   |                                   |
| 8-Pin SOT23 (derate 5.26mW/°C above +70°C)              | 421mW                             |

|                                   |                 |
|-----------------------------------|-----------------|
| Operating Temperature Range       | -40°C to +85°C  |
| Junction Temperature              | +150°C          |
| Storage Temperature Range         | -65°C to +150°C |
| Lead Temperature (soldering, 10s) | +300°C          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

(V<sub>CC</sub> = 1.2V to 5.5V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise specified. Typical values are at V<sub>CC</sub> = +5V and T<sub>A</sub> = +25°C.) (Note 1)

| PARAMETER                                    | SYMBOL           | CONDITIONS                                 | MIN  | TYP  | MAX  | UNITS |
|----------------------------------------------|------------------|--------------------------------------------|------|------|------|-------|
| V <sub>CC</sub> Range                        |                  | T <sub>A</sub> = 0°C to +85°C              | 1.0  | 5.5  |      | V     |
|                                              |                  | T <sub>A</sub> = -40°C to +85°C            | 1.2  | 5.5  |      |       |
| Supply Current                               | I <sub>CC</sub>  | No load                                    |      | 15   | 25   | µA    |
| V <sub>CC</sub> Reset Threshold              | V <sub>TH1</sub> | MAX639_UA46                                | 4.50 | 4.63 | 4.75 | V     |
|                                              |                  | MAX639_UA44                                | 4.25 | 4.38 | 4.50 |       |
|                                              |                  | MAX639_UA31                                | 3.00 | 3.08 | 3.15 |       |
|                                              |                  | MAX639_UA29                                | 2.85 | 2.93 | 3.00 |       |
|                                              |                  | MAX639_UA26                                | 2.55 | 2.63 | 2.70 |       |
|                                              |                  | MAX639_UA23                                | 2.25 | 2.32 | 2.38 |       |
|                                              |                  | MAX639_UA22                                | 2.12 | 2.19 | 2.25 |       |
|                                              |                  | MAX639_UA17                                | 1.62 | 1.67 | 1.71 |       |
|                                              |                  | MAX639_UA16                                | 1.54 | 1.58 | 1.61 |       |
| RESET IN2 Threshold                          | V <sub>TH2</sub> | V <sub>CC</sub> = 5V                       | 610  | 625  | 640  | mV    |
| RESET IN2 Input Current                      |                  |                                            |      | 50   |      | nA    |
| V <sub>CC</sub> to RESET1 Delay              | t <sub>RD1</sub> | V <sub>CC</sub> falling at 1mV/µs (Note 2) | 20   |      | µs   |       |
| V <sub>CC</sub> or RESET IN2 to RESET2 Delay | t <sub>RD2</sub> |                                            | 10   |      |      |       |

# Dual-Voltage $\mu$ P Supervisory Circuits with Sequenced Reset Outputs

## ELECTRICAL CHARACTERISTICS (continued)

( $V_{CC}$  = 1.2V to 5.5V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise specified. Typical values are at  $V_{CC}$  = +5V and  $T_A$  = +25°C.) (Note 1)

| PARAMETER                                                               | SYMBOL    | CONDITIONS                                                                         | MIN                                                                             | TYP   | MAX      | UNITS            |
|-------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|----------|------------------|
| RESET1 Timeout Period                                                   | $t_{RP1}$ |                                                                                    | 140                                                                             | 200   | 280      | ms               |
| RESET2 Timeout Period (Note 3)                                          | $t_{RP2}$ | $C_{CSRT} = 1500\text{pF}$                                                         | 2.2                                                                             | 3.1   | 4.0      | ms               |
|                                                                         |           | $C_{CSRT} = V_{CC}$                                                                | 140                                                                             | 200   | 280      |                  |
| RESET_ Output Voltage Low                                               | $V_{OL}$  | $I_{SINK} = 50\mu\text{A}$ ,<br>reset asserted                                     | $V_{CC} \geq 1.0\text{V}$ ,<br>$T_A = 0^\circ\text{C}$ to $+85^\circ\text{C}$   |       | 0.3      | V                |
|                                                                         |           |                                                                                    | $V_{CC} \geq 1.2\text{V}$ ,<br>$T_A = -40^\circ\text{C}$ to $+85^\circ\text{C}$ |       | 0.3      |                  |
|                                                                         |           | $I_{SINK} = 1.2\text{mA}$ , reset asserted, $V_{CC} \geq 2.5\text{V}$              |                                                                                 |       | 0.3      |                  |
|                                                                         |           | $I_{SINK} = 3.2\text{mA}$ , reset asserted, $V_{CC} \geq 4.25\text{V}$             |                                                                                 |       | 0.4      |                  |
| Open-Drain $\overline{\text{RESET}}$ Output Leakage Current             | $I_{LKG}$ | $V_{CC} \geq V_{TH1}$ , $V_{RESET\ IN2} \geq V_{TH2}$ ,<br>reset not asserted      |                                                                                 |       | 1.0      | $\mu\text{A}$    |
| Push-Pull $\overline{\text{RESET1}}$ Output Voltage High (MAX6392 only) | $V_{OH}$  | $V_{CC} \geq 2.25\text{V}$ , $I_{SOURCE} = 500\mu\text{A}$ ,<br>reset not asserted |                                                                                 | 0.8 * | $V_{CC}$ | V                |
|                                                                         |           | $V_{CC} \geq 4.5\text{V}$ , $I_{SOURCE} = 800\mu\text{A}$ , reset not asserted     |                                                                                 |       |          |                  |
| $\overline{\text{MR}}$ Input                                            | $V_{IL}$  | $V_{CC} > 4.0\text{V}$                                                             |                                                                                 | 0.8   |          | V                |
|                                                                         | $V_{IH}$  |                                                                                    |                                                                                 | 2.4   |          |                  |
|                                                                         | $V_{IL}$  | $V_{CC} < 4.0\text{V}$                                                             |                                                                                 |       | 0.3 *    |                  |
|                                                                         | $V_{IH}$  |                                                                                    |                                                                                 |       | $V_{CC}$ |                  |
| MR Minimum Pulse Width                                                  |           |                                                                                    | 50                                                                              |       |          | $\mu\text{s}$    |
| MR Glitch Rejection                                                     |           |                                                                                    | 100                                                                             |       |          | ns               |
| MR to $\overline{\text{RESET1}}$ Delay                                  | $t_{MR1}$ |                                                                                    | 10                                                                              |       |          | $\mu\text{s}$    |
| MR to $\overline{\text{RESET2}}$ Delay                                  | $t_{MR2}$ |                                                                                    | 100                                                                             |       |          | ns               |
| MR Skew                                                                 |           | $t_{MR1} - t_{MR2}$                                                                | 10                                                                              |       |          | $\mu\text{s}$    |
| MR Pullup Resistance                                                    |           | Pullup to $V_{CC}$                                                                 | 35                                                                              | 47    | 60       | $\text{k}\Omega$ |
| Reset Pullup Resistance                                                 |           | $\overline{\text{RESET1}}$ to $R1$ or $\overline{\text{RESET2}}$ to $R2$           | 35                                                                              | 47    | 60       | $\text{k}\Omega$ |

**Note 1:** Overtemperature limits are guaranteed by design and not production tested. Devices tested at +25°C only.

**Note 2:**  $\overline{\text{RESET2}}$  asserts before  $\overline{\text{RESET1}}$  when  $V_{CC}$  goes below the threshold for all supply voltage and temperature ranges.

**Note 3:** CSRT must be connected to either  $V_{CC}$  (for fixed  $\overline{\text{RESET2}}$  timeout period) or an external capacitor (for user-adjustable  $\overline{\text{RESET2}}$  timeout period).

**MAX6391/MAX6392**

# **Dual-Voltage µP Supervisory Circuits with Sequenced Reset Outputs**

## **Typical Operating Characteristics**

( $V_{CC} = +5V$ ,  $T_A = +25^\circ C$ , unless otherwise noted.)



# Dual-Voltage $\mu$ P Supervisory Circuits with Sequenced Reset Outputs

## Pin Description

| PIN     |         | NAME          | FUNCTION                                                                                                                                                                                                                                                                                                 |
|---------|---------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX6391 | MAX6392 |               |                                                                                                                                                                                                                                                                                                          |
| 1       | 1       | RESET IN2     | Input Voltage for <u>RESET2</u> Monitor. High-impedance input for internal reset comparator. Connect this pin to an external resistive-divider network to set the reset threshold voltage.                                                                                                               |
| 2       | 2       | Vcc           | Supply Voltage and Input Voltage for Primary Supply Monitor                                                                                                                                                                                                                                              |
| 3       | 3       | CSRT          | <u>RESET2</u> Delay Set Capacitor. Connect to Vcc for a fixed 140ms (min) timeout period or to an external capacitor for a user-adjustable timeout period after Vcc exceeds its minimum threshold.                                                                                                       |
| 4       | 4       | GND           | Ground                                                                                                                                                                                                                                                                                                   |
| 5       | 5       | <u>RESET2</u> | Secondary Reset Output, Open-Drain, Active-Low. <u>RESET2</u> changes from high to low when either Vcc or RESET IN2 drop below their thresholds. <u>RESET2</u> remains low for a user-adjustable timeout period (see CSRT) or a fixed 140ms (min) after Vcc and RESET IN2 meet their minimum thresholds. |
| 6       | 6       | R2            | 47k $\Omega$ Internal Pullup Resistor for <u>RESET2</u> . Connect to external voltage for <u>RESET2</u> high pullup.                                                                                                                                                                                     |
| 7       | 7       | <u>RESET1</u> | Primary Reset Output, Open-Drain (MAX6391) or Push-Pull (MAX6392), Active-Low. <u>RESET1</u> changes from HIGH to LOW when the Vcc input drops below the selected reset threshold. <u>RESET1</u> remains LOW for the reset timeout period after Vcc exceeds the minimum threshold.                       |
| 8       | —       | R1            | 47k $\Omega$ Internal Pullup Resistor for <u>RESET1</u> . Connect to external voltage for <u>RESET1</u> high pullup.                                                                                                                                                                                     |
| —       | 8       | MR            | Manual Reset, Active-Low, Internal 47k $\Omega$ Pullup to Vcc. Pull LOW to force a reset. <u>RESET1</u> and <u>RESET2</u> remain asserted as long as MR is LOW and for the <u>RESET1</u> and <u>RESET2</u> timeout periods after MR goes HIGH. Leave unconnected or connect to Vcc if unused.            |

## Detailed Description

Each device includes a pair of voltage monitors with sequenced reset outputs. The first block monitors Vcc only (RESET1 output is independent of the RESET IN2 monitor). It asserts a reset signal (LOW) whenever Vcc is below the preset voltage threshold. RESET1 remains asserted for at least 140ms after Vcc rises above the reset threshold. RESET1 timing is internally set in each device. Vcc voltage thresholds are available from 1.57V to 4.63V. In all cases Vcc acts as the master supply (all resets are asserted when Vcc goes below its selected threshold). The Vcc input also acts as the device power supply.

The second block monitors both RESET IN2 and Vcc. It asserts a reset signal (LOW) whenever RESET IN2 is below the 625mV threshold or Vcc is below its reset threshold. RESET2 remains asserted for a fixed 140ms

(min) or a user-adjustable time period after RESET IN2 rises above the 625mV reset threshold and RESET1 is deasserted. Resets are guaranteed valid for Vcc down to 1V.

The timing diagram in Figure 2 shows the reset timing characteristics of the MAX6391/MAX6392. As shown in Figure 2, RESET1 deasserts 140ms (min) ( $t_{RP1}$ ) after Vcc exceeds the reset threshold. RESET2 deasserts  $t_{RP2}$  (140ms minimum or a user-adjustable timeout period) after RESET IN2 exceeds 625mV and RESET1 is deasserted. When RESET IN2 drops below 625mV while Vcc is above the reset threshold, RESET2 asserts within 10 $\mu$ s typ. RESET1 is unaffected when this happens. When Vcc falls below  $V_{TH1}$ , RESET2 always asserts before RESET1 ( $t_{RD2} < t_{RD1}$ ).

**MAX6391/MAX6392**

## **Dual-Voltage $\mu$ P Supervisory Circuits with Sequenced Reset Outputs**



Figure 1. Functional Diagram



Figure 2. Timing Diagram

# Dual-Voltage µP Supervisory Circuits with Sequenced Reset Outputs

## Selector Guide

| PART NUMBER         | NOMINAL THRESHOLD (V) | TOP MARK |
|---------------------|-----------------------|----------|
| MAX6391KA <b>46</b> | 4.63                  | AAHJ     |
| MAX6391KA44         | 4.38                  | AAHK     |
| MAX6391KA31         | 3.08                  | AAHL     |
| MAX6391KA <b>29</b> | 2.93                  | AAHM     |
| MAX6391KA26         | 2.63                  | AAHN     |
| MAX6391KA <b>23</b> | 2.32                  | AAHO     |
| MAX6391KA22         | 2.19                  | AAHP     |
| MAX6391KA17         | 1.67                  | AAHQ     |
| MAX6391KA <b>16</b> | 1.58                  | AAHR     |
| MAX6392KA <b>46</b> | 4.63                  | AAHS     |
| MAX6392KA44         | 4.38                  | AAHT     |
| MAX6392KA31         | 3.08                  | AAHU     |
| MAX6392KA <b>29</b> | 2.93                  | AAHV     |
| MAX6392KA26         | 2.63                  | AAHW     |
| MAX6392KA <b>23</b> | 2.32                  | AAHX     |
| MAX6392KA22         | 2.19                  | AAHY     |
| MAX6392KA17         | 1.67                  | AAHZ     |
| MAX6392KA <b>16</b> | 1.58                  | AAIA     |

Standard versions in bold face. Samples are typically available for standard versions. Contact factory for availability.

## Applications Information

### Selecting the Reset Timeout Capacitor

The RESET2 delay may be adjusted by the user with an external capacitor connected from the CSRT pin to ground. The MAX6391 includes a 600nA current source that is switched to CCSRT to create a voltage ramp. The voltage ramp is compared to the internal 1.25V reference to set the RESET2 delay period. The period is calculated by:

$$\Delta t = C \times \Delta V/I$$

where  $\Delta V = 1.25V$ ,  $I = 600nA$ , and  $C$  is the external capacitor.

Simplifying,

$$t_{RP} = 2.08 \times 10^6 \text{ s} / F \times CCSRT$$

$$\text{For } CCSRT = 1500\text{pF}, t_{RP} = 3.1\text{ms}$$

A fixed internal 140ms (min) reset delay time for RESET2 may be chosen by connecting the CSRT pin to Vcc. The Vcc to CSRT connection disables the voltage ramp and enables a separate fixed delay counter

chain. The MAX6391 internally determines the CSRT connection and provides the proper timing setup.

In all cases, RESET IN2 acts as the slave supply. Vcc can assert the RESET2 output but RESET IN2 will have no effect on the RESET1 output.

### Monitoring Voltages Other Than Vcc

An external resistive-divider network is required at RESET IN2 for most applications. The divider resistors, R3 and R4, may be calculated by the following formula:

$$VRST = V_{TH2} \times (R3 + R4)/R4$$

where  $V_{TH2} = 625\text{mV}$  (internal reference voltage) and VRST is the desired reset threshold voltage. R4 may be set to a conveniently high value (500kΩ for example, to minimize current consumption) and the equation may be solved for R3 by:

$$R3 = R4 \times (VRST/V_{TH2} - 1)$$

For single-supply operations requiring two reset outputs (RESET1 before RESET2), connect RESET IN2 directly to Vcc and adjust RESET2 timeout delay with CCRST as desired.

### Pullup Resistors

The MAX6391 includes open-drain outputs for both RESET1 and RESET2. Two internal resistors, R1 and R2, of 47kΩ each are provided with internal connections to RESET1 and RESET2. These resistors may be connected to the appropriate external voltage for independent VOH drive with no additional component requirements.

The MAX6392 includes a manual reset option, MR, that replaces the R1 pullup resistor. The active-low manual reset input forces both RESET1 and RESET2 low. RESET2 is driven active before RESET1 in all cases (10µs typ). The resets follow standard reset timing specifications after the manual reset is released. The manual reset is internally pulled up to Vcc through a 47kΩ resistor.

### Negative-Going Vcc Transients

In addition to issuing a reset to the µP during power-up, power-down, and brownout conditions, these devices are relatively immune to short-duration, negative-going Vcc or RESET IN2 transients (glitches). The *Typical Operating Characteristics* show the Maximum Transient Duration vs. Reset Comparator Overdrive graph. The graph shows the maximum pulse width that a negative-going Vcc transient may typically have without issuing a reset signal. As the amplitude of the transient increases, the maximum allowable pulse width decreases.

**MAX6391/MAX6392**

## **Dual-Voltage µP Supervisory Circuits with Sequenced Reset Outputs**

### **Typical Operating Circuit**



### **Pin Configurations (continued)**



### **Chip Information**

TRANSISTOR COUNT: 810  
PROCESS: BiCMOS

# Dual-Voltage µP Supervisory Circuits with Sequenced Reset Outputs

## Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to [www.maxim-ic.com/packages](http://www.maxim-ic.com/packages).)



SOT23, 8L-EPS

**MAX6391/MAX6392**

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

**Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600** 9