## AS1367

## 150mA, Adaptive Low Dropout Linear Regulator

# 1 General Description

The AS1367 is a precise, low noise, high speed, low dropout regulator with adaptive operation. AS1367 adapts the bias current of the control loop to the load current. As the load current increases, the bias current tracks the increase in order to improve the regulator transient performance. As a result, improved efficiency is obtained at low load currents.

Additional features provided by the AS1367 are low dropout operation, high ripple rejection, and excellent noise performance. Normal preset output voltage operation is provided by connecting the SET pin to ground. If non-standard output voltages are required, the SET pin provides access to the feedback point of the error loop when the SET pin is <100mV. The reference voltage is 1V in this condition.

The EN pin turns on the regulator. When the enable pin is low, the regulator is turned off, and a  $740\Omega$  (typ) discharge path is enabled between the output pin and ground. This ensures a consistent discharge of the load capacitance at the regulator output pin.

A Power OK comparator monitors the voltage on the SET pin and if the voltage goes out of regulation (e.g. during dropout, current limit, or thermal shutdown), the POK pin goes low. If the pin SET is connected to GND, an internal resistive-divider is activated and connected to the output. Therefore, the Power-OK functionality is available for pre-set and adjustable voltage applications.

Low noise operation is ensured by connecting a 10nF capacitor between the BYP pin and OUT pin. Transient performance is assisted by the path through the BYP capacitor to the error amplifier.

Comprehensive protection is built-in. Apart from short circuit and over-current protection, thermal protection shuts down the device when the die temperature reaches 160°C.

The device is available in a 8-pin TDFN 2x2 package.

## 2 Key Features

Low Dropout Voltage: 110mV @ 150mA load

Operating Input Voltage Range: 2.0V to 5.5V

Output Voltage Range: 1.2V to 5.0V (50mV steps)

Maximum Output Current: 150mA

Low Shutdown Current: 100nA

High PSRR: 60dB @ 10kHz

Integrated Over-temperature / Over-current Protection

Under-Voltage Lockout Feature

Chip Enable Input

Power-OK

Low Quiescent Current: 10µA

Low Output Noise: 15µV @ 100kHz Bandwidth

Operating Temperature Range: -40°C to +85°C

8-pin TDFN 2x2 Package

## **Applications**

The AS1367 is ideal for cellular phones, cordless phones, wireless communication equipment, portable games, cameras, video recorders, portable audio-video equipment and personal digital assistants.

Figure 1. AS1367 - Typical Application Diagram





# 4 Pin Assignments

Figure 2. Pin Assignments (Top View)



## 4.1 Pin Descriptions

Table 1. Pin descriptions

| Pin Name | Pin Number  | Description                                                                                                                                                                                                                                        |
|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OUT      | 1           | Regulated Output Voltage. The current flowing out of this pin is equivalent to a DC load current. Fixed 1.2V, 1.5V, 1.8V, 3.0V, 3.3V and 4.5V output, as well as versions from 1.2V up to 5.0V can be ordered.  Bypass this pin with 3.3µF to GND. |
| BYP      | 2           | Bypass. This pin should be connected via a 10nF capacitor to pin OUT.                                                                                                                                                                              |
|          |             | Set Input. Connect to GND for preset output. Connect to a resistive voltage-divider between OUT and GND to set the output voltage between 1.2V and 5.0V.                                                                                           |
| SET      | 3           | Changeover threshold is 100mV on SET pin. Above this value, the SET pin becomes the feedback connection point for the external voltage setting resistor network. Feedback reference is 1V.                                                         |
| EN       | 4           | Active-High Enable Input. A logic low reduces the supply current to <1μA. Connect this pin to pin IN for normal operation.                                                                                                                         |
| GND      | 5           | <b>Ground.</b> This pin also functions as a heat sink. Solder it to a large pad or to the circuit-board ground plane to maximize power dissipation.                                                                                                |
| POK      | 6           | <b>Power-OK Output.</b> Active-low, open-drain output indicates an out-of-regulation condition. Connect a $100k\Omega$ pull-up resistor to pin OUT for logic levels. Leave this pin unconnected if the Power-OK feature is not used.               |
| IN       | 7, 8        | Input Voltage. These pins should be connected to the positive terminal of the input capacitor. Bypass this pin with $1\mu F$ to GND. Input voltage can range from 2.0V to 5.5V.                                                                    |
| GND      | Exposed Pad | <b>Exposed Pad.</b> This pin also functions as a heat sink. Solder it to a large pad or to the circuit-board ground plane to maximize power dissipation. Internally it is connected GND.                                                           |



# 5 Absolute Maximum Ratings

Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Section 6 Electrical Characteristics on page 4 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 2. Absolute Maximum Ratings

| Parameter                           | Min                                       | Max        | Тур | Units | Comments                                                                                                                                                                                                                        |  |  |  |
|-------------------------------------|-------------------------------------------|------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Electrical Parameters               |                                           |            |     |       |                                                                                                                                                                                                                                 |  |  |  |
| IN, POK to GND                      | -0.3                                      | +7         |     | V     |                                                                                                                                                                                                                                 |  |  |  |
| OUT to GND                          | -0.3                                      | VIN + 0.3  |     | V     |                                                                                                                                                                                                                                 |  |  |  |
| BYP to GND                          | -0.3                                      | Vout + 0.3 |     | V     |                                                                                                                                                                                                                                 |  |  |  |
| Output Short-Circuit Duration       | Indefinite                                |            |     | V     |                                                                                                                                                                                                                                 |  |  |  |
| Continuous Power Dissipation        | •                                         |            |     |       |                                                                                                                                                                                                                                 |  |  |  |
| Continuous Power Dissipation        |                                           | 300        |     | mW    | Derate 7.1mW/°C above +70°C                                                                                                                                                                                                     |  |  |  |
| Temperature Ranges and Storage Cond | Temperature Ranges and Storage Conditions |            |     |       |                                                                                                                                                                                                                                 |  |  |  |
| Operating Temperature Range         | -40                                       | +85        |     | °C    |                                                                                                                                                                                                                                 |  |  |  |
| Junction Temperature TJ             |                                           | +125       |     | °C    | Internally limited                                                                                                                                                                                                              |  |  |  |
| Thermal Resistance ⊕JA              |                                           | +140       |     | °C/W  | Junction-to-ambient thermal resistance is very dependent on application and board-layout. In situations where high maximum power dissipation exists, special attention must be paid to thermal dissipation during board design. |  |  |  |
| Storage Temperature Range           | -65                                       | +150       |     | °C    |                                                                                                                                                                                                                                 |  |  |  |
| Package Body Temperature            |                                           | +260       |     | °C    | The reflow peak soldering temperature (body temperature) specified is in accordance with IPC/<br>JEDEC J-STD-020 "Moisture/Reflow Sensitivity<br>Classification for non-hermetic Solid State<br>Surface Mount Devices"          |  |  |  |



## 6 Electrical Characteristics

All limits are guaranteed. The parameters with Min and Max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

VIN = VOUT(NOM) + 0.5V or VIN = 2V (whichever is greater), EN = IN, CIN = 1 $\mu$ F, COUT = 3.3 $\mu$ F, CBYP = 10nF, TAMB = -40°C to +85°C (unless otherwise specified). Typical values are at TAMB = +25°C.

Table 3. Electrical Characteristics

| Symbol                | Parameter                                      | Conditions                                                       | Min  | Тур   | Max               | Unit   |  |  |
|-----------------------|------------------------------------------------|------------------------------------------------------------------|------|-------|-------------------|--------|--|--|
| VIN                   | Input Voltage                                  |                                                                  | 2.0  |       | 5.5               | V      |  |  |
| Vout                  | Output Voltage                                 | Trimmable in 50mV steps                                          | 1.2  |       | 5.0               | V      |  |  |
| ΔVουτ                 |                                                | TAMB = +25°C, IOUT = 1mA, VOUT > 2V                              | -1   |       | 1                 | %      |  |  |
|                       | Output Valtage Acquire ou                      | IOUT = 100μA to 150mA, VOUT > 2V                                 | -2.5 |       | 2.5               | 70     |  |  |
| Δνοστ                 | Output Voltage Accuracy                        | TAMB = +25°C, IOUT = 1mA, VOUT ≤ 2V                              | -20  |       | 20                | mV     |  |  |
|                       |                                                | IOUT = $100\mu\text{A}$ to $150\text{mA}$ , $VOUT \le 2V$        | -50  |       | 50                | 111 V  |  |  |
| lout                  | Maximum Output Current                         |                                                                  | 150  |       |                   | mA     |  |  |
| ILIM                  | Current Limit                                  | Vout forced to GND                                               |      | 180   |                   | mA     |  |  |
|                       |                                                | IOUT = 0mA                                                       |      | 10    | 16                |        |  |  |
| lQ                    | Quiescent Current                              | Ιουτ = 100μΑ                                                     |      | 10    | 20                | μΑ     |  |  |
|                       |                                                | IOUT = 150mA                                                     |      | 15    | 30                |        |  |  |
| VIN -VOUT             | Dropout Voltage 1                              | 3.0V < VOUT, IOUT = 150mA                                        |      | 110   | 200               | mV     |  |  |
| $\Delta V$ LNR        | Line Regulation                                | VIN = (VOUT(NOM) + 0.5V) to 5.5V, $IOUT = 1mA$                   |      | 0.02  | 0.06 <sup>2</sup> | % / V  |  |  |
| $\Delta V$ LDR        | Load Regulation                                | ΙΟυτ = 100μA to 150mA                                            |      | 0.001 | 0.01              | % / mA |  |  |
|                       | Dynamic Line Transient                         | VIN = (VOUT(NOM) + 0.5V) to 5.5V within $10\mu s$ , IOUT = $1mA$ |      | 17    |                   | mV     |  |  |
|                       | Dynamic Load Transient                         | IOUT = 1mA to 150mA within 10µs                                  |      | 12    | 50                | mV     |  |  |
|                       | Output Noise Voltage                           | IOUT = 10mA, f = 100Hz to 100kHz                                 |      | 15    |                   | µVRMS  |  |  |
|                       | Output Voltage Power-Supply<br>Rejection Ratio | IOUT = 10mA, f = 1kHz                                            |      | 75    |                   |        |  |  |
| PSRR                  |                                                | IOUT = 10mA, f = 10kHz                                           |      | 60    |                   | dB     |  |  |
|                       | . rejection ratio                              | IOUT = 10mA, f = 100kHz                                          |      | 52    |                   |        |  |  |
| Shutdown <sup>3</sup> |                                                |                                                                  |      |       |                   |        |  |  |
| ton                   | EN Exit Delay <sup>4</sup>                     | IOUT = 0mA                                                       |      |       | 500               | μs     |  |  |
| loff                  | Shutdown Supply Current                        | EN = 0V                                                          |      | 0.1   | 1                 | μΑ     |  |  |
| VIH                   | Enable Input Threshold                         |                                                                  | 1.4  |       |                   | V      |  |  |
| VIL                   | Enable input Threshold                         |                                                                  |      |       | 0.4               | V      |  |  |
| Rshdn                 | Auto-discharge Resistance                      | EN = 0V, IOUT = 0mA                                              |      | 740   |                   | Ω      |  |  |
| Power-OK C            | Output                                         |                                                                  |      |       |                   |        |  |  |
| VPOK                  | Power-OK Voltage Threshold                     | IOUT = 0mA, VOUTRISING                                           | 90   | 94    | 97.5              | % Vоит |  |  |
|                       |                                                | IOUT = 0mA, VOUTFALLING                                          |      | 3     |                   |        |  |  |
| Vol                   | POK Output Low Voltage                         | POK sinking 1mA, EN = 0V                                         |      |       | 0.3               | V      |  |  |
| IPOK                  | POK Leakage Current                            | Vout in regulation                                               |      | 1     | 100               | nA     |  |  |
| SET                   | 057.71                                         |                                                                  |      | 400   | 450               |        |  |  |
| VSET                  | SET Threshold Voltage                          | Vout to Vin                                                      | 50   | 100   | 150               | mV     |  |  |
| ISET                  | Set Input Bias Current                         | SET = 0V                                                         | -100 |       | 100               | nA     |  |  |
| VREF                  | Feedback Reference Point                       | VSET > 150mV                                                     | 0.08 | 1     | 1.02              | V      |  |  |
| Output Capa           | acitoi                                         | Load Capacitor Range                                             | 3.3  | 10    |                   | μF     |  |  |
| Соит                  | Output Capacitor                               | Load Capacitor ESR                                               | 3.3  | 10    | 200               | mΩ     |  |  |
|                       |                                                | Luau Gapacitui LSIN                                              |      |       | 200               | 1115.2 |  |  |



5 - 19

Table 3. Electrical Characteristics (Continued)

| Symbol      | Parameter                    | Conditions |     | Тур | Max | Unit |  |
|-------------|------------------------------|------------|-----|-----|-----|------|--|
| Thermal Pro | Thermal Protection           |            |     |     |     |      |  |
| TSHDN       | Thermal Shutdown Temperature |            | 160 |     | °C  |      |  |
| ΔTSHDN      | Thermal Shutdown Hysteresis  |            | 20  |     | °C  |      |  |

- 1. Dropout voltage = VIN VOUT when VOUT is 100mV < VOUT for VIN = VOUT(NOM) + 0.5V (applies only to nominal output voltages  $\geq 2.5V$ ).
- 2. Guaranteed by design.
- 3. The rise and fall time of the shutdown signal must not exceed 1ms.
- 4. The delay time is defined as time required to set Vout to 95% of its final nominal value.



# 7 Typical Operating Characteristics

Vout = 3.3V, lout = 10mA, Tamb = +25°C (unless otherwise specified)

Figure 3. Output Voltage vs. Output Current



Figure 5. Output Voltage vs. Temperature



Figure 7. Quiescent Current vs. Output Current



Figure 4. Output Voltage vs. Input Voltage



Figure 6. No Load Battery Current vs. Input Voltage



Figure 8. Quiescent Current vs. Input Voltage





Figure 9. PSRR vs. Frequency



Figure 10. Startup; VIN = 3.8V, IOUT = 100mA



Figure 11. Startup; VIN = 3.8V, IOUT = 100mA



Figure 12. Line Transient Response; VIN = 3.8V to 4.1V, IOUT = 100mA



Figure 13. Line Transient Response; VIN = 3.8V to 4.1V, IOUT = 100mA





8 - 19

Figure 14. Load Transient Response; VIN = 3.8V, IOUT = 1mA to 100mA

200hz\DiA

Figure 15. Load Transient Response; VIN = 3.8V, IOUT = 1mA to 100mA





## 8 Detailed Description

Figure 16 shows the block diagram of the AS1367. It identifies the basics of a series linear regulator employing a P-Channel MOSFET as the control element. A stable voltage reference (REF in Figure 16) is compared with an attenuated sample of the output voltage. Any difference between the two voltages (reference and sample) creates an output from the error amplifier that drives the series control element to reduce the difference to a minimum. The error amplifier incorporates additional buffering to drive the relatively large gate capacitance of the series pass P-channel MOSFET, when additional drive current is required under transient conditions. Input supply variations are absorbed by the series element, and output voltage variations with loading are absorbed by the low output impedance of the regulator.

The AS1367 is low-dropout, low-quiescent-current linear regulator intended for LDO regulator applications where output current load requirements range from no load to 150mA. All devices come standard with adjustable output voltages of 1.2V to 5.0V and fixed output voltages.

An additional feature of the AS1367 adapts the bias current of the control loop to the load current. At low load currents the control loop bias current is small. As the load current increases, the bias current tracks the increase in order to improve the regulator transient performance. Efficiency is improved at low load currents because of this feature.

All devices are able to override the internally trimmed output voltage by using the SET pin. Connecting an external voltage divider to this pin converts the part from fixed to an adjustable version. The SET voltage threshold above which the changeover occurs is 100mV. For fixed output variants, see Ordering Information on page 18.

Figure 16. AS1367 Block Diagram



#### 8.1 Output Voltages

Standard products are factory-set with output voltages from 1.2V to 5.0V. A two-digit suffix of the part number identifies the nominal output (see Ordering Information on page 18). Non-standard devices are available.

For more information contact: http://www.austriamicrosystems.com/contact



# 9 Application Information

### 9.1 Dropout Voltage

Dropout is the input to output voltage difference, below which the linear regulator ceases to regulate. At this point, the output voltage change follows the input voltage change. Dropout voltage may be measured at different currents and, in particular at the regulator maximum one. From this is obtained the MOSFET maximum series resistance over temperature etc. More generally:

$$V_{DROPOUT} = I_{LOAD} \times R_{SERIES} \tag{EQ 1}$$

Dropout is probably the most important specification when the regulator is used in a battery application. The dropout performance of the regulator defines the useful "end of life" of the battery before replacement or re-charge is required.

Figure 17. Graphical Representation of Dropout Voltage



Figure 17 shows the variation of VOUT as VIN is varied for a certain load current. The practical value of dropout is the differential voltage (VOUT-VIN) measured at the point where the LDO output voltage has fallen by 100mV below the nominal, fully regulated output value. The nominal regulated output voltage of the LDO is that obtained when there is 500mV (or greater) input-output voltage differential.

## 9.2 Efficiency

Low quiescent current and low input-output voltage differential are important in battery applications amongst others, as the regulator efficiency is directly related to quiescent current and dropout voltage. Efficiency is given by:

$$\textit{Efficiency} = \frac{V_{LOAD} \times I_{LOAD}}{V_{IN}(I_Q + I_{LOAD})} \times 100 \ \% \tag{EQ 2}$$

Where:

I<sub>O</sub> = Quiescent current of LDO



### 9.3 Power Dissipation

Maximum power dissipation (PD) of the LDO is the sum of the power dissipated by the internal series MOSFET and the quiescent current required to bias the internal voltage reference and the internal error amplifier, and is calculated as:

$$PD_{(MAX)}(Seriespass) = I_{LOAD(MAX)}(V_{IN(MAX)} - V_{OUT(MIN)})$$
 Watts (EQ 3)

Internal power dissipation as a result of the bias current for the internal voltage reference and the error amplifier is calculated as:

$$PD_{(MAX)}(Bias) = V_{IN(MAX)}I_O$$
 Watts (EQ 4)

Total LDO power dissipation is calculated as:

$$PD_{(MAX)}(Total) = PD_{(MAX)}(Seriespass) + PD_{(MAX)}(Bias)$$
 Watts (EQ 5)

### 9.4 Junction Temperature

Under all operating conditions, the maximum junction temperature should not be allowed to exceed 125°C (unless the data sheet specifically allows). Limiting the maximum junction temperature requires knowledge of the heat path from junction to case ( $\theta_{JC}$ °C/W fixed by the IC manufacturer), and adjustment of the case to ambient heat path ( $\theta_{CA}$ °C/W) by manipulation of the PCB copper area adjacent to the IC position.

Figure 18. Package Physical Arrangements



Figure 19. Steady State Heat Flow Equivalent Circuit





#### Total Thermal Path Resistance:

$$R\theta_{JA} = R\theta_{JC} + R\theta_{CS} + R\theta_{SA} \tag{EQ 6}$$

Junction Temperature (T<sub>J</sub>°C) is determined by:

$$T_{I} = (PD_{(MAX)} \times R\theta_{IA}) + T_{AMB} \, {}^{\circ}\mathcal{C}$$
 (EQ7)

### 9.5 Explanation of Steady State Specifications

#### 9.5.1 Line Regulation

Line regulation is defined as the change in output voltage when the input (or line) voltage is changed by a known quantity. It is a measure of the regulator's ability to maintain a constant output voltage when the input voltage changes. Line regulation is a measure of the DC open loop gain of the error amplifier. More generally:

Line Regulation = 
$$\frac{\Delta V_{OUT}}{\Delta V_{IN}}$$
 and is a pure number

In practise, line regulation is referred to the regulator output voltage in terms of % / Vout. This is particularly useful when the same regulator is available with numerous output voltage trim options.

$$Line \ Regulation = \frac{\Delta V_{OUT}}{\Delta V_{IN}} \times \frac{100}{V_{OUT}} \ \% / V \tag{EQ 8}$$

#### 9.5.2 Load Regulation

Load regulation is defined as the change of the output voltage when the load current is changed by a known quantity. It is a measure of the regulator's ability to maintain a constant output voltage when the load changes. Load regulation is a measure of the DC closed loop output resistance of the regulator. More generally:

Load Regulation = 
$$\frac{\Delta V_{OUT}}{\Delta I_{OUT}}$$
 and is units of ohms ( $\Omega$ ) (EQ 9)

In practise, load regulation is referred to the regulator output voltage in terms of % / mA. This is particularly useful when the same regulator is available with numerous output voltage trim options.

$$Load \ Regulation = \frac{\Delta V_{OUT}}{\Delta I_{OUT}} \times \frac{100}{\Delta V_{OUT}} \ \% / mA \tag{EQ 10}$$

#### 9.5.3 Setting Accuracy

Accuracy of the final output voltage is determined by the accuracy of the ratio of R1 and R2, the reference accuracy and the input offset voltage of the error amplifier. When the regulator is supplied pre-trimmed, the output voltage accuracy is fully defined in the output voltage specification.

When the regulator has a SET terminal, the output voltage may be adjusted externally. In this case, the tolerance of the external resistor network must be incorporated into the final accuracy calculation. Generally:

$$V_{OUT} = \left(V_{SET} \pm \Delta V_{SET}\right) \left(1 + \frac{R1 \pm \Delta R1}{R2 \pm \Delta R2}\right) \tag{EQ 11}$$

The reference tolerance is given both at 25°C and over the full operating temperature range. For AS1367, the reference point for VSET is 1V  $\pm$ 2%.

#### 9.5.4 Total Accuracy

Away from dropout, total steady state accuracy is the sum of setting accuracy, load regulation and line regulation. Generally:



### 9.6 Explanation of Dynamic Specifications

#### 9.6.1 Power Supply Rejection Ratio (PSRR)

Known also as Ripple Rejection, this specification measures the ability of the regulator to reject noise and ripple beyond DC. PSRR is a summation of the individual rejections of the error amplifier, reference and AC leakage through the series pass transistor. The specification, in the form of a typical attenuation plot with respect to frequency, shows up the gain bandwidth compromises forced upon the designer in low quiescent current conditions. Generally:

$$PSSR = 20Log \frac{\delta V_{OUT}}{\delta V_{IN}} dB \text{ using lower case } \delta \text{ to indicate AC values}$$
 (EQ 13)

Power supply rejection ratio is fixed by the internal design of the regulator. Additional rejection must be provided externally.

#### 9.6.2 Output Capacitor ESR

The series regulator is a negative feedback amplifier, and as such is conditionally stable. The ESR of the output capacitor is usually used to cancel one of the open loop poles of the error amplifier in order to produce a single pole response. Excessive ESR values may actually cause instability by excessive changes to the closed loop unity gain frequency crossover point. The range of ESR values for stability is usually shown either by a plot of stable ESR versus load current, or a limit statement in the datasheet.

Some ceramic capacitors exhibit large capacitance and ESR variations with temperature. Z5U and Y5V capacitors may be required to ensure stability at temperatures below TAMB = -10°C. With X7R or X5R capacitors, a 4.7µF capacitor should be sufficient at all operating temperatures.

Larger output capacitor values (10µF max) help to reduce noise and improve load transient-response, stability and power-supply rejection.

#### 9.6.3 Input Capacitor

An input capacitor at VIN is required for stability. It is recommended that a 4.7µF capacitor be connected between the AS1364 power supply input pin VIN and ground (capacitance value may be increased without limit subject to ESR limits). This capacitor must be located at a distance of not more than 1cm from the VIN pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

#### 9.6.4 Noise

The regulator output is a DC voltage with noise superimposed on the output. The noise comes from three sources; the reference, the error amplifier input stage, and the output voltage setting resistors. Noise is a random fluctuation and if not minimized in some applications, will produce system problems. Additional noise reduction is possible with the AS1367 by connecting a 10nF capacitor between the BYP and the OUT pins.

#### 9.6.5 Transient Response

The series regulator is a negative feedback system, and therefore any change at the output will take a finite time to be corrected by the error loop. This "propagation time" is related to the bandwidth of the error loop. The initial response to an output transient comes from the output capacitance, and during this time, ESR is the dominant mechanism causing voltage transients at the output. More generally:

$$\delta V_{TRANSIENT} = \delta I_{OUTPUT} \times R_{ESR}$$
 Units are Volts, Amps, Ohms. (EQ 14)

Thus an initial +50mA change of output current will produce a -12mV transient when the ESR=240m $\Omega$ . Remember to keep the ESR within stability recommendations when reducing ESR by adding multiple parallel output capacitors.

After the initial ESR transient, there follows a voltage droop during the time that the LDO feedback loop takes to respond to the output change. This drift is approx. linear in time and sums with the ESR contribution to make a total transient variation at the output of:

$$\delta V_{TRANSIENT} = \delta I_{OUTPUT} \times \left( R_{ESR} + \frac{T}{C_{LOAD}} \right)$$
 Units are Volts, Seconds, Farads, Ohms. (EQ 15)

Where:

**CLOAD** is output capacitor

T = Propagation delay of the LDO

This shows why it is convenient to increase the output capacitor value for a better support for fast load changes. Of course the formula holds for t < "propagation time", so that a faster LDO needs a smaller cap at the load to achieve a similar transient response. For instance 50mA load current step produces 50mV output drop if the LDO response is 1µsec and the load cap is 1µF.

There is also a steady state error caused by the finite output impedance of the regulator. This is derived from the load regulation specification discussed above.



#### 9.6.6 Turn On Time

This specification defines the time taken for the LDO to awake from shutdown. The time is measured from the release of the enable pin to the time that the output voltage is within 5% of the final value. It assumes that the voltage at VIN is stable and within the regulator IIN min and IIN min and IIN min shutdown reduces the quiescent current to very low, mostly leakage values (IIN).

#### 9.6.7 Thermal Protection

To prevent operation under extreme fault conditions, such as a permanent short circuit at the output, thermal protection is built into the device. Die temperature is measured, and when a 160°C (AS1367) threshold is reached, the device enters shutdown. When the die cools sufficiently, the device will restart (assuming input voltage exists and the device is enabled). Hysteresis of 20°C prevents low frequency oscillation between start-up and shutdown around the temperature threshold.

#### 9.6.8 Auto-Discharge

When the AS1367 is placed in shutdown, a 740 $\Omega$  path to ground is connected at the output. This path speeds up the discharge of the capacitor(s) connected to the regulator output. Assuming that VIN remains constant and always >VOUT, output discharge time is calculated from the following relationship:

$$V(t) = V_{REG}e^{-\frac{t}{RC}} (EQ 16)$$

Where:

t = specified time after regulator shutdown (sec)

VREG = Regulated output voltage (initial condition)

 $R = 740\Omega$  (typ) discharge resistance

C = Output capacitance (Farad)

In other words, the output discharge will reach 90% below the regulated output voltage in 2.2RC seconds; R and C defined as above.



Figure 20. Applications Diagram





16 - 19

# 10 Package Drawings and Markings

The device is available in a 8-pin TDFN package.

Figure 21. 8-pin TDFN 2x2 Package Diagram



Table 4. 8-pin TDFN 2x2 package Dimensions

| Symbol | Min  | Тур      | Max  | Symbol | Min   | Тур   | Max   |
|--------|------|----------|------|--------|-------|-------|-------|
| А      | 0.51 | 0.55     | 0.60 | D BSC  |       | 2.00  |       |
| A1     | 0.00 | 0.02     | 0.05 | E BSC  |       | 2.00  |       |
| A3     |      | 0.15 REF |      | D2     | 1.45  | 1.60  | 1.70  |
| b      | 0.18 | 0.25     | 0.30 | E2     | 0.75  | 0.90  | 1.00  |
| е      |      | 0.50     |      | L      | 0.225 | 0.325 | 0.425 |
| aaa    |      | 0.15     |      | k      | 0.20  |       |       |
| bbb    |      | 0.10     |      | ND     |       | 4     |       |
| CCC    |      | 0.10     |      | N      |       | 8     |       |

#### Note:

- 1. Figure 21 is shown for illustration only.
- 2. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
- 3. All dimensions are in millimeters, angle is in degrees (°).
- 4. N is the total number of terminals.
- 5. The location of the terminal #1 identifier and terminal numbering convention conforms to JEDEC publication 95 SPP-002.
- 6. ND and NE refer to the number of terminals on each D and E side respectively.
- 7. Dimension b applies to metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension B should not be measured in that radius area.
- 8. Coplanarity applies to the terminals and all other bottom surface metallization.



## **Revision History**

| Revision | Date         | Owner | Description                                    |
|----------|--------------|-------|------------------------------------------------|
| 1.2      |              |       | Initial revision                               |
| 1.3      | 30 Nov, 2011 | afe   | Changes made across document for version 1.3   |
| 1.4      | 12 Dec, 2011 |       | Updated equations in Power Dissipation section |

**Note:** Typos may not be explicitly mentioned under revision history.



# 11 Ordering Information

The device is available as the standard products listed in Table 5.

Table 5. Ordering Information

| Ordering Code  | Marking | Output | Description         | Delivery Form | Package        |
|----------------|---------|--------|---------------------|---------------|----------------|
| AS1367-BTDT-12 | AB      | 1.2V   | 150mA, Adaptive LDO | Tape and Reel | 8-pin TDFN 2x2 |
| AS1367-BTDT-18 | AC      | 1.8V   | 150mA, Adaptive LDO | Tape and Reel | 8-pin TDFN 2x2 |
| AS1367-BTDT-30 | AD      | 3.0V   | 150mA, Adaptive LDO | Tape and Reel | 8-pin TDFN 2x2 |
| AS1367-BTDT-33 | AE      | 3.3V   | 150mA, Adaptive LDO | Tape and Reel | 8-pin TDFN 2x2 |
| AS1367-BTDT-45 | AF      | 4.5V   | 150mA, Adaptive LDO | Tape and Reel | 8-pin TDFN 2x2 |

Non-standard devices from 1.2V to 5.0V are available in 50mV steps.

For more information and inquiries contact http://www.austriamicrosystems.com/contact

Note: All products are RoHS compliant.

Buy our products or get free samples online at ICdirect: http://www.austriamicrosystems.com/ICdirect

Technical Support is available at http://www.austriamicrosystems.com/Technical-Support

For further information and requests, please contact us mailto: sales@austriamicrosystems.com or find your local distributor at http://www.austriamicrosystems.com/distributor



### Copyrights

Copyright © 1997-2011, austriamicrosystems AG, Tobelbaderstrasse 30, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

#### Disclaimer

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.



#### **Contact Information**

#### Headquarters

austriamicrosystems AG Tobelbaderstrasse 30 A-8141 Unterpremstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact