

# 10-Bit, $4 \times$ Oversampled SDTV Video **Decoder with Differential Inputs**

**ADV7281A Data Sheet** 

#### **FEATURES**

**Worldwide NTSC/PAL/SECAM color demodulation support** One 10-bit ADC, 4× oversampling per channel for CVBS, Y/C, and YPrPb modes

6 analog video input channels with an on-chip antialiasing filter Video input support for CVBS (composite), S-Video (Y/C), and YPrPb (component)

Fully differential, pseudo differential, and single-ended **CVBS** video input support

NTSC/PAL/SECAM autodetection

STB diagnostics on 2 video inputs

Up to 4 V common-mode input range solution

**Excellent common-mode noise rejection capabilities** 

5-line adaptive 2D comb filter and CTI video enhancement

Integrated AGC with adaptive peak white mode

Fast switching capability

Downdither (8-bit to 6-bit)

**Rovi copy protection detection** 

MIPI CSI-2 Tx output interface

Full featured VBI data slicer with WST support

Power-down mode available

2-wire, I<sup>2</sup>C-compatible serial interface

**Qualified for automotive applications** 

-40°C to +105°C temperature grade

32-lead, 5 mm × 5 mm, RoHS compliant LFCSP

#### **APPLICATIONS**

Advanced driver assistance **Automotive infotainment DVRs for video security Media players** 

#### **GENERAL DESCRIPTION**

The mobile industry processor interface (MIPI®) model of the ADV7281A1 (ADV7281A-M) has the same pinout as and is software compatible with the ADV7281-M.

The ADV7281A is a versatile one-chip, multiformat video decoder that automatically detects standard analog baseband\ video signals and converts them into YCrCb 4:2:2 component video data streams.

The analog input of the ADV7281A features a single 10-bit analog-to-digital converter (ADC) and an on-chip differential to single-ended converter to accommodate the direct connection of differential, pseudo differential, or single-ended CVBS without external amplifier circuitry.

The standard definition processor (SDP) in the ADV7281A automatically detects PAL, NTSC, and SECAM standards in the form of composite, S-Video (Y/C), and component. The analog video is converted into a 4:2:2 component video data stream that is output via a MIPI CSI-2 transmitter (Tx) interface, hereafter referred to as MIPI Tx.

The ADV7281A offers short to battery (STB) diagnostic sense inputs and general-purpose outputs.

The ADV7281A is provided in a space-saving LFCSP surfacemount, RoHS compliant, package. The ADV7281A is rated over a -40°C to +105°C temperature range, making it ideal for automotive applications.

The ADV7281A must be configured in accordance with the I<sup>2</sup>C writes provided in the evaluation board script files available at www.analog.com/ADV7281A.

<sup>1.</sup> Protected by U.S. Patent 5,784,120

# **ADV7281A\* PRODUCT PAGE QUICK LINKS**

Last Content Update: 09/21/2017

# COMPARABLE PARTS -

View a parametric search of comparable parts.

## **EVALUATION KITS**

· ADV7281A-M Evaluation Board

## **DOCUMENTATION**

#### **Data Sheet**

 ADV7281A: 10-Bit, 4x Oversampled SDTV Video Decoder with Differential Inputs Data Sheet

#### **User Guides**

- UG-1173: Evaluation Board for the ADV7281A-M 10-Bit,  $4\times$  Oversampled SDTV Video Decoder with Differential Inputs
- UG-1176: ADV7280A/ADV7281A/ADV7282A Functionality and Features

## TOOLS AND SIMULATIONS .

- ADV7182A/ADV728xA Resistor Tool
- ADV7281A-M Evaluation Board Script Files
- ADV7281A-M IBIS Model

# **DESIGN RESOURCES**

- ADV7281A Material Declaration
- PCN-PDN Information
- · Quality And Reliability
- Symbols and Footprints

### **DISCUSSIONS**

View all ADV7281A EngineerZone Discussions.

## SAMPLE AND BUY 🖵

Visit the product page to see pricing options.

## **TECHNICAL SUPPORT**

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK 🖳

Submit feedback for this data sheet.

# **TABLE OF CONTENTS**

| Features                                         | 1  |
|--------------------------------------------------|----|
| Applications                                     | 1  |
| General Description                              | 1  |
| Revision History                                 | 2  |
| Functional Block Diagram                         | 3  |
| Specifications                                   | 4  |
| Electrical Specifications                        | 4  |
| Video Specifications                             | 5  |
| Analog Specifications                            | 5  |
| Clock and I <sup>2</sup> C Timing Specifications | 6  |
| MIPI Tx Video Output and Timing Specifications   | 6  |
| Absolute Maximum Ratings                         | 9  |
| Thermal Resistance                               | 9  |
| ESD Caution                                      | 9  |
| Pin Configuration and Function Descriptions      | 10 |
| Theory of Operation                              | 11 |
| Analog Front End (AFE)                           | 11 |
| Standard Definition Processor (SDP)              | 11 |
| Power Supply Sequencing                          | 13 |
| Optimal Power-Up Sequence                        | 13 |
| Simplified Power-Up Sequence                     |    |
| Power-Down Sequence                              | 13 |
| Crystal Resonator Design                         | 14 |
| Input Networks                                   |    |

| Single-Ended Input Network              |
|-----------------------------------------|
| Differential Input Network              |
| Short to Battery Protection (STB)       |
| Applications Information                |
| Input Configuration                     |
| STB Diagnostics                         |
| Programming the STB Diagnostic Function |
| Adaptive Contrast Enhancement (ACE)18   |
| MIPI Tx Output                          |
| I <sup>2</sup> C Port Description       |
| Register Maps                           |
| PCB Layout Recommendations              |
| Analog Interface Inputs                 |
| Power Supply Decoupling                 |
| VREFN and VREFP Pins                    |
| Digital Outputs                         |
| Exposed Metal Pad                       |
| Digital Inputs                          |
| MIPI Tx Outputs                         |
| Typical Circuit Connections             |
| Outline Dimensions                      |
| Ordering Guide                          |
| Automotive Products24                   |

### **REVISION HISTORY**

9/2017—Revision 0: Initial Version

# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

# **SPECIFICATIONS**

### **ELECTRICAL SPECIFICATIONS**

 $P_{VDD}$ ,  $A_{VDD}$ ,  $D_{VDD}$ , and  $M_{VDD} = 1.71~V$  to 1.89~V,  $D_{VDDIO} = 2.97~V$  to 3.63~V, specified at the operating temperature range, unless otherwise noted.

Table 1.

| Parameter                                  | Symbol                                | Test Conditions/Comments                                 | Min  | Тур        | Max  | Unit |
|--------------------------------------------|---------------------------------------|----------------------------------------------------------|------|------------|------|------|
| STATIC PERFORMANCE                         |                                       |                                                          |      |            |      |      |
| ADC Resolution                             | N                                     |                                                          |      |            | 10   | Bits |
| Integral Nonlinearity                      | INL                                   | CVBS mode                                                |      | 2          |      | LSB  |
| Differential Nonlinearity                  | DNL                                   | CVBS mode                                                |      | ±0.6       |      | LSB  |
| DIGITAL INPUTS                             |                                       |                                                          |      |            |      |      |
| Input High Voltage                         | V <sub>IH</sub>                       | $D_{VDDIO} = 3.3 \text{ V}$                              | 2    |            |      | V    |
| Input Low Voltage                          | V <sub>IL</sub>                       | $D_{VDDIO} = 3.3 \text{ V}$                              |      |            | 0.8  | ٧    |
| Input Leakage Current                      | I <sub>IN</sub>                       | RESET pin                                                | -10  |            | +10  | μΑ   |
| , ,                                        |                                       | SDATA, SCLK pins                                         | -10  |            | +15  | μA   |
|                                            |                                       | PWRDWN, ALSB pins                                        | -10  |            | +50  | μΑ   |
| Capacitance                                | C <sub>IN</sub>                       |                                                          |      |            | 10   | pF   |
| CRYSTAL INPUT                              | CIN                                   |                                                          |      |            | 10   | Pi   |
|                                            | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | VTALNImin                                                | 1.2  |            |      | V    |
| Input High Voltage                         | V <sub>IH</sub>                       | XTALN pin                                                | 1.2  |            | 0.4  | V    |
| Input Low Voltage DIGITAL OUTPUTS          | V <sub>IL</sub>                       | XTALN pin                                                |      |            | 0.4  | ٧    |
|                                            |                                       | D 22VI 04 VA                                             | 2.4  |            |      | .,   |
| Output High Voltage                        | Voh                                   | D <sub>VDDIO</sub> = 3.3 V, I <sub>SOURCE</sub> = 0.4 mA | 2.4  |            | 0.4  | V    |
| Output Low Voltage                         | V <sub>OL</sub>                       | $D_{VDDIO} = 3.3 \text{ V}, I_{SINK} = 3.2 \text{ mA}$   |      |            | 0.4  | ٧.   |
| High Impedance Leakage Current             | ILEAK                                 |                                                          |      |            | 10   | μΑ   |
| Output Capacitance                         | Соит                                  |                                                          |      |            | 20   | рF   |
| POWER REQUIREMENTS <sup>1, 2</sup>         |                                       |                                                          |      |            |      |      |
| Digital Input/Output (I/O) Power Supply    | D <sub>VDDIO</sub>                    |                                                          | 2.97 | 3.3        | 3.63 | V    |
| PLL Power Supply                           | P <sub>VDD</sub>                      |                                                          | 1.71 | 1.8        | 1.89 | V    |
| Analog Power Supply                        | A <sub>VDD</sub>                      |                                                          | 1.71 | 1.8        | 1.89 | V    |
| Digital Power Supply                       | D <sub>VDD</sub>                      |                                                          | 1.71 | 1.8        | 1.89 | V    |
| MIPI Tx Power Supply                       | M <sub>VDD</sub>                      |                                                          | 1.71 | 1.8        | 1.89 | ٧    |
| Digital I/O Supply Current                 | I <sub>DVDDIO</sub>                   |                                                          |      | 1.5        |      | mA   |
| PLL Supply Current                         | I <sub>PVDD</sub>                     |                                                          |      | 12         |      | mΑ   |
| MIPI Tx Supply Current                     | I <sub>MVDD</sub>                     |                                                          |      | 14         |      | mA   |
| Analog Supply Current                      | I <sub>AVDD</sub>                     |                                                          |      |            |      |      |
| Single-Ended CVBS Input                    |                                       |                                                          |      | 47         |      | mA   |
| Differential CVBS Input                    |                                       | Fully differential and pseudo differential CVBS          |      | 69         |      | mA   |
| Y/C Input                                  |                                       |                                                          |      | 60         |      | mA   |
| YPrPb Input                                |                                       |                                                          |      | 75         |      | mA   |
| Digital Supply Current                     | I <sub>DVDD</sub>                     |                                                          |      |            |      |      |
| Single-Ended CVBS Input                    |                                       |                                                          |      | 60         |      | mA   |
| Differential CVBS Input                    |                                       | Fully differential and pseudo differential CVBS          |      | 60         |      | mA   |
| Y/C Input                                  |                                       | ,                                                        |      | 60         |      | mA   |
| YPrPb Input                                |                                       |                                                          |      | 60         |      | mA   |
| POWER-DOWN CURRENTS <sup>1</sup>           |                                       |                                                          |      |            |      |      |
| Digital I/O Supply                         | I <sub>DVDDIO PD</sub>                |                                                          |      | 73         |      | μΑ   |
| PLL Supply                                 | _                                     |                                                          |      | 73<br>46   |      | μΑ   |
| Analog Supply                              | IPVDD_PD                              |                                                          |      | 0.2        |      | · ·  |
| Digital Supply                             | I <sub>AVDD_PD</sub>                  |                                                          |      | 0.2<br>420 |      | μΑ   |
|                                            | I <sub>DVDD_PD</sub>                  |                                                          |      |            |      | μΑ   |
| MIPI Tx Supply                             | I <sub>MVDD_PD</sub>                  |                                                          |      | 4.5        |      | μΑ   |
| Total Power Dissipation in Power-Down Mode |                                       |                                                          |      | 1          |      | m۷   |
| CRYSTAL OSCILLATOR <sup>1</sup>            |                                       |                                                          |      |            |      |      |
| Transconductance                           | gм                                    |                                                          |      | 30         |      | mA   |

<sup>&</sup>lt;sup>1</sup> Guaranteed by characterization.

<sup>&</sup>lt;sup>2</sup> Typical current consumption values are measured with nominal voltage supply levels and a Society of Motion Picture and Television Engineers (SMPTE) bar test pattern.

#### **VIDEO SPECIFICATIONS**

 $P_{\rm VDD}$ ,  $A_{\rm VDD}$ ,  $D_{\rm VDD}$ , and  $M_{\rm VDD}$  = 1.71 V to 1.89 V,  $D_{\rm VDDIO}$  = 2.97 V to 3.63 V, specified at the operating temperature range, unless otherwise noted. Specifications guaranteed by characterization.

Table 2.

| Parameter <sup>1</sup>                   | Symbol          | Test Conditions/Comments        | Min | Тур  | Max | Unit    |
|------------------------------------------|-----------------|---------------------------------|-----|------|-----|---------|
| NONLINEAR SPECIFICATIONS <sup>2</sup>    |                 |                                 |     |      |     |         |
| Differential Phase                       | DP              | CVBS input, modulated five-step |     | 0.9  |     | Degrees |
| Differential Gain                        | DG              | CVBS input, modulated five-step |     | 0.5  |     | %       |
| Luma Nonlinearity                        | LNL             | CVBS input, five-step           |     | 2.0  |     | %       |
| NOISE SPECIFICATIONS                     |                 |                                 |     |      |     |         |
| Signal-to-Noise Ratio, Unweighted        | SNR             | Luma ramp                       |     | 57.1 |     | dB      |
|                                          |                 | Luma flat field                 |     | 58   |     | dB      |
| Analog Front-End Crosstalk               |                 |                                 |     | 60   |     | dB      |
| Common-Mode Rejection Ratio <sup>3</sup> | CMRR            |                                 |     | 73   |     | dB      |
| LOCK TIME SPECIFICATIONS                 |                 |                                 |     |      |     |         |
| Horizontal Lock Range                    |                 |                                 | -5  |      | +5  | %       |
| Vertical Lock Range                      |                 |                                 | 40  |      | 70  | Hz      |
| Subcarrier Lock Range                    | f <sub>sc</sub> |                                 |     | ±1.3 |     | kHz     |
| Color Lock In Time                       |                 |                                 |     | 60   |     | Lines   |
| Synchronization Depth Range              |                 |                                 | 20  |      | 200 | %       |
| Color Burst Range                        |                 |                                 | 5   |      | 200 | %       |
| Vertical Lock Time                       |                 |                                 |     | 2    |     | Fields  |
| Autodetection Switch Speed <sup>4</sup>  |                 |                                 |     | 100  |     | Lines   |
| Fast Switch Speed⁵                       |                 |                                 |     | 100  |     | ms      |
| LUMA SPECIFICATIONS                      |                 | CVBS, 1 V input                 |     |      |     |         |
| Luma Brightness Accuracy                 |                 |                                 |     | 1    |     | %       |
| Luma Contrast Accuracy                   |                 |                                 |     | 1    |     | %       |

<sup>&</sup>lt;sup>1</sup> Specifications guaranteed by characterization.

#### **ANALOG SPECIFICATIONS**

 $P_{\rm VDD}$ ,  $A_{\rm VDD}$ , and  $M_{\rm VDD}$  = 1.71 V to 1.89 V,  $D_{\rm VDDIO}$  = 2.97 V to 3.63 V, specified at the operating temperature range, unless otherwise noted.

Table 3.

| Parameter <sup>1</sup>     | Test Conditions/Comments | Min | Тур | Max | Unit |
|----------------------------|--------------------------|-----|-----|-----|------|
| CLAMP CIRCUITRY            |                          |     |     |     |      |
| External Clamp Capacitor   |                          |     | 0.1 |     | μF   |
| Input Impedance            | Clamps switched off      |     | 10  |     | ΜΩ   |
| Large Clamp Source Current |                          |     | 0.4 |     | mA   |
| Large Clamp Sink Current   |                          |     | 0.4 |     | mA   |
| Fine Clamp Source Current  |                          |     | 10  |     | μΑ   |
| Fine Clamp Sink Current    |                          |     | 10  |     | μΑ   |

<sup>&</sup>lt;sup>1</sup> Specifications guaranteed by characterization.

<sup>&</sup>lt;sup>2</sup> These specifications apply for all CVBS input types (NTSC, PAL, and SECAM), as well as single-ended and differential CVBS inputs.

<sup>&</sup>lt;sup>3</sup> The CMRR of this circuit design is critically dependent on the external resistor matching on the circuit inputs (see the Input Networks section). The CMRR measurement was performed with 0.1% tolerant resistors, a common-mode voltage of 1 V, and a common-mode frequency of 10 kHz.

<sup>&</sup>lt;sup>4</sup> Autodetection switch speed is the time required for the ADV7281A to detect which video format is present at its input, for example, PAL I or NTSC M.

<sup>&</sup>lt;sup>5</sup> Fast switch speed is the time required for the ADV7281A to switch from one analog input (single-ended or differential) to another, for example, switching from A<sub>N</sub>1 to A<sub>N</sub>2.

#### **CLOCK AND I<sup>2</sup>C TIMING SPECIFICATIONS**

PVDD, AVDD, DVDD, and MVDD = 1.71 V to 1.89 V, DVDDIO = 2.97 V to 3.63 V, specified at the operating temperature range, unless otherwise noted.

Table 4.

| Parameter <sup>1</sup>           | Symbol                | Test Conditions/Comments | Min | Тур          | Max | Unit |
|----------------------------------|-----------------------|--------------------------|-----|--------------|-----|------|
| SYSTEM CLOCK AND CRYSTAL         |                       |                          |     |              |     |      |
| Nominal Frequency                |                       |                          |     | 28.6<br>3636 |     | MHz  |
| Frequency Stability              |                       |                          |     |              | ±50 | ppm  |
| I <sup>2</sup> C PORT            |                       |                          |     |              |     |      |
| SCLK Frequency                   |                       |                          |     |              | 400 | kHz  |
| SCLK Minimum Pulse Width<br>High | t <sub>1</sub>        |                          | 0.6 |              |     | μs   |
| SCLK Minimum Pulse Width<br>Low  | t <sub>2</sub>        |                          | 1.3 |              |     | μs   |
| Hold Time (Start Condition)      | t <sub>3</sub>        |                          | 0.6 |              |     | μs   |
| Setup Time (Start Condition)     | t <sub>4</sub>        |                          | 0.6 |              |     | μs   |
| SDATA Setup Time                 | <b>t</b> <sub>5</sub> |                          | 100 |              |     | ns   |
| SCLK and SDATA Rise Times        | <b>t</b> <sub>6</sub> |                          |     |              | 300 | ns   |
| SCLK and SDATA Fall Times        | <b>t</b> <sub>7</sub> |                          |     |              | 300 | ns   |
| Setup Time (Stop Condition)      | t <sub>8</sub>        |                          |     | 0.6          |     | μs   |
| RESET INPUT                      |                       |                          |     |              |     |      |
| RESET Pulse Width                |                       |                          | 5   |              |     | ms   |

<sup>&</sup>lt;sup>1</sup> Specifications guaranteed by characterization.



Figure 2. I<sup>2</sup>C Timing Diagram

### MIPI Tx VIDEO OUTPUT AND TIMING SPECIFICATIONS

 $P_{VDD}$ ,  $A_{VDD}$ ,  $D_{VDD}$ , and  $M_{VDD} = 1.71~V$  to 1.89~V,  $D_{VDDIO} = 2.97~V$  to 3.63~V, specified at the operating temperature range, unless otherwise noted. The ADV7281A MIPI Tx conforms to the MIPI D-PHY Version 1.00.00 specification by characterization. The MIPI Tx clock lane of the ADV7281A remains in high speed mode even when the data lane enters low power (LP) mode. For this reason, some measurements on the clock lane that pertain to low power mode are not applicable. Unless otherwise stated, all high speed measurements were performed with the ADV7281A operating in progressive mode and with a nominal 216 Mbps output data rate. Specifications guaranteed by characterization.

Table 5.

| Parameter                                                           | Symbol          | Test Conditions/Comments | Min | Тур  | Max | Unit |
|---------------------------------------------------------------------|-----------------|--------------------------|-----|------|-----|------|
| UNIT INTERVAL                                                       | UI              |                          |     |      |     |      |
| Interlaced Output                                                   |                 |                          |     | 4.63 |     | ns   |
| DATA AND CLOCK LANE LP Tx DC<br>SPECIFICATIONS <sup>1</sup>         |                 |                          |     |      |     |      |
| Thevenin Output High Level                                          | V <sub>OH</sub> |                          | 1.1 | 1.2  | 1.3 | V    |
| Thevenin Output Low Level                                           | Vol             |                          | -50 | 0    | +50 | mV   |
| DATA LANE LP MIPI Tx AC SPECIFICATIONS <sup>1</sup>                 |                 |                          |     |      |     |      |
| Rise Time, 15% to 85%                                               |                 |                          |     |      | 25  | ns   |
| Fall Time, 85% to 15%                                               |                 |                          |     |      | 25  | ns   |
| Rise Time, 30% to 85%                                               |                 |                          |     |      | 35  | ns   |
| Data Lane LP Slew Rate vs. Load<br>Capacitance (C <sub>LOAD</sub> ) |                 |                          |     |      |     |      |

| Parameter                                                           | Symbol                | Test Conditions/Comments                                                                                                           | Min            | Тур | Max                  | Unit   |
|---------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|----------------------|--------|
| Maximum Slew Rate over Entire<br>Vertical Edge Region               |                       | Rising edge                                                                                                                        |                |     | 150                  | mV/ns  |
| J - 3 -                                                             |                       | Falling edge                                                                                                                       |                |     | 150                  | mV/ns  |
| Minimum Slew Rate                                                   |                       |                                                                                                                                    |                |     |                      |        |
| $400~mV \leq V_{OUT} \leq 930~mV$                                   |                       | Falling edge                                                                                                                       | 30             |     |                      | mV/ns  |
| $400~mV \leq V_{OUT} \leq 700~mV$                                   |                       | Rising edge                                                                                                                        | 30             |     |                      | mV/ns  |
| $700~mV \leq V_{OUT} \leq 930~mV$                                   |                       | Rising edge                                                                                                                        | >0             |     |                      | mV/ns  |
| Pulse Width of LP Exclusive OR Clock                                |                       | First clock pulse after stop<br>state or last pulse before stop<br>state                                                           | 40             |     |                      | ns     |
|                                                                     |                       | All other clock pulses                                                                                                             | 20             |     |                      | ns     |
| Period of LP Exclusive OR Clock                                     |                       |                                                                                                                                    | 90             |     |                      | ns     |
| CLOCK LANE LP MIPI Tx AC SPECIFICATIONS <sup>1</sup>                |                       |                                                                                                                                    |                |     |                      |        |
| Rise Time, 15% to 85%                                               |                       |                                                                                                                                    |                |     | 25                   | ns     |
| Fall Time, 85% to 15%                                               |                       |                                                                                                                                    |                |     | 25                   | ns     |
| Clock Lane LP Slew Rate                                             |                       | l                                                                                                                                  |                |     | 150                  |        |
| Maximum Slew Rate over Entire<br>Vertical Edge Region               |                       | Rising edge                                                                                                                        |                |     | 150                  | mV/ns  |
|                                                                     |                       | Falling edge                                                                                                                       |                |     | 150                  | mV/ns  |
| Minimum Slew Rate                                                   |                       |                                                                                                                                    |                |     |                      |        |
| $400 \text{ mV} \le V_{\text{OUT}} \le 930 \text{ mV}$              |                       | Falling edge                                                                                                                       | 30             |     |                      | mV/ns  |
| $400 \text{ mV} \le V_{\text{OUT}} \le 700 \text{ mV}$              |                       | Rising edge                                                                                                                        | 30             |     |                      | mV/ns  |
| 700 mV ≤ V <sub>OUT</sub> ≤ 930 mV                                  |                       | Rising edge                                                                                                                        | >0             |     |                      | mV/ns  |
| DATA LANE HIGH SPEED MIPITX SIGNALING REQUIREMENTS                  |                       | See Figure 3                                                                                                                       |                |     |                      |        |
| LP to High Speed Transition Stage                                   | <b>t</b> <sub>9</sub> | Time that the DOP pin is at V <sub>OL</sub> and the DON pin is at V <sub>OH</sub>                                                  | 50             |     |                      | ns     |
|                                                                     | t <sub>10</sub>       | Time that the D0P and D0N pins are at $V_{OL}$                                                                                     | 40 + (4 × UI)  |     | $85 + (6 \times UI)$ | ns     |
|                                                                     | t <sub>11</sub>       | t <sub>10</sub> plus the high speed zero<br>period                                                                                 | 145 + (10 × U) |     |                      | ns     |
| High Speed Differential Voltage Swing                               | V <sub>1</sub>        |                                                                                                                                    | 140            | 200 | 270                  | mV p-p |
| Differential Voltage Mismatch                                       | ' '                   |                                                                                                                                    |                |     | 10                   | mV     |
| Single-Ended Output High Voltages                                   |                       |                                                                                                                                    |                |     | 360                  | mV     |
| Static Common-Mode Voltage Level                                    |                       |                                                                                                                                    | 150            | 200 | 250                  | mV     |
| Static Common-Mode Voltage Mismatch Dynamic Common Level Variations |                       |                                                                                                                                    |                |     | 5                    | mV     |
| 50 MHz to 450 MHz                                                   |                       |                                                                                                                                    |                |     | 25                   | mV     |
| Above 450 MHz                                                       |                       |                                                                                                                                    |                |     | 15                   | mV     |
| Rise Time, 20% to 80%                                               |                       |                                                                                                                                    | 0.15           |     | 0.3 × UI             | ns     |
| Fall Time, 80% to 20%                                               |                       |                                                                                                                                    | 0.15           |     | 0.3 × UI             | ns     |
| High Speed to LP Transition Stage                                   | t <sub>12</sub>       | Time that the ADV7281A drives the flipped last data bit after sending the last payload data bit of a high speed transmission burst | 60 + (4 × UI)  |     | -                    | ns     |
|                                                                     | t <sub>13</sub>       | Post end of transmission rise time (30% to 85%)                                                                                    |                |     | 35                   | ns     |
|                                                                     | t <sub>14</sub>       | Time from start of t <sub>12</sub> to start<br>of low power state following a<br>high speed transmission burst                     |                |     | 105 + (12 ×<br>UI)   | ns     |
|                                                                     | t <sub>15</sub>       | Time that a low power state is transmitted after a high speed transmission burst                                                   |                |     | 100                  | ns     |

| Parameter                                               | Symbol  | Test Conditions/Comments                                                            | Min       | Тур | Max             | Unit   |
|---------------------------------------------------------|---------|-------------------------------------------------------------------------------------|-----------|-----|-----------------|--------|
| CLOCK LANE HIGH SPEED MIPI TX<br>SIGNALING REQUIREMENTS |         | See Figure 3                                                                        |           |     |                 |        |
| LP to High Speed Transition Stage <sup>2</sup>          |         | Time that the CLKP pin is at $V_{\text{OL}}$ and the CLKN pin is at $V_{\text{OH}}$ | 50        |     |                 | ns     |
|                                                         |         | Time that the CLKP and CLKN pins are at V <sub>OL</sub>                             | 38        |     | 95              | ns     |
|                                                         |         | Clock high speed zero period                                                        | 300       | 500 |                 | ns     |
| High Speed Differential Voltage Swing                   | $ V_2 $ |                                                                                     | 140       | 200 | 270             | mV p-p |
| Differential Voltage Mismatch                           |         |                                                                                     |           |     | 10              | mV     |
| Single-Ended Output High Voltages                       |         |                                                                                     |           |     | 360             | mV     |
| Static Common-Mode Voltage Level                        |         |                                                                                     | 150       | 200 | 250             | mV     |
| Static Common-Mode Voltage Mismatch                     |         |                                                                                     |           |     | 5               | mV     |
| Dynamic Common Level Variations                         |         |                                                                                     |           |     |                 |        |
| 50 MHz to 450 MHz                                       |         |                                                                                     |           |     | 25              | mV     |
| Above 450 MHz                                           |         |                                                                                     |           |     | 15              | mV     |
| Rise Time, 20% to 80%                                   |         |                                                                                     | 0.15      |     | $0.3 \times UI$ | ns     |
| Fall Time, 80% to 20%                                   |         |                                                                                     | 0.15      |     | $0.3 \times UI$ | ns     |
| HIGH SPEED MIPITX CLOCKTO DATA LANE TIMING REQUIREMENTS |         |                                                                                     |           |     |                 |        |
| Data to Clock Skew                                      |         |                                                                                     | 0.35 × UI |     | 0.65 × UI       | ns     |

 $<sup>^1</sup>$  These measurements were performed with  $C_{\text{LOAD}}$  = 50 pF.  $^2$  The clock lane remains in high speed mode throughout normal operation.



Figure 3. ADV7281A Output Timing Diagram (Conforms with MIPI Tx Specification)

## ABSOLUTE MAXIMUM RATINGS

Table 6.

| Table 0.                             |                                           |
|--------------------------------------|-------------------------------------------|
| Parameter <sup>1</sup>               | Rating                                    |
| A <sub>VDD</sub> to GND              | 2.2 V                                     |
| D <sub>VDD</sub> to GND              | 2.2 V                                     |
| P <sub>VDD</sub> to GND              | 2.2 V                                     |
| M <sub>VDD</sub> to GND              | 2.2 V                                     |
| D <sub>VDDIO</sub> to GND            | 4 V                                       |
| P <sub>VDD</sub> to D <sub>VDD</sub> | −0.9 V to +0.9 V                          |
| M <sub>VDD</sub> to D <sub>VDD</sub> | −0.9 V to +0.9 V                          |
| $A_{VDD}$ to $D_{VDD}$               | −0.9 V to +0.9 V                          |
| Digital Inputs Voltage               | GND - 0.3 V to D <sub>VDDIO</sub> + 0.3 V |
| Digital Outputs Voltage              | $GND - 0.3 V$ to $D_{VDDIO} + 0.3 V$      |
| Analog Inputs to Ground              | GND – 0.3 V to A <sub>VDD</sub> + 0.3 V   |
| Maximum Junction Temperature         | 125°C                                     |
| (T <sub>J MAX</sub> )                |                                           |
| Storage Temperature Range            | −65°C to +150°C                           |
| Reflow Soldering (20 sec)            | JEDEC J-STD-020                           |

<sup>&</sup>lt;sup>1</sup>The absolute maximum ratings assume that the DGND pins and the exposed pad of the ADV7281A are connected together to a common ground plane (GND). This is part of the recommended layout scheme. See PCB Layout Recommendations for more information. The absolute maximum ratings are stated in relation to this common ground plane.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure as per JEDEC JESD51.  $\Psi_{JT}$  is the junction to top thermal characterization parameter measured on a standard test board, as per JEDEC JESD51, allowing the heat generated in the ADV7281A die to flow normally along preferred thermal conduction paths that more closely represent the thermal flows in a typical application board.

Table 7. Thermal Resistance for the 32-Lead LFCSP

| Package               | θ <sub>JA</sub> | Ψл   | Unit |
|-----------------------|-----------------|------|------|
| CP-32-12 <sup>1</sup> | 39.6            | 0.86 | °C/W |

<sup>&</sup>lt;sup>1</sup> JEDEC JESD51 2s2p 4-layer PCB with two signal layers and two buried solid ground planes (GND) and with nine thermal vias connecting the exposed pad to the ground plane (GND).

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

**Table 8. Pin Function Descriptions** 

| Pin No.                   | Mnemonic                               | Туре         | Description                                                                                                                                                                                                                                                                            |
|---------------------------|----------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4                      | DGND                                   | Ground       | Ground for Digital Supply.                                                                                                                                                                                                                                                             |
| 2                         | D <sub>VDDIO</sub>                     | Power        | Digital I/O Power Supply (3.3 V).                                                                                                                                                                                                                                                      |
| 3                         | D <sub>VDD</sub>                       | Power        | Digital Power Supply (1.8 V).                                                                                                                                                                                                                                                          |
| 5                         | ĪNTRQ                                  | Output       | Interrupt Request Output. An interrupt occurs when certain signals are detected on the input video.                                                                                                                                                                                    |
| 6 to 8                    | GPO2 to GPO0                           | Output       | General-Purpose Outputs. These pins can be configured via I <sup>2</sup> C to allow control of external devices.                                                                                                                                                                       |
| 9                         | D0P                                    | Output       | Positive MIPI Tx Differential Data Output.                                                                                                                                                                                                                                             |
| 10                        | D0N                                    | Output       | Negative MIPI Tx Differential Data Output.                                                                                                                                                                                                                                             |
| 11                        | CLKP                                   | Output       | Positive MIPI Tx Differential Clock Output.                                                                                                                                                                                                                                            |
| 12                        | CLKN                                   | Output       | Negative MIPI Tx Differential Clock Output.                                                                                                                                                                                                                                            |
| 13                        | $M_{VDD}$                              | Power        | MIPI Tx Digital Power Supply (1.8 V).                                                                                                                                                                                                                                                  |
| 14                        | XTALP                                  | Output       | Output Pin for the Crystal Oscillator Amplifier. Connect this pin to the external 28.63636 MHz crystal, or leave it unconnected if an external 1.8 V, 28.63636 MHz clock oscillator source clocks the ADV7281A. The crystal used with the ADV7281A must be a fundamental mode crystal. |
| 15                        | XTALN                                  | Input        | Input Pin for the Crystal Oscillator Amplifier. The crystal used with the ADV7281A must be a fundamental mode crystal. If an external 1.8 V, 28.63636 MHz clock oscillator source clocks the ADV7281A, the output of the oscillator is fed into the XTALN pin.                         |
| 16                        | $P_{VDD}$                              | Power        | PLL Power Supply (1.8 V).                                                                                                                                                                                                                                                              |
| 17, 18, 23, 24,<br>26, 27 | A <sub>IN</sub> 1 to A <sub>IN</sub> 6 | Input        | Analog Video Input Channels.                                                                                                                                                                                                                                                           |
| 19                        | VREFP                                  | Output       | Positive Internal Voltage Reference Output.                                                                                                                                                                                                                                            |
| 20                        | VREFN                                  | Output       | Negative Internal Voltage Reference Output.                                                                                                                                                                                                                                            |
| 21                        | A <sub>VDD</sub>                       | Power        | Analog Power Supply (1.8 V).                                                                                                                                                                                                                                                           |
| 22                        | DIAG1                                  | Input        | Diagnostic Input 1.                                                                                                                                                                                                                                                                    |
| 25                        | DIAG2                                  | Input        | Diagnostic Input 2.                                                                                                                                                                                                                                                                    |
| 28                        | RESET                                  | Input        | System Reset Input (Active Low). A minimum low reset pulse width of 5 ms resets the ADV7281A circuitry.                                                                                                                                                                                |
| 29                        | ALSB                                   | Input        | Address Least Significant Bit. This pin selects the I <sup>2</sup> C write address for the ADV7281A. When ALSB is set to Logic 0, the write address is 0x40; when ALSB is set to Logic 1, the write address is 0x42.                                                                   |
| 30                        | SDATA                                  | Input/output | I <sup>2</sup> C Port Serial Data Input/Output.                                                                                                                                                                                                                                        |
| 31                        | SCLK                                   | Input        | I <sup>2</sup> C Port Serial Clock Input. The maximum clock rate is 400 kHz.                                                                                                                                                                                                           |
| 32                        | PWRDWN                                 | Input        | Power-Down. A logic low on this pin places the ADV7281A in power-down mode.                                                                                                                                                                                                            |
|                           | EPAD (EP)                              |              | Exposed Ground Pad. The exposed pad must be connected, together with the DGND pins, to a common ground plane (GND).                                                                                                                                                                    |

### THEORY OF OPERATION

The ADV7281A is a versatile one-chip, multiformat video decoder that automatically detects standard analog baseband video signals and converts them into a YCbCr 4:2:2 component video data stream. The ADV7281A supports video signals compatible with worldwide NTSC, PAL and SECAM standards.

The analog front end (AFE) of the ADV7281A features a 6-channel input mux, a differential to single-ended converter; and a single 10-bit ADC. The analog video inputs accept single-ended, pseudo differential, and fully differential composite video signals as well as S-Video and YPbPr video signals, supporting a wide range of automotive and consumer video sources.

The incoming analog video is converted into a digital 8-bit YCrCb 4:2:2 video stream that is output via a MIPI Tx interface.

The ac-coupled connection of input video signals to the ADV7281A provides STB protection and two diagnostic sense inputs are available. The ADV7281A also offers a downdither mode, adaptive contrast enhancement (ACE) and general-purpose outputs.

The ADV7281A is programmed via a 2-wire, serial bidirectional port (I<sup>2</sup>C-compatible) and can communicate with other devices via a hardware interrupt pin, INTRQ.

The ADV7281A is fabricated in a low power 1.8 V CMOS process and is provided in a space-saving LFCSP surfacemount, RoHS compliant package.

The ADV7281A is available in an automotive grade rated over the  $-40^{\circ}$ C to  $+105^{\circ}$ C temperature range, making it ideal for automotive applications.

#### **ANALOG FRONT END (AFE)**

The ADV7281A AFE is composed of an input mux, a differential to single-ended converter with clamp circuitry, a set of four antialiasing filters, and a single 10-bit ADC.

The 6-channel input mux applies multiple composite video signals to the SDP and is software controlled.

The next stage in the AFE features the differential to single-ended converter and the clamp circuitry. The incorporation of a differential front end allows differential video to connect directly to the ADV7281A. The differential front end enables small and large signal noise rejection, improved electromagnetic interference (EMI), and the ability to absorb ground bounce. The architecture can support true differential, pseudo differential, and single-ended signals.

In conjunction with an external resistor divider, the ADV7281A can provide a common-mode input range of 4 V facilitating the removal of large signal, common-mode transients present on both the positive and negative signals of a differential channel.

The external resistor divider is required before each analog input channel to ensure the input signal is kept within the range of the ADC. Current and voltage clamps in the circuit ensure the video signal remains within the range on the ADC.

The single 10-bit ADC digitizes the analog video before it is applied to the SDP. Table 9 shows the three ADC clocking rates to be processed that are determined by the video input format. These clock rates ensure 4× oversampling per channel for CVBS, Y/C, and YPrPb modes.

**Table 9. ADC Clock Rates** 

| Input Format                                     | ADC Clock Rate (MHz) <sup>1</sup> | Oversampling<br>Rate per Channel |
|--------------------------------------------------|-----------------------------------|----------------------------------|
| CVBS                                             | 57.27                             | 4×                               |
| S-Video (Y/C) <sup>2</sup><br>YPrPb <sup>2</sup> | 114                               | 4×                               |
| YPrPb <sup>2</sup>                               | 172                               | 4×                               |

- <sup>1</sup> Based on a 28.63636 MHz clock input to the ADV7281A.
- <sup>2</sup> Configuration writes are required for the different S-Video (Y/C) and YPrPb modes.

#### STANDARD DEFINITION PROCESSOR (SDP)

The standard definition processor in the ADV7281A is capable of decoding a large selection of baseband video signals in composite (both single-ended and differential), S-Video, and component formats. The video standards supported by the video processor include

- PAL B, PAL D, PAL G, PAL H, PAL I, PAL M, PAL N, PAL Nc, PAL 60
- NTSC J, NTSC M, NTSC 4.43
- SECAM B, SECAM D, SECAM G, SECAM K, SECAM L

The SDP in the ADV7281A can automatically detect the video standard and process it accordingly.

The ADV7281A has a five-line, superadaptive 2D comb filter that provides superior chrominance and luminance separation when decoding a composite video signal. This highly adaptive filter automatically adjusts its processing mode according to the video standard and signal quality without requiring user intervention. Video user controls such as brightness, contrast, saturation, and hue are also available in the ADV7281A.

The ADV7281A implements a patented Adaptive Digital Line Length Tracking (ADLLT™) algorithm to track varying video line lengths from sources such as a videocassette recorder (VCR). ADLLT enables the ADV7281A to track and decode poor quality video sources such as VCRs and noisy sources from tuner outputs and camcorders. The ADV7281A contains a chroma transient improvement (CTI) processor that sharpens the edge rate of chroma transitions, resulting in sharper vertical transitions.

The ADV7281A features an automatic gain control (AGC) algorithm to ensure that the optimum luma gain is selected as the input video varies in brightness.

ACE is an algorithm that automatically varies the contrast level applied across an image to enhance the picture detail visible. This enables the contrast in the dark areas of an image to increase without saturating the bright areas, which is particularly useful in automotive applications where it can be important to clearly discern objects in shaded areas.

Downdithering from eight bits to six bits enables ease of design for standard liquid crystal display (LCD).

The SDP can handle a variety of vertical blanking interval (VBI) data services, such as closed captioning (CCAP), wide screen signaling (WSS), copy generation management system (CGMS), and teletext data slicing for world standard teletext (WST). Data is transmitted via the 8-bit video output port as ancillary data packets (ANC).

The ADV7281A is fully Rovi™ (formerly Macrovision® and now rebranded as TiVo upon acquisition of the same) compatible; detection circuitry enables Type I, Type II, and Type III protection levels to be identified and reported to the user. The SDP is fully robust to all Rovi signal inputs.

# POWER SUPPLY SEQUENCING OPTIMAL POWER-UP SEQUENCE

The optimal power-up sequence for the ADV7281A is guaranteed by production testing.

The optimal power-up sequence for the ADV7281A is to first power up the 3.3 V  $D_{VDDIO}$  supply, followed by the 1.8 V supplies ( $D_{VDD}$ ,  $P_{VDD}$ ,  $A_{VDD}$ , and  $M_{VDD}$ ).

During power-up, all supplies must adhere to the specifications listed in the Absolute Maximum Ratings section. When powering up the ADV7281A, follow these steps:

- 1. Assert the  $\overline{PWRDWN}$  and  $\overline{RESET}$  pins (pull the pins low).
- 2. Power up the  $D_{VDDIO}$  supply.
- 3. After D<sub>VDDIO</sub> is fully asserted, power up the 1.8 V supplies.
- 4. After the 1.8 V supplies are fully asserted, pull the PWRDWN pin high.
- 5. Wait 5 ms and then pull the  $\overline{RESET}$  pin high.
- 6. After all power supplies and the PWRDWN and RESET pins are powered up and stable, wait an additional 5 ms before initiating I<sup>2</sup>C communication with the ADV7281A.

#### SIMPLIFIED POWER-UP SEQUENCE

The simplified power-up sequence is guaranteed by characterization.

Alternatively, the  $\overline{ADV7281A}$  can power up by asserting all supplies and the  $\overline{PWRDWN}$  pin simultaneously. During this operation, the  $\overline{RESET}$  pin must remain low.

After the supplies and  $\overline{PWRDWN}$  are fully asserted, wait for at least 5 ms before bringing the  $\overline{RESET}$  pin high. After the  $\overline{RESET}$  is fully asserted, wait 5 ms before initiating I<sup>2</sup>C communication with the ADV7281A.

While the supplies are established, ensure that a lower rated supply does not go above a higher rated supply level. During power-up, all supplies must adhere to the specifications listed in the Absolute Maximum Ratings section.

#### **POWER-DOWN SEQUENCE**

The ADV7281A supplies can be deasserted simultaneously if  $D_{VDDIO}$  does not go below a lower rated supply.



Figure 5. Optimal Power-Up Sequence

# **CRYSTAL RESONATOR DESIGN**

The ADV7281A needs a stable and accurate clock source to guarantee its operation. This clock is typically provided by a crystal resonator (XTAL) but can also be provided by a clock oscillator.

The required circuitry for an XTAL is illustrated in Figure 14. A damping resistor ( $R_{\text{DAMP}}$ ) is required on the output of the ADV7281A XTAL amplifier (XTALP). The damping resistor limits the current flowing through the XTAL and the voltage across the XTAL amplifier. To define the appropriate value of the damping resistor,  $R_{\text{DAMP}}$  (see the Typical Circuit Connections section), consult the accompanying calculation tool (visit the design resources section at www.analog.com/ADV7281A to download the tool).

The other components in the XTAL circuit must be chosen carefully, for example, incorrectly selected load capacitors may result in an offset to the crystal oscillation frequency. For more information on such considerations, see the AN-1260 Application Note, Crystal Design Considerations for Video Decoders, HDMI Receivers, and Transceivers. After the XTAL circuit is defined, it is recommended to consult with the XTAL vendor to ensure that the design operates with sufficient margin across all conditions.

The evaluation of the ADV7281A was completed using an XTAL with typical characteristics (see Table 10).

**Table 10. Reference XTAL Characteristics** 

| Characteristic                               | Value                       | Unit |
|----------------------------------------------|-----------------------------|------|
| Package                                      | $3.2 \times 2.5 \times 0.8$ | mm   |
| Nominal Frequency                            | 28.63636                    | MHz  |
| Mode of Oscillation                          | Fundamental                 |      |
| Frequency Calibration (at 25°C)              | ±20                         | ppm  |
| Frequency Temperature Stability<br>Tolerance | ±50                         | ppm  |
| Operating Temperature Range                  | -40 to +125                 | °C   |
| Maximum Equivalent Series<br>Resistance      | 25                          | Ω    |
| Load Capacitance                             | 12                          | pF   |
| Drive Level                                  | 200                         | μW   |
| Shunt Capacitance (Maximum)                  | 5                           | pF   |
| Aging per Year                               | ±3                          | ppm  |

The values in Table 10 are provided for reference only. It is recommended to characterize the operation of the XTAL circuit thoroughly across the operating temperature range of the application, in conjunction with the XTAL vendor, prior to releasing any new design.

## INPUT NETWORKS

An input network (external resistor and capacitor circuit) is required on the  $A_{\rm IN}x$  input pins of the decoder. The components of the input network depend on the video format selected for the analog input.

#### SINGLE-ENDED INPUT NETWORK

Figure 6 shows the input network to use on each  $A_{\rm IN}x$  input pin of the ADV7281A when using any of the following video input formats:

- Single-ended CVBS
- S-Video (Y/C)
- YPrPb



Figure 6. Single-Ended Input Network

The 24  $\Omega$  and 51  $\Omega$  resistors supply the 75  $\Omega$  end termination required for the analog video input. These resistors also create a resistor divider with a gain of 0.68. The resistor divider attenuates the amplitude of the input analog video and scales the input to the ADC range of the ADV7281A. This resistor divider allows an input range to the ADV7281A of up to 1.47 V p-p. Amplifiers within the ADC restore the amplitude of the input signal so that SNR performance is maintained.

The 100 nF ac coupling capacitor removes the dc bias of the analog input video before it is fed into an  $A_{\rm IN}x$  pin. The clamping circuitry within the ADV7281A restores the dc bias of the input signal to the optimal level before it is fed into the ADC of the ADV7281A.

#### DIFFERENTIAL INPUT NETWORK

Figure 7 shows the input network to use when differential CVBS video is input on the  $A_{\rm IN}x$  pins of the ADV7281A.



Figure 7. Differential Input Network

Fully differential video transmission involves transmitting two complementary CVBS signals. Pseudo differential video transmission involves transmitting a CVBS signal and a source ground signal.

Differential video transmission has several key advantages over single-ended transmission, including the following:

- Inherent small signal and large signal noise rejection
- Improved EMI performance
- Ability to absorb ground bounce

Resistor R1 provides the radio frequency (RF) {please define} end termination for the differential CVBS input lines. For a pseudo differential CVBS input, a value of 75  $\Omega$  is recommended for R1. For a fully differential CVBS input, a value of 150  $\Omega$  is recommended for R1.

The 1.3  $k\Omega$  and 430  $\Omega$  resistors create a resistor divider with a gain of 0.25. The resistor divider attenuates the amplitude of the input analog video, but increases the input common-mode range of the ADV7281A to 4 V p-p. Amplifiers within the ADC restore the amplitude of the input signal to maintain the SNR performance.

The 100 nF ac coupling capacitor removes the dc bias of the analog input video before it is fed into an  $A_{\rm IN}x$  pin of the ADV7281A. The clamping circuitry within the ADV7281A restores the dc bias of the input signal to the optimal level before it is fed into the ADC of the ADV7281A.

The combination of the 1.3 k $\Omega$  and 430  $\Omega$  resistors and the 100 nF ac coupling capacitors limits the current flow into the ADV7281A during STB events (see the Short to Battery Protection section.

To achieve optimal performance, the 1.3 k $\Omega$  and 430  $\Omega$  resistors must be closely matched; that is, all 1.3 k $\Omega$  and 430  $\Omega$  resistors must have the same resistance tolerance and this tolerance must be as low as possible.

#### **SHORT TO BATTERY PROTECTION (STB)**

In differential mode, the ADV7281A is protected against STB events by the external 100 nF ac coupling capacitors (see Figure 7). The external input network resistors are sized to be large enough to reduce the current flow during an STB event but small enough not to affect the operation of the ADV7281A.

The power rating of the input network resistors must be chosen to withstand the high voltages of STB events. Similarly, the breakdown voltage of the ac coupling capacitors must be chosen to be robust to STB events. The R1 resistor is protected because no current or limited current flows through it during an STB event.

The ADV7281A provides two STB diagnostic pins that generate an interrupt when an STB event occurs. For more information, see STB Diagnostics section.

# APPLICATIONS INFORMATION INPUT CONFIGURATION

The input format of the ADV7281A is specified using the INSEL[4:0] bits (see Table 11). These bits also configure the SDP core to process CVBS, differential CVBS, S-Video(Y/C), or component (YPrPb) format. The INSEL[4:0] bits are located in the user sub map at Address 0x00, Bits[4:0]. For more information about the registers, see the Register Maps section.

The INSEL[4:0] bits specify predefined analog input routing schemes, eliminating the need for manual mux programming and allowing the user to route the various video signal types to the decoder. For example, if the CVBS input is selected, the remaining channels are powered down.

Table 11. Input Format Specified by the INSEL[4:0] Bits

| INSEL Bits[4:0] Setting | Video Format      | Analog Inputs                                                                              |
|-------------------------|-------------------|--------------------------------------------------------------------------------------------|
| 00000                   | CVBS              | CVBS input on A <sub>IN</sub> 1                                                            |
| 00001                   | CVBS              | CVBS input on A <sub>IN</sub> 2                                                            |
| 00010                   | CVBS              | CVBS input on A <sub>IN</sub> 3                                                            |
| 00011                   | CVBS              | CVBS input on A <sub>IN</sub> 4                                                            |
| 00100                   | CVBS              | Reserved                                                                                   |
| 00101                   | CVBS              | Reserved                                                                                   |
| 00110                   | CVBS              | CVBS input on A <sub>IN</sub> 5                                                            |
| 00111                   | CVBS              | CVBS input on A <sub>IN</sub> 6                                                            |
| 01000                   | S-Video (Y/C)     | Y input on A <sub>IN</sub> 1; C input on A <sub>IN</sub> 2                                 |
| 01001                   | S-Video (Y/C)     | Y input on A <sub>IN</sub> 3; C input on A <sub>IN</sub> 4                                 |
| 01010                   | S-Video (Y/C)     | Reserved                                                                                   |
| 01011                   | S-Video (Y/C)     | Y input on A <sub>IN</sub> 5; C input on A <sub>IN</sub> 6                                 |
| 01100                   | YPrPb             | Y input on A <sub>IN</sub> 1; Pb input on A <sub>IN</sub> 2, Pr input on A <sub>IN</sub> 3 |
| 01101                   | YPrPb             | Reserved                                                                                   |
| 01110                   | Differential CVBS | Positive input on A <sub>IN</sub> 1; negative input on A <sub>IN</sub> 2                   |
| 01111                   | Differential CVBS | Positive input on A <sub>IN</sub> 3; negative input on A <sub>IN</sub> 4                   |
| 10000                   | Differential CVBS | Reserved                                                                                   |
| 10001                   | Differential CVBS | Positive input on A <sub>IN</sub> 5, negative input on A <sub>IN</sub> 6                   |
| 10010 to 11111          | Reserved          | Reserved                                                                                   |

#### **STB DIAGNOSTICS**

The ADV7281A senses an STB event via the DIAG1 and DIAG2 pins. The DIAG1 and DIAG2 pins can sense an STB event on either the positive or the negative differential input because of the negligible voltage drop across Resistor R1.



Figure 8. Diagnostic Connections

Resistors R4 and R5 divide down the voltage at the input connector to protect a DIAGx pin from an STB event. The DIAGx pin circuitry compares this voltage to a programmable reference voltage, known as the diagnostic slice level. When the diagnostic slice level is exceeded, an STB event occurs.

When a DIAGx pin voltage exceeds the diagnostic slice level voltage, a hardware interrupt is triggered and indicated by the  $\overline{\text{INTRQ}}$  pin. A readback register is also provided, allowing the user to determine the DIAGx pin on which the STB event occurred.

Use Equation 1 to find the trigger voltage for a selected diagnostic slice level.

$$V_{STB\_TRIGGER} = \frac{R5 + R4}{R5} \times DIAGNOSTIC\_SLICE\_LEVEL$$
 (1)

#### where:

 $V_{STB\_TRIGGER}$  is the minimum voltage required at the input connector to trigger the STB interrupt on the ADV7281A. DIAGNOSTIC\_SLICE\_LEVEL is the programmable reference voltage.

#### PROGRAMMING THE STB DIAGNOSTIC FUNCTION

By default, the STB diagnostic function is disabled on the ADV7281A. To enable the diagnostic function, follow the instructions in this section.

#### DIAG1 Pin

# DIAG1\_SLICER\_PWRDN, Address 0x5D, Bit 6, User Sub Map

This bit powers up or powers down the diagnostic circuitry for the DIAG1 pin.

Table 12. DIAG1\_SLICER\_PWRDN Function

| DIAG1_SLICER_PWRDN Setting | Diagnostic Slice Level                                 |
|----------------------------|--------------------------------------------------------|
| 0                          | Power up the diagnostic circuitry for the DIAG1 pin.   |
| 1 (Default)                | Power down the diagnostic circuitry for the DIAG1 pin. |

# DIAG1\_SLICE\_LEVEL[2:0], Address 0x5D, Bits[4:2], User Sub Map

The DIAG1\_SLICE\_LEVEL[2:0] bits allow the user to set the diagnostic slice level for the DIAG1 pin. When a voltage greater than the diagnostic slice level is seen on the DIAG1 pin, an STB interrupt is triggered.

To set the diagnostic slice level correctly, power up the diagnostic circuitry for the DIAG1 pin (see Table 12).

Table 13. DIAG1\_SLICE\_LEVEL[2:0] Settings

| DIAG1_SLICE_LEVEL[2:0] Setting | Diagnostic Slice Level |
|--------------------------------|------------------------|
| 000                            | 75 mV                  |
| 001                            | 225 mV                 |
| 010                            | 375 mV                 |
| 011 (Default)                  | 525 mV                 |
| 100                            | 675 mV                 |
| 101                            | 825 mV                 |
| 110                            | 975 mV                 |
| 111                            | 1.125 V                |

#### DIAG2 Pin

# DIAG2\_SLICER\_PWRDN, Address 0x5E, Bit 6, User Sub Map

This bit powers up or powers down the diagnostic circuitry for the DIAG2 pin.

Table 14. DIAG2 SLICER PWRDN Function

| DIAG2_SLICER_PWRDN Setting | Diagnostic Slice Level                                 |
|----------------------------|--------------------------------------------------------|
| 0                          | Power up the diagnostic circuitry for the DIAG2 pin.   |
| 1 (Default)                | Power down the diagnostic circuitry for the DIAG2 pin. |

# DIAG2\_SLICE\_LEVEL[2:0], Address 0x5E, Bits[4:2], User Sub Map

The DIAG2\_SLICE\_LEVEL[2:0] bits allow the user to set the diagnostic slice level for the DIAG2 pin. When a voltage greater than the diagnostic slice level is seen on the DIAG2 pin, an STB interrupt is triggered.

For the diagnostic slice level to be set correctly, the diagnostic circuitry for the DIAG2 pin must be powered up (see Table 14).

Table 15. DIAG2 SLICE LEVEL[2:0] Settings

| DIAG2_SLICE_LEVEL[2:0] Setting | Diagnostic Slice Level |
|--------------------------------|------------------------|
| 000                            | 75 mV                  |
| 001                            | 225 mV                 |
| 010                            | 375 mV                 |
| 011 (default)                  | 525 mV                 |
| 100                            | 675 mV                 |
| 101                            | 825 mV                 |
| 110                            | 975 mV                 |
| 111                            | 1.125 V                |

#### **ADAPTIVE CONTRAST ENHANCEMENT (ACE)**

The ADV7281A can increase the contrast of an image depending on the content of the picture, brightening areas and darkening dark areas. The optional ACE feature enables the contrast within dark areas to increase without significantly affecting the bright areas. The ACE feature is useful in automotive applications, where it can be important to discern objects in shaded areas.

The ACE function is disabled by default. To enable the ACE function, execute the register writes shown in Table 16. To disable the ACE function, execute the register writes shown in Table 17.

#### **MIPI Tx OUTPUT**

The decoder in the ADV7281A outputs an ITU-R BT.656 data stream. The ITU-R BT.656 data stream is connected into a MIPI Tx module. Data from the MIPI Tx module feeds into a D-PHY physical layer and output serially from the device.

The output of the ADV7281A consists of a single data channel on the D0P and D0N lanes and a clock channel on the CLKP and CLKN lanes.

Video data is output over the data lanes in high speed mode. The data lanes enter low power mode during the horizontal and vertical blanking periods.

The clock lanes clock the output video. After programming the ADV7281A, the clock lanes exit low power mode and remain in high speed mode until the device is reset or powered down.

The ADV7281A outputs video data in an 8-bit, YCrCb 4:2:2 format at a nominal data rate of 216 Mbps.

Table 16. Register Writes to Enable the ACE Function

| Register Map                  | Register Address | Register Write | Description          |
|-------------------------------|------------------|----------------|----------------------|
| User Sub Map (0x40 or 0x42)   | 0x0E             | 0x40           | Enter User Sub Map 2 |
| User Sub Map 2 (0x40 or 0x42) | 0x80             | 0x80           | Enable ACE           |
| User Sub Map 2 (0x40 or 0x42) | 0x0E             | 0x00           | Reenter user sub map |

Table 17. Register Writes to Disable the ACE Function

| Register Map                  | Register Address | Register Write | Description          |
|-------------------------------|------------------|----------------|----------------------|
| User Sub Map (0x40 or 0x42)   | 0x0E             | 0x40           | Enter User Sub Map 2 |
| User Sub Map 2 (0x40 or 0x42) | 0x80             | 0x00           | Disable ACE          |
| User Sub Map 2 (0x40 or 0x42) | 0x0E             | 0x00           | Reenter user sub map |



Figure 9. MIPI Tx Output Stage of the ADV7281A

#### I<sup>2</sup>C PORT DESCRIPTION

The ADV7281A supports a 2-wire, I<sup>2</sup>C-compatible serial interface (see Figure 10). Two inputs, serial data (SDATA) and serial clock (SCLK), carry information between the ADV7281A and the system I<sup>2</sup>C master controller. The I<sup>2</sup>C port of the ADV7281A allows the user to set up and configure the decoder and read back captured VBI data (see Figure 11).

The ADV7281A has a variety of possible I<sup>2</sup>C slave addresses and subaddresses (see the Register Maps section). The main map of the ADV7281A has four possible slave addresses for read and write operations, depending on the logic level of the ALSB pin (see Table 18).

Table 18. Main Map I<sup>2</sup>C Addresses

|  | ALSB Pin | R/W Bit | Slave Address |
|--|----------|---------|---------------|
|  | 0        | 0       | 0x40 (write)  |
|  | 0        | 1       | 0x41 (read)   |
|  | 1        | 0       | 0x42 (write)  |
|  | 1        | 1       | 0x43 (read)   |
|  |          |         |               |

The ALSB pin controls Bit 1 of the slave address. By changing the logic level of the ALSB pin, it is possible to control two ADV7281A devices in an application without using the same I<sup>2</sup>C slave address. The LSB (Bit 0) specifies either a read or write operation: Logic 1 corresponds to a read operation, and Logic 0 corresponds to a write operation.

To control the device on the bus, use the following protocol:

- The master initiates a data transfer by establishing a start condition, defined as a high to low transition on SDATA while SCLK remains high, and indicates that an address/data stream follows.
- 2. All peripherals respond to the start condition and shift the next eight bits (the 7-bit address plus the  $R/\overline{W}$  bit). The bits are transferred from MSB to LSB.
- The peripheral that recognizes the transmitted address responds by pulling the data line low during the ninth clock pulse; this is known as an acknowledge (ACK) bit.
- All other devices withdraw from the bus and maintain an idle condition. In the idle condition, the device monitors

the SDATA and SCLK lines for the start condition and the correct transmitted address.

The  $R/\overline{W}$  bit determines the direction of the data. Logic 0 on the LSB of the first byte means the master writes information to the peripheral. Logic 1 on the LSB of the first byte means the master reads information from the peripheral.

The ADV7281A acts as standard I<sup>2</sup>C slave devices on the bus. The data on the SDATA pin is eight bits long, supporting the 7-bit address plus the R/W bit. The device has subaddresses to enable access to the internal registers; therefore, it interprets the first byte as the device address and the second byte as the starting subaddress. The subaddresses auto-increment, allowing data to be written to or read from the starting subaddress. A data transfer is always terminated by a stop condition. The user can also access any unique subaddress register individually without updating all the registers.

Stop and start conditions can be detected at any stage during the data transfer. If these conditions are asserted out of sequence with normal read and write operations, they cause an immediate jump to the idle condition. During a given SCLK high period, issue only one start condition, one stop condition, or a single stop condition followed by a single start condition. If an invalid subaddress is issued by the user, the ADV7281A does not issue an acknowledge and returns to the idle condition.

If the highest subaddress is exceeded in auto-increment mode, take one of the following actions:

- In read mode, the register contents of the highest subaddress continue to output until the master device issues a no acknowledge, indicating the end of a read. A no acknowledge condition occurs when the SDATA line is not pulled low on the ninth pulse.
- In write mode, the data for the invalid byte is not loaded into a subaddress register. A no acknowledge is issued by the ADV7281A, and the device returns to the idle condition.



Figure 10. Bus Data Transfer



Figure 11. Read and Write Sequence

## **REGISTER MAPS**

The ADV7281A contains two register maps: the main map and the CSI map (see Figure 12).

The main map of the ADV7281A contains three sub maps: the user sub map, interrupt/VDP sub map, and User Sub Map 2.

For more information about the ADV7281A registers, see the ADV7280A/ADV7281A/ADV7282A Device Manual.

#### Main Map

The I<sup>2</sup>C slave address of the main map of the ADV7281A is set by the ALSB pin (see Table 18). The main map allows the user to program the I2C slave address of the CSI map. The three sub maps are accessed by writing to the SUB\_USR\_EN[1:0] bits (Address 0x0E, Bits[6:5]) within the user sub map (see Figure 12 and Table 19).

#### User Sub Map

The user sub map contains registers that program the AFE and digital core of the ADV7281A. The user sub map has the same I<sup>2</sup>C slave address as the main map. To access the user sub map, set the

SUB\_USR\_EN[1:0] bits in the user sub map (Address 0x0E, Bits[6:5]) to 00.

#### Interrupt/VDP Sub Map

The interrupt/VDP sub map contains registers that program internal interrupts, control the INTRQ pin, and decode VBI data.

The interrupt/VDP sub map has the same I<sup>2</sup>C slave address as the main map. To access the interrupt/VDP sub map, set the SUB\_USR\_EN bits in the main map (Address 0x0E[6:5]) to 01.

#### User Sub Map 2

User Sub Map 2 contains registers that control the ACE, downdither, and fast lock functions. It also contains controls that set the acceptable input luma and chroma limits before the ADV7281A enters free run and color kill modes.

User Sub Map 2 has the same I<sup>2</sup>C slave address as the main map. To access User Sub Map 2, set the SUB\_USR\_EN[1:0] bits in the main map (Address 0x0E Bits[6:5]) to 10.

16147-013





Figure 12. Register Map and Sub Map Access

Table 19. I<sup>2</sup>C Register Map and Sub Map Addresses

| ALSB Pin | R/W Bit   | Slave Address | SUB_USR_EN[1:0] Bits (Address 0x0E Bits[6:5]) | Register Map or Sub Map |
|----------|-----------|---------------|-----------------------------------------------|-------------------------|
| 0        | 0 (write) | 0x40          | 00                                            | User sub map            |
| 0        | 1 (read)  | 0x41          | 00                                            | User sub map            |
| 0        | 0 (write) | 0x40          | 01                                            | Interrupt/VDP sub map   |
| 0        | 1 (read)  | 0x41          | 01                                            | Interrupt/VDP sub map   |
| 0        | 0 (write) | 0x40          | 10                                            | User Sub Map 2          |
| 0        | 1 (read)  | 0x41          | 10                                            | User Sub Map 2          |
| 1        | 0 (write) | 0x42          | 00                                            | User sub map            |
| 1        | 1 (read)  | 0x43          | 00                                            | User sub map            |
| 1        | 0 (write) | 0x42          | 01                                            | Interrupt/VDP sub map   |
| 1        | 1 (read)  | 0x43          | 01                                            | Interrupt/VDP sub map   |
| 1        | 0 (write) | 0x42          | 10                                            | User Sub Map 2          |
| 1        | 1 (read)  | 0x43          | 10                                            | User Sub Map 2          |
| $X^1$    | 0 (write) | 0x88          | XX <sup>1</sup>                               | CSI map                 |
| $X^1$    | 1 (read)  | 0x89          | XX <sup>1</sup>                               | CSI map                 |

<sup>1</sup> X and XX mean don't care.

#### CSI Map

The CSI map contains registers that control the MIPI Tx output stream from the ADV7281A.

The CSI map has a programmable  $I^2C$  slave address, which is programmed using Register 0xFE in the user sub map of the main map. The default value for the CSI map address is 0x00; however, the CSI map cannot be accessed until the  $I^2C$  slave address is reset. The recommended  $I^2C$  slave address for the CSI map is 0x88.

To reset the  $I^2C$  slave address of the CSI map, write to the CSI\_TX\_SLAVE\_ADDRESS[6:0] bits in the main register map (Address 0xFE, Bits[7:1]). Set these bits to a value of 0x88 ( $I^2C$  write address);  $I^2C$  read address is 0x89.

#### SUB\_USR\_EN[1:0] Bits, Address 0x0E, Bits[6:5]

The user sub map is available by default. The other two sub maps are accessed using the SUB\_USR\_EN[1:0] bits. When programming of the interrupt/VDP map or User Sub Map 2 is completed, it is necessary to write to the SUB\_USR\_EN[1:0] bits to return to the user sub map.

## PCB LAYOUT RECOMMENDATIONS

The ADV7281A is a high precision, high speed, mixed-signal device. To achieve maximum performance from the device, it is important to use a well designed PCB. This section provides guidelines for designing a PCB for use with the ADV7281A.

#### **ANALOG INTERFACE INPUTS**

When routing the analog interface inputs on the PCB, keep track lengths to a minimum. Use 75  $\Omega$  trace impedances when possible; trace impedances other than 75  $\Omega$  increase the chance of reflections.

#### **POWER SUPPLY DECOUPLING**

It is recommended that each power supply pin be decoupled with 100 nF and 10 nF capacitors. The basic principle is to place a decoupling capacitor within approximately 0.5 cm of the  $P_{\rm VDD},$   $A_{\rm VDD},$   $D_{\rm VDD},$  and  $M_{\rm VDD}$  power pins. Avoid placing the decoupling capacitors on the opposite side of the PCB from the ADV7281A because doing so introduces inductive vias in the path.

Place the decoupling capacitors between the power plane and the power pin. Current flows from the power plane to the capacitor and then to the power pin. Do not apply the power connection between the capacitor and the power pin. The best approach is to place a via near or beneath the decoupling capacitor pads down to the power plane (see Figure 13).



Figure 13. Recommended Power Supply Decoupling

Ensure that the power supplies connected to the ADV7281A,  $P_{\rm VDD}$  and  $M_{\rm VDD}$ , in particular, are well regulated and filtered. For optimum performance of the ADV7281A, it is recommended to isolate each supply and to use decoupling on each pin, located as physically close to the ADV7281A package as possible.

Some graphic controllers use substantially different levels of power when active (during active picture time) and when idle (during horizontal and vertical sync periods). This disparity can result in a measurable change in the voltage supplied to the analog supply regulator, which can, in turn, produce changes in the regulated analog supply voltage. This problem can be mitigated by regulating the analog supply, or at least the  $P_{\rm VDD}$  supply, from a different, cleaner power source, for example, from a 12 V supply.

Using a single ground plane for the entire board is also recommended. Experience has shown that the noise performance is the same or better with a single ground plane. Using multiple ground planes can be detrimental because each separate ground plane is smaller, and long ground loops can result.

#### **VREFN AND VREFP PINS**

Place the circuit associated with the VREFN and VREFP pins as close as possible to the ADV7281A and on the same side of the PCB as the device.

#### **DIGITAL OUTPUTS**

The ADV7281A digital outputs are  $\overline{\text{INTRQ}}$  and GPO0 to GPO2.

Minimize the trace length that the digital outputs must drive. Longer traces have higher capacitance, requiring more current and, in turn, causing more internal digital noise. Shorter traces reduce the possibility of reflections.

Adding a 30  $\Omega$  to 50  $\Omega$  series resistor can suppress reflections, reduce EMI, and reduce current spikes inside the ADV7281A. If using series resistors, place them as close as possible to the pins of the ADV7281A. However, try not to add vias or extra length to the output trace in an attempt to place the resistors closer.

If possible, limit the capacitance that each digital output must drive to less than 15 pF. This recommendation can be easily accommodated by keeping traces short and by connecting the outputs to only one device. Loading the outputs with excessive capacitance increases the current transients inside the ADV7281A, creating more digital noise on the power supplies.

#### **EXPOSED METAL PAD**

The ADV7281A has an exposed metal pad on the bottom of the package. This pad must be soldered to ground. The exposed pad is used for proper heat dissipation, noise suppression, and mechanical strength.

#### **DIGITAL INPUTS**

The digital inputs of the ADV7281A are designed to work with 1.8 V signals (3.3 V for  $D_{VDDIO}$ ) and are not tolerant of 5 V signals. Extra components are required if 5 V logic signals must be applied to the decoder.

#### **MIPI Tx OUTPUTS**

It is recommended that the MIPI Tx output traces be kept as short as possible and on the same side of the PCB as the ADV7281A device. It is also recommended that a solid plane (preferably a ground plane) be placed on the layer adjacent to the MIPI Tx traces to provide a solid reference plane.

MIPI Tx transmission operates in both differential and single-ended modes. During high speed transmission, the pair of outputs operates in differential mode; in low power mode, the pair operates as two independent single-ended traces. Therefore, it is recommended that each output pair be routed as two loosely coupled,  $50~\Omega$  single-ended traces to reduce the risk of crosstalk between the two traces in low power mode.

# TYPICAL CIRCUIT CONNECTIONS

Figure 14 provides an example of how to connect the ADV7281A. For a detailed schematic of the ADV7281A evaluation board, refer to the ADV7281A product page.

See the XTAL data sheet (from the XTAL vendor), the AN-1260 Application Note, and the calculator tool (visit the design resources section at www.analog.com/ADV7281A to download) for the correct values for C1, C2, and  $R_{\text{DAMP}}$ .



Figure 14. Typical Connection Diagram

## **OUTLINE DIMENSIONS**



Figure 15. 32-Lead Lead Frame Chip Scale Package [LFCSP] 5 mm × 5 mm Body and 0.75 mm Package Height (CP-32-12) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Temperature Range | Package Description                           | Package Option |
|-----------------------|-------------------|-----------------------------------------------|----------------|
| ADV7281AWBCPZ-M       | −40°C to +105°C   | 32-Lead Lead Frame Chip Scale Package [LFCSP] | CP-32-12       |
| ADV7281AWBCPZ-M-RL    | −40°C to +105°C   | 32-Lead Lead Frame Chip Scale Package [LFCSP] | CP-32-12       |
| EVAL-ADV7281AMEBZ     |                   | Evaluation Board for the ADV7281A             |                |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

#### **AUTOMOTIVE PRODUCTS**

The ADV7281AW models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specification section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

I<sup>2</sup>C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).



<sup>&</sup>lt;sup>2</sup> W = Qualified for Automotive Applications.