# **Features**

- maXTouch<sup>™</sup> Touchscreen
  - True 12-bit multiple touch with independent XY tracking for up to 10 concurrent touches in real time with touch size reporting
  - Up to 4.3 inch diagonal screen size supported with 10 mm "pinch" separation
  - Up to 10.1 inch support with correspondingly wider "pinch"
- Number of Channels
  - Up to 224 (subject to other configuration limitations)
  - Electrode grid configurations of 16–20 X and 10–14 Y lines supported (subject to a total of 30 lines)
- maXTouch™ Touch Key Support
  - Up to 32 channels can be allocated as fixed keys (subject to other configurations)
- Zero Additional Part Count
  - 16 X by 14 Y matrix (224 channels) implementable with power bypass capacitors only
- Signal Processing
  - Advanced digital filtering using both hardware engine and firmware
  - Self-calibration
  - Auto drift compensation
  - Adjacent Key Suppression<sup>®</sup> (AKS<sup>™</sup>) technology
  - Grip and face suppression
  - Reports one-touch and two-touch gestures
  - Down-scaling and clipping support to match LCD resolution
  - Ultra-fast start-up and calibration for best user experience
  - Supports axis flipping and axis switch-over for portrait and landscape modes
- Scan Speed
  - Maximum single touch >250Hz, subject to configuration
  - Configurable to allow power/speed optimization
  - Programmable timeout for automatic transition from active to idle states
- Response Times
  - Initial latency <10 ms for first touch from idle, subject to configuration
- Sensors
  - Works with PET or glass sensors, including curved profiles
  - Works with all proprietary sensor patterns recommended by Atmel®
  - Works with a passive stylus
- Panel Thickness
  - Glass up to 3 mm, screen size dependent
  - Plastic up to 1.5 mm, screen size dependent
- Interface
  - I<sup>2</sup>C-compatible slave mode 400 kHz
- Dual-rail Power
  - Interface 1.8V to 3.3V nominal, analog 2.7V to 3.3V nominal
- Power Consumption
  - Idle 80Hz: <1.8 mW, subject to configuration
  - One Touch Active 80Hz: 3.9 mW, subject to configuration
  - Sleep: 7.5 μW
- Package
  - 49-ball UFBGA 5 x 5 x 0.6 mm, 0.65 ball pitch
  - 49-ball VFBGA 5 x 5 x 1 mm, 0.65 ball pitch
  - 48-pin QFN 6 x 6 x 0.6 mm, 0.4 mm pin pitch



# maXTouch<sup>™</sup> 224-channel Touchscreen Sensor IC

**mXT224** 

**Summary** 

Note: This is a summary document. A complete document is available under NDA. For more information contact www.atmel.com/touchscreen.



9530CS-AT42-11/09





# 1. Pinout and Schematic

# 1.1 Pinout Configuration

## 1.1.1 49-ball UFBGA/VFBGA





## 1.1.2 48-pin QFN



# 1.2 Pinout Descriptions

# 1.2.1 49-ball UFBGA/VFBGA

Table 1-1.Pin Listing

| Ball | Name  | Туре | Comments                                                                | If Unused, Connect To            |
|------|-------|------|-------------------------------------------------------------------------|----------------------------------|
| A1   | AVDD  | Р    | Analog power                                                            | -                                |
| A2   | Y12   | I/O  | Y line connection or X line in extended mode                            | Leave open                       |
| А3   | Y10   | I/O  | Y line connection or X line in extended mode                            | Leave open                       |
| A4   | Y8    | I    | Y line connection                                                       | Leave open                       |
| A5   | Y6    | I    | Y line connection                                                       | Leave open                       |
| A6   | Y4    | 1    | Y line connection                                                       | Leave open                       |
| A7   | Y2    | 1    | Y line connection                                                       | Leave open                       |
| B1   | X8    | 0    | X matrix drive line                                                     | Leave open                       |
| B2   | GND   | Р    | Ground                                                                  | _                                |
| В3   | Y11   | I/O  | Y line connection or X line in extended mode                            | Leave open                       |
| B4   | Y9    | I    | Y line connection                                                       | Leave open                       |
| B5   | Y5    | I    | Y line connection                                                       | Leave open                       |
| B6   | Y1    | I    | Y line connection                                                       | Leave open                       |
| B7   | Y0    | 1    | Y line connection                                                       | Leave open                       |
| C1   | X10   | 0    | X matrix drive line                                                     | Leave open                       |
| C2   | X9    | 0    | X matrix drive line                                                     | Leave open                       |
| С3   | Y13   | I/O  | Y line connection or X line in extended mode                            | Leave open                       |
| C4   | Y7    | I    | Y line connection                                                       | Leave open                       |
| C5   | Y3    | 1    | Y line connection                                                       | Leave open                       |
| C6   | GND   | Р    | Ground                                                                  | _                                |
| C7   | AVDD  | Р    | Analog power                                                            | -                                |
| D1   | X12   | 0    | X matrix drive line                                                     | Leave open                       |
| D2   | X13   | 0    | X matrix drive line                                                     | Leave open                       |
| D3   | X11   | 0    | X matrix drive line                                                     | Leave open                       |
| D4   | GND   | Р    | Ground                                                                  | _                                |
| D5   | X7    | 0    | X matrix drive line                                                     | Leave open                       |
| D6   | X5    | 0    | X matrix drive line                                                     | Leave open                       |
| D7   | X6    | 0    | X matrix drive line                                                     | Leave open                       |
| E1   | X14   | 0    | X matrix drive line                                                     | Leave open                       |
| E2   | X15   | 0    | X matrix drive line                                                     | Leave open                       |
| E3   | RESET | 1    | Reset low; has internal 30 k $\Omega$ to 60 k $\Omega$ pull-up resistor | Vdd                              |
| E4   | GPIO1 | I/O  | General purpose I/O                                                     | Input: GND<br>Output: leave open |





Pin Listing (Continued) Table 1-1.

| Ball       | Name           | Туре | Comments                                     | If Unused, Connect To            |
|------------|----------------|------|----------------------------------------------|----------------------------------|
| E5         | X1             | 0    | X matrix drive line                          | Leave open                       |
| E6         | Х3             | 0    | X matrix drive line                          | Leave open                       |
| E7         | X4             | 0    | X matrix drive line                          | Leave open                       |
| F1         | VDD            | Р    | Digital power                                | _                                |
| F2         | GND            | Р    | Ground                                       | _                                |
| F3         | SCL            | OD   | Serial Interface Clock                       | _                                |
| F4         | GPIO3/<br>MOSI | I/O  | General purpose I/O /<br>Debug data          | Input: GND<br>Output: leave open |
| F5         | GND            | Р    | Ground                                       | _                                |
| F6         | CHG            | OD   | State change interrupt                       | _                                |
| F7         | X2             | 0    | X matrix drive line                          | Leave open                       |
| G1         | N/C            | _    | No connection                                | Leave open                       |
| G2         | SDA            | OD   | Serial Interface Data                        | _                                |
| G3         | GPIO0/<br>SYNC | I/O  | General purpose I/O External synchronization | Input: GND<br>Output: leave open |
| G4         | GPIO2/<br>SCK  | I/O  | General purpose I/O /<br>Debug clock         | Input: GND<br>Output: leave open |
| G5         | VDD            | Р    | Digital power                                | _                                |
| G6         | ADDR_SEL       | 1    | I <sup>2</sup> C-compatible address select   | _                                |
| <b>G</b> 7 | X0             | 0    | X matrix drive line                          | Leave open                       |

Input only
Output only, push-pull 0

Ground or power

Input and output Open drain output I/O

OD

# 1.2.2 48-pin QFN

Table 1-2.Pin Listing

| Pin | Name           | Туре | Comments                                                                | If Unused, Connect To            |
|-----|----------------|------|-------------------------------------------------------------------------|----------------------------------|
| 1   | Y13            | I/O  | Y line connection or X line in extended mode                            | Leave open                       |
| 2   | GND            | Р    | Ground                                                                  | _                                |
| 3   | AVDD           | Р    | Analog power                                                            | _                                |
| 4   | X8             | 0    | X matrix drive line                                                     | Leave open                       |
| 5   | X9             | 0    | X matrix drive line                                                     | Leave open                       |
| 6   | X10            | 0    | X matrix drive line                                                     | Leave open                       |
| 7   | X11            | 0    | X matrix drive line                                                     | Leave open                       |
| 8   | X12            | 0    | X matrix drive line                                                     | Leave open                       |
| 9   | X13            | 0    | X matrix drive line                                                     | Leave open                       |
| 10  | X14            | 0    | X matrix drive line                                                     | Leave open                       |
| 11  | X15            | 0    | X matrix drive line                                                     | Leave open                       |
| 12  | GND            | Р    | Ground                                                                  | _                                |
| 13  | VDD            | Р    | Digital power                                                           | _                                |
| 14  | RESET          | I    | Reset low; has internal 30 k $\Omega$ to 60 k $\Omega$ pull-up resistor | Vdd                              |
| 15  | N/C            | _    | No connection                                                           | Leave open                       |
| 16  | SDA            | OD   | Serial Interface Data                                                   | _                                |
| 17  | SCL            | OD   | Serial Interface Clock                                                  | _                                |
| 18  | GPIO0/<br>SYNC | I/O  | General purpose I/O<br>External synchronization                         | Input: GND<br>Output: leave open |
| 19  | GPIO1          | I/O  | General purpose I/O                                                     | Input: GND<br>Output: leave open |
| 20  | VDD            | Р    | Digital power                                                           | _                                |
| 21  | GPIO2/<br>SCK  | I/O  | General purpose I/O /<br>Debug clock                                    | Input: GND<br>Output: leave open |
| 22  | GPIO3/<br>MOSI | I/O  | General purpose I/O /<br>Debug data                                     | Input: GND<br>Output: leave open |
| 23  | ADDR_SEL       | I    | I <sup>2</sup> C-compatible address select                              | _                                |
| 24  | CHG            | OD   | State change interrupt                                                  | _                                |
| 25  | GND            | Р    | Ground                                                                  | _                                |
| 26  | X0             | 0    | X matrix drive line                                                     | Leave open                       |
| 27  | X1             | 0    | X matrix drive line                                                     | Leave open                       |
| 28  | X2             | 0    | X matrix drive line                                                     | Leave open                       |
| 29  | Х3             | 0    | X matrix drive line                                                     | Leave open                       |
| 30  | X4             | 0    | X matrix drive line                                                     | Leave open                       |
| 31  | X5             | 0    | X matrix drive line                                                     | Leave open                       |
| 32  | X6             | 0    | X matrix drive line                                                     | Leave open                       |





Pin Listing (Continued) Table 1-2.

| Pin | Name | Туре | Comments                                     | If Unused, Connect To |
|-----|------|------|----------------------------------------------|-----------------------|
| 33  | X7   | 0    | X matrix drive line                          | Leave open            |
| 34  | AVDD | Р    | Analog power                                 | _                     |
| 35  | GND  | Р    | Ground                                       | _                     |
| 36  | Y0   | 1    | Y line connection                            | Leave open            |
| 37  | Y1   | 1    | Y line connection                            | Leave open            |
| 38  | Y2   | 1    | Y line connection                            | Leave open            |
| 39  | Y3   | 1    | Y line connection                            | Leave open            |
| 40  | Y4   | 1    | Y line connection                            | Leave open            |
| 41  | Y5   | 1    | Y line connection                            | Leave open            |
| 42  | Y6   | 1    | Y line connection                            | Leave open            |
| 43  | Y7   | 1    | Y line connection                            | Leave open            |
| 44  | Y8   | 1    | Y line connection                            | Leave open            |
| 45  | Y9   | 1    | Y line connection                            | Leave open            |
| 46  | Y10  | I/O  | Y line connection or X line in extended mode | Leave open            |
| 47  | Y11  | I/O  | Y line connection or X line in extended mode | Leave open            |
| 48  | Y12  | I/O  | Y line connection or X line in extended mode | Leave open            |

I

Input only Output only, push-pull Ground or power 0

I/O Input and output

OD Open drain output

#### 1.3 **Schematic**

#### 1.3.1 49-ball UFBGA/VFBGA





\* NOTE: Y10 to Y13 scan lines may be used as additional X drive lines in extended mode (a  $100\Omega$  resistor must be added to each additional line).





# 1.3.2 48-pin QFN

NOTE: Bypass capacitors must be X7R or X5R and placed <5 mm away from chip.



\* NOTE: Y10 to Y13 scan lines may be used as additional X drive lines in extended mode (a  $100\Omega$  resistor must be added to each additional line).

# 2. Overview of the mXT224

## 2.1 Introduction

The mXT224 uses a unique charge-transfer acquisition engine to implement the QMatrix<sup>™</sup> capacitive sensing method patented by Atmel<sup>®</sup>. This allows the measurement of up to 224 mutual capacitance nodes in under 1 ms. Coupled with a state-of-the-art XMEGA<sup>™</sup> CPU, the entire touchscreen sensing solution can measure, classify and track a single finger touch every 4 ms if required.

The acquisition engine uses an optimal measurement approach to ensure almost complete immunity from parasitic capacitance on the receiver inputs (Y lines). The engine includes sufficient dynamic range to cope with touchscreen mutual capacitances spanning 0.5 pF to 5 pF. This allows great flexibility for use with Atmel's proprietary ITO pattern designs. One and two layer ITO sensors are possible using glass or PET substrates.

The main AVR® XMEGA CPU has two powerful, yet low power, microsequencer coprocessors under its control. These combine to allow the signal acquisition, preprocessing, postprocessing and housekeeping to be partitioned in an efficient and flexible way. This gives ample scope for sensing algorithms, touch tracking or advanced shape-based filtering. An in-circuit reflash can be performed over the chip's hardware-driven two-wire interface (I<sup>2</sup>C-compatible).

The mXT224 represents a step improvement over competing technologies. It provides a near optimal mix of low power, small size and low part count with unrivalled true multitouch performance.





# **Revision History**

| Revision Number              | History                               |
|------------------------------|---------------------------------------|
| Revision AS – September 2009 | Initial release for chip revision 1.4 |
| Revision BS – October 2009   | QFN package details added             |
| Revision CS – November 2009  | Updated for chip revision 1.5         |

**Notes** 





# Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

### International

Atmel Asia

Unit 01-05 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong Kowloon Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369

**Touch Technology Division** 

1 Mitchell Point Ensign Way Hamble Southampton Hampshire SO31 4RF United Kingdom Tel: (44) 23-8056-5600 Fax: (44) 23-8045-3939 Atmel Europe

France

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

## **Product Contact**

Web Site

www.atmel.com

Technical Support touch@atmel.com

Sales Contact

www.atmel.com/contacts

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2009 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof, AVR<sup>®</sup>, Adjacent Key Suppression<sup>®</sup> and others are registered trademarks, maXTouch<sup>™</sup>, AKS<sup>™</sup>, QMatrix<sup>™</sup>, XMEGA<sup>™</sup> and others are trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be registered trademarks or trademarks of others.