SDFS028A - D2932, MARCH 1987 - REVISED OCTOBER 1993

- 3-State Bus-Driving Inverting Outputs
- Buffered Control Inputs
- Package Options Incude Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs

#### description

These 8-bit flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight flip-flops of the 'F534A are edge-triggered D-type flip-flops. On the positive transition of the clock, the  $\overline{Q}$  outputs are set to the complement of the logic states that were set up at the data (D) inputs. The 'F534A is equivalent to the 'F374 except for having inverted outputs.

A buffered output enable  $(\overline{OE})$  control input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

SN54F534A . . . J PACKAGE SN74F534A . . . DW OR N PACKAGE (TOP VIEW)



SN54F534A . . . FK PACKAGE (TOP VIEW)



The output enable ( $\overline{OE}$ ) does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are off.

The SN54F534A is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74F534A is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.

FUNCTION TABLE (each flip-flop)

|    | INPUTS     | OUTPUT |                  |
|----|------------|--------|------------------|
| OE | CLK        | D      | Q                |
| L  | 1          | Н      | L                |
| L  | $\uparrow$ | L      | Н                |
| L  | L          | Χ      | $\overline{Q}_0$ |
| Н  | Χ          | Χ      | Z                |

SDFS028A - D2932, MARCH 1987 - REVISED OCTOBER 1993

# logic symbol†



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>     |                                 | 0.5 V to 7 V             |
|-------------------------------------------|---------------------------------|--------------------------|
| Input voltage range (see Note 1)          |                                 | 1.2 V to 7 V             |
| Input current                             |                                 | ±20 mA                   |
| Voltage range applied to any output in t  | the disabled or power-off state |                          |
| Voltage range applied to any output in t  | he high state                   | 0.5 V to V <sub>CC</sub> |
| Current into any output in the low state: | SN54F534A                       | 40 mA                    |
|                                           | SN74F534A                       | 48 mA                    |
| Operating free-air temperature range:     | SN54F534A                       | –55°C to 125°C           |
|                                           | SN74F534A                       | 0°C to 70°C              |
| Storage temperature range                 |                                 | –65°C to 150°C           |

<sup>\$\</sup>frac{1}{2}\$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input-voltage ratings may be exceeded provided the input-current ratings are observed.



# recommended operating conditions

|                 |                                |      | SN54F534A |      |     | SN74F534A |      |      |
|-----------------|--------------------------------|------|-----------|------|-----|-----------|------|------|
|                 |                                | MIN  | NOM       | MAX  | MIN | NOM       | MAX  | UNIT |
| VCC             | Supply voltage                 | 4.5  | 5         | 5.5  | 4.5 | 5         | 5.5  | V    |
| VIH             | High-level input voltage       | 2    |           |      | 2   |           |      | V    |
| V <sub>IL</sub> | Low-level input voltage        |      |           | 0.8  |     |           | 0.8  | V    |
| ΙΙΚ             | Input clamp current            |      |           | - 18 |     |           | - 18 | mA   |
| IOH             | High-level output current      |      |           | -3   |     |           | -3   | mA   |
| lOL             | Low-level output current       |      |           | 20   |     |           | 24   | mA   |
| TA              | Operating free-air temperature | - 55 |           | 125  | 0   |           | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED        | TEST CONDITIONS            |                                            | SI   | SN54F534A |       |      | SN74F534A        |       |      |  |
|------------------|----------------------------|--------------------------------------------|------|-----------|-------|------|------------------|-------|------|--|
| PARAMETER        |                            |                                            | MIN  | TYP†      | MAX   | MIN  | TYP <sup>†</sup> | MAX   | UNIT |  |
| VIK              | $V_{CC} = 4.5 \text{ V},$  | $I_{I} = -18 \text{ mA}$                   |      |           | - 1.2 |      |                  | - 1.2 | V    |  |
|                  | V <sub>CC</sub> = 4.5 V    | I <sub>OH</sub> = – 1 mA                   | 2.5  | 3.4       |       | 2.5  | 3.4              |       |      |  |
| Voн              | VCC = 4.5 V                | $I_{OH} = -3 \text{ mA}$                   | 2.4  | 3.3       |       | 2.4  | 3.3              |       | V    |  |
|                  | $V_{CC} = 4.75 \text{ V},$ | $I_{OH} = -1 \text{ mA to } -3 \text{ mA}$ |      |           |       | 2.7  |                  |       |      |  |
| Va               | V <sub>CC</sub> = 4.5 V    | I <sub>OL</sub> = 20 mA                    |      | 0.3       | 0.5   |      |                  |       | V    |  |
| VOL              |                            | I <sub>OL</sub> = 24 mA                    |      |           |       |      | 0.35             | 0.5   |      |  |
| lozh             | $V_{CC} = 5.5 \text{ V},$  | V <sub>O</sub> = 2.7 V                     |      |           | 50    |      |                  | 50    | μΑ   |  |
| lozL             | $V_{CC} = 5.5 \text{ V},$  | V <sub>O</sub> = 0.5 V                     |      |           | -50   |      |                  | -50   | μΑ   |  |
| lį               | $V_{CC} = 5.5 \text{ V},$  | V <sub>I</sub> = 7 V                       |      |           | 0.1   |      |                  | 0.1   | mA   |  |
| lін              | $V_{CC} = 5.5 \text{ V},$  | V <sub>I</sub> = 2.7 V                     |      |           | 20    |      |                  | 20    | μΑ   |  |
| I <sub>IL</sub>  | $V_{CC} = 5.5 \text{ V},$  | V <sub>I</sub> = 0.5 V                     |      |           | - 0.6 |      |                  | - 0.6 | mA   |  |
| los <sup>‡</sup> | $V_{CC} = 5.5 \text{ V},$  | V <sub>O</sub> = 0                         | - 60 |           | - 150 | - 60 |                  | - 150 | mA   |  |
| Iccz             | $V_{CC} = 5.5 \text{ V},$  | See Note 2                                 |      | 55        | 86    |      | 55               | 86    | mA   |  |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

## timing requirements

|                 |                        |           |   | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |           | V <sub>CC</sub> = 4.5 V to 5.5 V,<br>T <sub>A</sub> = MIN to MAX§ |           |     |      |  |
|-----------------|------------------------|-----------|---|-------------------------------------------------|-----------|-------------------------------------------------------------------|-----------|-----|------|--|
|                 |                        |           |   | 34A                                             | SN54F534A |                                                                   | SN74F534A |     | UNIT |  |
|                 |                        |           |   |                                                 | MIN       | MAX                                                               | MIN       | MAX |      |  |
| fclock          | clock Clock frequency  |           | 0 | 100                                             | 0         | 60                                                                | 0         | 70  | MHz  |  |
|                 | Pulse duration         | CLK high  | 7 |                                                 | 7         |                                                                   | 7         |     |      |  |
| t <sub>W</sub>  | Pulse duration         | CLK low   | 6 |                                                 | 6         |                                                                   | 6         |     | ns   |  |
|                 | Setup time before CLK↑ | Data high | 2 |                                                 | 2.5       |                                                                   | 2         |     |      |  |
| t <sub>su</sub> | Setup time before CENT | Data low  | 2 |                                                 | 2.5       |                                                                   | 2         |     | ns   |  |
| th              | Hold time after CLK↑   | Data high | 2 |                                                 | 2         |                                                                   | 2         |     | Τ    |  |
|                 | Floid tille after CENT | Data low  | 2 |                                                 | 2.5       |                                                                   | 2         |     | ns   |  |

<sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>‡</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. NOTE 2: ICCZ is measured with OE at 4.5 V and all other inputs grounded.

# SN54F534A, SN74F534A OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS SDFS028A – D2932, MARCH 1987 – REVISED OCTOBER 1993

# switching characteristics (see Note 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)              | $V_{CC}$ = 5 V,<br>$C_{L}$ = 50 pF,<br>$R_{L}$ = 500 Ω,<br>$T_{A}$ = 25°C |       |     | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>$R_L$ = 500 $\Omega$ ,<br>$T_A$ = MIN to MAX $\dagger$ |      |       |      | UNIT |
|------------------|-----------------|-----------------------------|---------------------------------------------------------------------------|-------|-----|--------------------------------------------------------------------------------------------------------|------|-------|------|------|
|                  |                 |                             |                                                                           | F534A |     | SN54F                                                                                                  | 534A | SN74F | 534A |      |
|                  |                 |                             | MIN                                                                       | TYP   | MAX | MIN                                                                                                    | MAX  | MIN   | MAX  |      |
| fmax             |                 |                             | 100                                                                       |       |     | 60                                                                                                     |      | 70    |      | MHz  |
| t <sub>PLH</sub> | CLK             | 011/                        | 3                                                                         | 4.5   | 7   | 2.5                                                                                                    | 10.5 | 2.5   | 7.5  | ns   |
| <sup>t</sup> PHL |                 | Any $\overline{Q}$          | 3                                                                         | 4.5   | 7   | 2.5                                                                                                    | 11   | 2.5   | 7.5  | 115  |
| <sup>t</sup> PZH | ŌĒ              | A <del>-</del>              | 1.2                                                                       | 4.5   | 7.5 | 1.2                                                                                                    | 14   | 1.2   | 8.5  |      |
| t <sub>PZL</sub> | OE              | Any $\overline{Q}$          | 1.2                                                                       | 5     | 7.5 | 1.2                                                                                                    | 10   | 1.2   | 8.5  | ns   |
| t <sub>PHZ</sub> | ŌĒ              | Any $\overline{\mathbb{Q}}$ | 1.2                                                                       | 3.5   | 6.5 | 1.2                                                                                                    | 8    | 1.2   | 7.5  |      |
| t <sub>PLZ</sub> |                 | Ally Q                      | 1.2                                                                       | 3.5   | 5.5 | 1.2                                                                                                    | 7.5  | 1.2   | 6.5  | ns   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 3: Load circuits and waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated