



SBAS235H - DECEMBER 2001 - REVISED OCTOBER 2013

# **24-Bit ANALOG-TO-DIGITAL CONVERTER**

## **FEATURES**

- 24 BITS NO MISSING CODES
- SIMULTANEOUS 50Hz AND 60Hz REJECTION (-90dB MINIMUM)
- 0.0015% INL
- 21 BITS EFFECTIVE RESOLUTION (PGA = 1), 19 BITS (PGA = 128)
- PGA GAINS FROM 1 TO 128
- SINGLE-CYCLE SETTLING
- PROGRAMMABLE DATA OUTPUT RATES
- EXTERNAL DIFFERENTIAL REFERENCE OF 0.1V TO 5V
- ON-CHIP CALIBRATION
- SPI™ COMPATIBLE
- 2.7V TO 5.25V SUPPLY RANGE
- 600µW POWER CONSUMPTION
- UP TO EIGHT INPUT CHANNELS
- UP TO EIGHT DATA I/O

# APPLICATIONS

- INDUSTRIAL PROCESS CONTROL
- LIQUID/GAS CHROMATOGRAPHY
- BLOOD ANALYSIS
- SMART TRANSMITTERS PORTABLE INSTRUMENTATION

WEIGHT SCALES

## DESCRIPTION

The ADS1242 and ADS1243 are precision, wide dynamic range, delta-sigma, analog-to-digital (A/D) converters with 24-bit resolution operating from 2.7V to 5.25V supplies. These delta-sigma, A/D converters provide up to 24 bits of no missing code performance and effective resolution of 21 bits.

The input channels are multiplexed. Internal buffering can be selected to provide a very high input impedance for direct connection to transducers or low-level voltage signals. Burnout current sources are provided that allow for the detection of an open or shorted sensor. An 8-bit digital-to-analog converter (DAC) provides an offset correction with a range of 50% of the FSR (Full-Scale Range).

The Programmable Gain Amplifier (PGA) provides selectable gains of 1 to 128 with an effective resolution of 19 bits at a gain of 128. The A/D conversion is accomplished with a second-order delta-sigma modulator and programmable FIR filter that provides a simultaneous 50Hz and 60Hz notch. The reference input is differential and can be used for ratiometric conversion.

The serial interface is SPI compatible. Up to eight bits of data I/O are also provided that can be used for input or output. The ADS1242 and ADS1243 are designed for high-resolution measurement applications in smart transmitters, industrial process control, weight scales, chromatography, and portable instrumentation.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



### ABSOLUTE MAXIMUM RATINGS(1)

| V <sub>DD</sub> to GND        | 0.3V to +6V                          |
|-------------------------------|--------------------------------------|
| Input Current                 | 100mA, Momentary                     |
| Input Current                 | 10mA, Continuous                     |
| A <sub>IN</sub>               | GND – 0.5V to V <sub>DD</sub> + 0.5V |
| Digital Input Voltage to GND  |                                      |
| Digital Output Voltage to GND | 0.3V to V <sub>DD</sub> + 0.3V       |
| Maximum Junction Temperature  | +150°C                               |
| Operating Temperature Range   | 40°C to +85°C                        |
| Storage Temperature Range     | 60°C to +100°C                       |

NOTE: (1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

### PACKAGE/ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

# **ELECTROSTATIC DISCHARGE SENSITIVITY**

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### DIGITAL CHARACTERISTICS: T<sub>MIN</sub> to T<sub>MAX</sub>, V<sub>DD</sub> 2.7V to 5.25V

| PARAMETER                             | CONDITIONS         | MIN                   | TYP  | MAX                                      | UNITS |
|---------------------------------------|--------------------|-----------------------|------|------------------------------------------|-------|
| Digital Input/Output                  |                    |                       |      |                                          |       |
| Logic Family                          |                    |                       | CMOS |                                          |       |
| Logic Level: V <sub>IH</sub>          |                    | 0.8 • V <sub>DD</sub> |      | $V_{DD}$                                 | V     |
| V <sub>IL</sub> (1)                   |                    | GND                   |      | V <sub>DD</sub><br>0.2 • V <sub>DD</sub> | V     |
| V <sub>OH</sub>                       | $I_{OH} = 1mA$     | $V_{DD} - 0.4$        |      |                                          | V     |
| V <sub>OL</sub>                       | $I_{OL} = 1mA$     | GND                   |      | GND + 0.4                                | V     |
| Input Leakage: I <sub>IH</sub>        | $V_I = V_{DD}$     |                       |      | 10                                       | μΑ    |
| I <sub>IL</sub>                       | $V_1 = 0$          | -10                   |      |                                          | μΑ    |
| Master Clock Rate: f <sub>OSC</sub>   |                    | 1                     |      | 5                                        | MHz   |
| Master Clock Period: t <sub>OSC</sub> | 1/f <sub>OSC</sub> | 200                   |      | 1000                                     | ns    |

NOTE: (1)  $V_{IL}$  for  $X_{IN}$  is GND to GND + 0.05V.



# ELECTRICAL CHARACTERISTICS: $V_{DD} = 5V$

All specifications  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{DD}$  = +5V,  $f_{MOD}$  = 19.2kHz, PGA = 1, Buffer ON,  $f_{DATA}$  = 15Hz,  $V_{REF}$  = (REF IN+) – (REF IN-) = +2.5V, unless otherwise specified.

|                                                                                                                                                                       |                                                                                                                                                                                                                                                                 |                         | ADS1242<br>ADS1243                                                       |                                                                                      |                                                             |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------|--|
| PARAMETER                                                                                                                                                             | CONDITIONS                                                                                                                                                                                                                                                      | MIN TYP                 |                                                                          | MAX                                                                                  | UNITS                                                       |  |
| ANALOG INPUT (A <sub>IN</sub> 0 - A <sub>IN</sub> 7) Analog Input Range Full-Scale Input Range Differential Input Impedance                                           | Buffer OFF Buffer ON (In+) – (In–), See Block Diagram, RANGE = 0 RANGE = 1 Buffer OFF                                                                                                                                                                           | GND - 0.1<br>GND + 0.05 | 5/PGA                                                                    | $V_{DD}$ + 0.1<br>$V_{DD}$ - 1.5<br>$\pm V_{REF}/PGA$<br>$\pm V_{REF}/(2 \cdot PGA)$ | V<br>V<br>V<br>V                                            |  |
| Bandwidth $f_{DATA} = 3.75 Hz$ $f_{DATA} = 7.50 Hz$ $f_{DATA} = 15.00 Hz$ Programmable Gain Amplifier Input Capacitance Input Leakage Current Burnout Current Sources | Buffer ON  -3dB -3dB -3dB User-Selectable Gain Ranges  Modulator OFF, T = 25°C                                                                                                                                                                                  | 1                       | 5<br>1.65<br>3.44<br>14.6<br>9<br>5<br>2                                 | 128                                                                                  | GΩ<br>Hz<br>Hz<br>Hz<br>pF<br>pA<br>μA                      |  |
| Offset DAC Range  Offset DAC Monotonicity Offset DAC Gain Error Offset DAC Gain Error Drift                                                                           | RANGE = 0<br>RANGE = 1                                                                                                                                                                                                                                          | 8                       | ±V <sub>REF</sub> /(2 • PGA)<br>±V <sub>REF</sub> /(4 • PGA)<br>±10<br>1 |                                                                                      | V<br>V<br>Bits<br>%<br>ppm/°C                               |  |
| SYSTEM PERFORMANCE Resolution Integral Nonlinearity Offset Error (1) Offset Drift(1) Gain Error (1) Gain Error Drift(1)                                               | No Missing Codes<br>End Point Fit                                                                                                                                                                                                                               | 24                      | 7.5<br>0.02<br>0.005<br>0.5                                              | ±0.0015                                                                              | Bits<br>% of FS<br>ppm of FS<br>ppm of FS/°C<br>%<br>ppm/°C |  |
| Common-Mode Rejection  Normal-Mode Rejection  Output Noise Power-Supply Rejection                                                                                     | at DC $f_{CM} = 60 \text{Hz}, f_{DATA} = 15 \text{Hz}$ $f_{CM} = 50 \text{Hz}, f_{DATA} = 15 \text{Hz}$ $f_{SIG} = 50 \text{Hz}, f_{DATA} = 15 \text{Hz}$ $f_{SIG} = 60 \text{Hz}, f_{DATA} = 15 \text{Hz}$ at DC, dB = $-20 \log(\Delta V_{OUT}/V_{DD})^{(2)}$ | 100<br>See<br>80        | 130<br>120<br>100<br>100<br>Typical Characteri                           | stics                                                                                | dB<br>dB<br>dB<br>dB<br>dB                                  |  |
| VOLTAGE REFERENCE INPUT Reference Input Range V <sub>REF</sub> Common-Mode Rejection Common-Mode Rejection Bias Current <sup>(3)</sup>                                | $REF IN+, REF IN- \\ V_{REF} \equiv (REF IN+) - (REF IN-), RANGE = 0 \\ RANGE = 1 \\ at DC \\ f_{VREFCM} = 60Hz, f_{DATA} = 15Hz \\ V_{REF} = 2.5V$                                                                                                             | 0<br>0.1<br>0.1         | 2.5<br>120<br>120<br>1.3                                                 | V <sub>DD</sub><br>2.6<br>V <sub>DD</sub>                                            | V<br>V<br>V<br>dB<br>dB<br>μA                               |  |
| POWER-SUPPLY REQUIREMENTS Power-Supply Voltage Current  Power Dissipation                                                                                             | V <sub>DD</sub> PGA = 1, Buffer OFF  PGA = 128, Buffer OFF  PGA = 1, Buffer ON  PGA = 128, Buffer ON  SLEEP Mode  Read Data Continuous Mode  PDWN  PGA = 1, Buffer OFF                                                                                          | 4.75                    | 240<br>450<br>290<br>960<br>60<br>230<br>0.5<br>1.2                      | 5.25<br>375<br>800<br>425<br>1400                                                    | V<br>µA<br>µA<br>µA<br>µA<br>µA<br>nA<br>mW                 |  |
| TEMPERATURE RANGE Operating Storage                                                                                                                                   |                                                                                                                                                                                                                                                                 | -40<br>-60              |                                                                          | +85<br>+100                                                                          | °C                                                          |  |

NOTES: (1) Calibration can minimize these errors.



<sup>(2)</sup>  $\Delta V_{OUT}$  is a change in digital result. (3) 12pF switched capacitor at  $f_{SAMP}$  clock frequency.

# ELECTRICAL CHARACTERISTICS: $V_{DD} = 3V$

All specifications  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{DD}$  = +3V,  $f_{MOD}$  = 19.2kHz, PGA = 1, Buffer ON,  $f_{DATA}$  = 15Hz,  $V_{REF}$  = (REF IN+) - (REF IN-) = +1.25V, unless otherwise specified.

|                                                                                                             |                                                                                                                                                       |                         | ADS1242<br>ADS1243                                           |                                                        |                                              |  |
|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------|--|
| PARAMETER                                                                                                   | CONDITIONS                                                                                                                                            | MIN                     | TYP                                                          | MAX                                                    | UNITS                                        |  |
| ANALOG INPUT (A <sub>IN</sub> 0 – A <sub>IN</sub> 7)<br>Analog Input Range                                  | Buffer OFF<br>Buffer ON                                                                                                                               | GND - 0.1<br>GND + 0.05 |                                                              | V <sub>DD</sub> + 0.1<br>V <sub>DD</sub> – 1.5         | V                                            |  |
| Full-Scale Input Voltage Range Input Impedance                                                              | (In+) - (In-) See Block Diagram, RANGE = 0 RANGE = 1 Buffer OFF                                                                                       |                         | 5/PGA                                                        | ±V <sub>REF</sub> /PGA<br>±V <sub>REF</sub> /(2 • PGA) | V<br>V<br>MΩ                                 |  |
| Bandwidth $f_{DATA} = 3.75Hz$ $f_{DATA} = 7.50Hz$                                                           | Buffer ON  -3dB  -3dB                                                                                                                                 |                         | 5<br>1.65<br>3.44                                            |                                                        | GΩ<br>Hz<br>Hz                               |  |
| TDATA = 7.3012<br>f <sub>DATA</sub> = 15.00Hz<br>Programmable Gain Amplifier<br>Input Capacitance           | –3dB<br>–3dB<br>User-Selectable Gain Ranges                                                                                                           | 1                       | 14.6                                                         | 128                                                    | Hz<br>pF                                     |  |
| Input Leakage Current<br>Burnout Current Sources                                                            | Modulator OFF, T = 25°C                                                                                                                               |                         | 5<br>2                                                       |                                                        | pr<br>pA<br>μA                               |  |
| OFFSET DAC Offset DAC Range                                                                                 | RANGE = 0<br>RANGE = 1                                                                                                                                |                         | ±V <sub>REF</sub> /(2 • PGA)<br>±V <sub>REF</sub> /(4 • PGA) |                                                        | V<br>V                                       |  |
| Offset DAC Monotonicity Offset DAC Gain Error Offset DAC Gain Error Drift                                   |                                                                                                                                                       | 8                       | ±10<br>2                                                     |                                                        | Bits<br>%<br>ppm/°C                          |  |
| SYSTEM PERFORMANCE Resolution Integral Nonlinearity Offset Error <sup>(1)</sup> Offset Drift <sup>(1)</sup> | No Missing Codes<br>End Point Fit                                                                                                                     | 24                      | 15<br>0.04                                                   | ±0.0015                                                | Bits<br>% of FS<br>ppm of FS<br>ppm of FS/°C |  |
| Gain Error <sup>(1)</sup> Gain Error Drift <sup>(1)</sup> Common-Mode Rejection                             | at DC $f_{CM} = 60Hz, f_{DATA} = 15Hz$                                                                                                                | 100                     | 0.01<br>1.0                                                  |                                                        | %<br>ppm/°C<br>dB<br>dB                      |  |
| Normal-Mode Rejection Output Noise                                                                          | $f_{CM} = 50Hz$ , $f_{DATA} = 15Hz$<br>$f_{SIG} = 50Hz$ , $f_{DATA} = 15Hz$<br>$f_{SIG} = 60Hz$ , $f_{DATA} = 15Hz$                                   | See                     | 120<br>100<br>100<br>Typical Characteri                      | stics                                                  | dB<br>dB<br>dB                               |  |
| Power-Supply Rejection                                                                                      | at DC, dB = $-20 \log(\Delta V_{OUT}/V_{DD})^{(2)}$                                                                                                   | 75                      | 90                                                           |                                                        | dB                                           |  |
| VOLTAGE REFERENCE INPUT Reference Input Range V <sub>REF</sub>                                              | REF IN+, REF IN-<br>$V_{REF} \equiv (REF IN+) - (REF IN-), RANGE = 0$<br>RANGE = 1                                                                    | 0<br>0.1<br>0.1         | 1.25<br>2.5                                                  | V <sub>DD</sub><br>1.30<br>2.6                         | V<br>V<br>V                                  |  |
| Common-Mode Rejection<br>Common-Mode Rejection<br>Bias Current <sup>(3)</sup>                               | at DC<br>$f_{VREFCM} = 60Hz$ , $f_{DATA} = 15Hz$<br>$V_{REF} = 1.25$                                                                                  |                         | 120<br>120<br>0.65                                           |                                                        | dB<br>dB<br>μA                               |  |
| POWER-SUPPLY REQUIREMENTS Power-Supply Voltage Current                                                      | V <sub>DD</sub> PGA = 1, Buffer OFF  PGA = 128, Buffer OFF  PGA = 1, Buffer ON  PGA = 128, Buffer ON  SLEEP Mode  Read Data Continuous Mode  PDWN = 0 | 2.7                     | 190<br>460<br>240<br>870<br>75<br>113<br>0.5                 | 3.3<br>375<br>700<br>375<br>1325                       | V<br>µА<br>µА<br>µА<br>µА<br>µА              |  |
| Power Dissipation                                                                                           | PGA = 1, Buffer OFF                                                                                                                                   |                         | 0.6                                                          | 1.2                                                    | mW                                           |  |
| TEMPERATURE RANGE Operating Storage                                                                         |                                                                                                                                                       | -40<br>-60              |                                                              | +85<br>+100                                            | °C<br>°C                                     |  |

NOTES: (1) Calibration can minimize these errors.



<sup>(2)</sup>  $\Delta V_{OUT}$  is a change in digital result. (3) 12pF switched capacitor at  $f_{SAMP}$  clock frequency.

### **PIN CONFIGURATION (ADS1242)**



### **PIN CONFIGURATION (ADS1243)**



### **PIN DESCRIPTIONS (ADS1242)**

|               |                      | <u> </u>                                                                                    |
|---------------|----------------------|---------------------------------------------------------------------------------------------|
| PIN<br>NUMBER | NAME                 | DESCRIPTION                                                                                 |
| 1             | $V_{DD}$             | Power Supply                                                                                |
| 2             | X <sub>IN</sub>      | Clock Input                                                                                 |
| 3             | $X_{OUT}$            | Clock Output, used with crystal or ceramic                                                  |
|               |                      | resonator.                                                                                  |
| 4             | PDWN                 | Active LOW. Power Down. The power down function shuts down the analog and digital circuits. |
| 5             | $V_{REF+}$           | Positive Differential Reference Input                                                       |
| 6             | $V_{REF-}$           | Negative Differential Reference Input                                                       |
| 7             | A <sub>IN</sub> 0/D0 | Analog Input 0/Data I/O 0                                                                   |
| 8             | A <sub>IN</sub> 1/D1 | Analog Input 1/Data I/O 1                                                                   |
| 9             | A <sub>IN</sub> 2/D2 | Analog Input 2/Data I/O 2                                                                   |
| 10            | A <sub>IN</sub> 3/D3 | Analog Input 3/Data I/O 3                                                                   |
| 11            | GND                  | Ground                                                                                      |
| 12            | CS                   | Active LOW, Chip Select                                                                     |
| 13            | D <sub>IN</sub>      | Serial Data Input, Schmitt Trigger                                                          |
| 14            | $D_OUT$              | Serial Data Output                                                                          |
| 15            | SCLK                 | Serial Clock, Schmitt Trigger                                                               |
| 16            | DRDY                 | Active LOW, Data Ready                                                                      |

### **PIN DESCRIPTIONS (ADS1243)**

| PIN<br>NUMBER | NAME                 | DESCRIPTION                                                                                             |
|---------------|----------------------|---------------------------------------------------------------------------------------------------------|
| 1             | V <sub>DD</sub>      | Power Supply                                                                                            |
| 2             | X <sub>IN</sub>      | Clock Input                                                                                             |
| 3             | X <sub>OUT</sub>     | Clock Output, used with crystal or ceramic                                                              |
| 4             | PDWN                 | resonator.  Active LOW. Power Down. The power down function shuts down the analog and digital circuits. |
| 5             | $V_{REF+}$           | Positive Differential Reference Input                                                                   |
| 6             | V <sub>RFF</sub>     | Negative Differential Reference Input                                                                   |
| 7             | A <sub>IN</sub> 0/D0 | Analog Input 0/Data I/O 0                                                                               |
| 8             | A <sub>IN</sub> 1/D1 | Analog Input 1/Data I/O 1                                                                               |
| 9             | A <sub>IN</sub> 4/D4 | Analog Input 4/Data I/O 4                                                                               |
| 10            | A <sub>IN</sub> 5/D5 | Analog Input 5/Data I/O 5                                                                               |
| 11            | A <sub>IN</sub> 6/D6 | Analog Input 6/Data I/O 6                                                                               |
| 12            | A <sub>IN</sub> 7/D7 | Analog Input 7/Data I/O 7                                                                               |
| 13            | A <sub>IN</sub> 2/D2 | Analog Input 2/Data I/O 2                                                                               |
| 14            | A <sub>IN</sub> 3/D3 | Analog Input 3/Data I/O 3                                                                               |
| 15            | GND                  | Ground                                                                                                  |
| 16            | CS                   | Active LOW, Chip Select                                                                                 |
| 17            | D <sub>IN</sub>      | Serial Data Input, Schmitt Trigger                                                                      |
| 18            | D <sub>OUT</sub>     | Serial Data Output                                                                                      |
| 19            | SCLK                 | Serial Clock, Schmitt Trigger                                                                           |
| 20            | DRDY                 | Active LOW, Data Ready                                                                                  |



### **TIMING DIAGRAMS**



### DIAGRAM 1.



DIAGRAM 2.

### **TIMING CHARACTERISTICS TABLE**

| SPEC                          | DESCRIPTION                                                                                 | MIN           | MAX  | UNITS                                                |
|-------------------------------|---------------------------------------------------------------------------------------------|---------------|------|------------------------------------------------------|
| t <sub>1</sub>                | SCLK Period                                                                                 | 4             | 3    | t <sub>OSC</sub> Periods DRDY Periods                |
| t <sub>2</sub>                | SCLK Pulse Width, HIGH and LOW                                                              | 200           |      | ns                                                   |
| t <sub>3</sub>                | CS low to first SCLK Edge; Setup Time <sup>(2)</sup>                                        | 0             |      | ns                                                   |
| t <sub>4</sub>                | D <sub>IN</sub> Valid to SCLK Edge; Setup Time                                              | 50            |      | ns                                                   |
| t <sub>5</sub>                | Valid D <sub>IN</sub> to SCLK Edge; Hold Time                                               | 50            |      | ns                                                   |
| t <sub>6</sub>                | Delay between last SCLK edge for D <sub>IN</sub> and first SCLK edge for D <sub>OUT</sub> : |               |      |                                                      |
| t <sub>7</sub> <sup>(1)</sup> | RDATA, RDATAC, RREG, WREG<br>SCLK Edge to Valid New D <sub>OUT</sub>                        | 50            | 50   | t <sub>OSC</sub> Periods<br>ns                       |
| t <sub>8</sub> <sup>(1)</sup> | SCLK Edge to D <sub>OUT</sub> , Hold Time                                                   | 0             |      | ns                                                   |
| t <sub>9</sub>                | Last SCLK Edge to D <sub>OUT</sub> Tri-State                                                | 6             | 10   | t <sub>OSC</sub> Periods                             |
|                               | NOTE: D <sub>OUT</sub> goes tri-state immediately when $\overline{\text{CS}}$ goes HIGH.    |               |      |                                                      |
| t <sub>10</sub>               | CS LOW time after final SCLK edge.                                                          |               |      |                                                      |
|                               | Read from the device                                                                        | 0             |      | t <sub>OSC</sub> Periods                             |
|                               | Write to the device                                                                         | 8             |      | t <sub>OSC</sub> Periods                             |
| t <sub>11</sub>               | Final SCLK edge of one command until first edge SCLK of next command:                       |               |      |                                                      |
|                               | RREG, WREG, DSYNC, SLEEP, RDATA, RDATAC, STOPC                                              | 4             |      | t <sub>OSC</sub> Periods                             |
|                               | SELFGCAL, SELFOCAL, SYSOCAL, SYSGCAL                                                        | 2             |      | DRDY Periods                                         |
|                               | SELFCAL                                                                                     | 4             |      | DRDY Periods                                         |
|                               | RESET (also SCLK Reset)                                                                     | 16            |      | t <sub>OSC</sub> Periods                             |
| t <sub>16</sub>               | Pulse Width                                                                                 | 4             | 5000 | t <sub>OSC</sub> Periods                             |
| t <sub>17</sub>               | Allowed analog input change for next valid conversion.  DOR update, DOR data not valid.     | 4             | 5000 | t <sub>OSC</sub> Periods<br>t <sub>OSC</sub> Periods |
| t <sub>18</sub>               | First SCLK after DRDY goes LOW:                                                             | <del>'1</del> |      | 10SC Fellous                                         |
| 19                            | RDATAC Mode                                                                                 | 10            |      | t <sub>OSC</sub> Periods                             |
|                               | Any other mode                                                                              | 0             |      | t <sub>OSC</sub> Periods                             |

NOTES: (1) Load =  $20pF || 10k\Omega$  to GND.

(2)  $\overline{\text{CS}}$  may be tied LOW.



# TYPICAL CHARACTERISTICS

All specifications  $V_{DD}$  = +5V,  $f_{OSC}$  = 2.4576MHz, PGA = 1,  $f_{DATA}$  = 15Hz, and  $V_{REF}$  = (REF IN+) - (REF IN-) = +2.5V, unless otherwise specified.













# **TYPICAL CHARACTERISTICS (Cont.)**

All specification  $V_{DD}$  = +5V,  $f_{OSC}$  = 2.4576MHz, PGA = 1,  $f_{DATA}$  = 15Hz, and  $V_{REF}$  = (REF IN+) - (REF IN-) = +2.5V, unless otherwise specified.













# **TYPICAL CHARACTERISTICS (Cont.)**

All specification  $V_{DD}$  = +5V,  $f_{OSC}$  = 2.4576MHz, PGA = 1,  $f_{DATA}$  = 15Hz, and  $V_{REF}$  = (REF IN+) - (REF IN-) = +2.5V, unless otherwise specified.









### **OVERVIEW**

### **INPUT MULTIPLEXER**

The input multiplexer provides for any combination of differential inputs to be selected on any of the input channels, as shown in Figure 1. For example, if  $A_{IN}0$  is selected as the positive differential input channel, any other channel can be selected as the negative terminal for the differential input



FIGURE 1. Input Multiplexer Configuration.

channel. With this method, it is possible to have up to seven single-ended input channels or four independent differential input channels for the ADS1243, and three single-ended input channels or two independent differential input channels for the ADS1242.

The ADS1242 and ADS1243 feature a single-cycle settling digital filter that provides valid data on the first conversion after a new channel selection. In order to minimize the settling error, synchronize MUX changes to the conversion beginning, which is indicated by the falling edge of  $\overline{\text{DRDY}}$ . In other words, issuing a MUX change through the WREG command immediately after  $\overline{\text{DRDY}}$  goes LOW minimizes the settling error. Increasing the time between the conversion beginning ( $\overline{\text{DRDY}}$  goes LOW) and the MUX change command ( $t_{\text{DELAY}}$ ) results in a settling error in the conversion data, as shown in Figure 2.

### **BURNOUT CURRENT SOURCES**

The Burnout Current Sources can be used to detect sensor short-circuit or open-circuit conditions. Setting the Burnout Current Sources (BOCS) bit in the SETUP register activates two  $2\mu A$  current sources called burnout current sources. One of the current sources is connected to the converter's negative input and the other is connected to the converter's positive input.

Figure 3 shows the situation for an open-circuit sensor. This is a potential failure mode for many kinds of remotely connected sensors. The current source on the positive input acts as a pull-up, causing the positive input to go to the positive analog supply, and the current source on the negative input acts as a pull-down, causing the negative input to go to ground. The ADS1242/43 therefore outputs full-scale (7FFFF Hex).

Figure 4 shows a short-circuited sensor. Since the inputs are



FIGURE 2. Input Multiplexer Configuration.





FIGURE 3. Burnout detection while sensor is open-circuited.

shorted and at the same potential, the ADS1242/43 signal outputs are approximately zero. (Note that the code for shorted inputs is not exactly zero due to internal series resistance, low-level noise and other error sources.)

### **INPUT BUFFER**



FIGURE 4. Burnout detection while sensor is short-circuited.

The input impedance of the ADS1242/43 without the buffer enabled is approximately  $5M\Omega/PGA$ . For systems requiring very high input impedance, the ADS1242/43 provides a chopper-stabilized differential FET-input voltage buffer. When activated, the buffer raises the ADS1242/43 input impedance to approximately  $5G\Omega.$ 

The buffer's input range is approximately 50mV to  $V_{DD}-1.5V$ . The buffer's linearity will degrade beyond this range. Differential signals should be adjusted so that both signals are within the buffer's input range.

The buffer can be enabled using the BUFEN pin or the BUFEN bit in the ACR register. The buffer is on when the BUFEN pin is high and the BUFEN bit is set to one. If the BUFEN pin is low, the buffer is disabled. If the BUFEN bit is set to zero, the buffer is also disabled.

The buffer draws additional current when activated. The

current required by the buffer depends on the PGA setting. When the PGA is set to 1, the buffer uses approximately  $50\mu A$ ; when the PGA is set to 128, the buffer uses approximately  $500\mu A$ .

### **PGA**

The Programmable Gain Amplifier (PGA) can be set to gains of 1, 2, 4, 8, 16, 32, 64, or 128. Using the PGA can improve the effective resolution of the A/D converter. For instance, with a PGA of 1 on a 5V full-scale signal, the A/D converter can resolve down to 1 $\mu$ V. With a PGA of 128 and a full-scale signal of 39mV, the A/D converter can resolve down to 75nV. V<sub>DD</sub> current increases with PGA settings higher than 4.

### **OFFSET DAC**

The input to the PGA can be shifted by half the full-scale input range of the PGA using the Offset DAC (ODAC) register. The ODAC register is an 8-bit value; the MSB is the sign and the seven LSBs provide the magnitude of the offset. Using the offset DAC does not reduce the performance of the A/D converter. For more details on the ODAC in the ADS1242/43, please refer to TI application report SBAA077 (available through the TI website).

### **MODULATOR**

The modulator is a single-loop second-order system. The modulator runs at a clock speed ( $f_{\text{MOD}}$ ) that is derived from the external clock ( $f_{\text{OSC}}$ ). The frequency division is determined by the SPEED bit in the SETUP register, as shown in Table I.

|           | SPEED DR BITS |                  |       |        | 1st NOTCH |           |
|-----------|---------------|------------------|-------|--------|-----------|-----------|
| fosc      | BIT           | f <sub>MOD</sub> | 00    | 01     | 10        | FREQ.     |
| 2.4576MHz | 0             | 19,200Hz         | 15Hz  | 7.5Hz  | 3.75Hz    | 50/60Hz   |
|           | 1             | 9,600Hz          | 7.5Hz | 3.75Hz | 1.875Hz   | 25/30Hz   |
| 4.9152MHz | 0             | 38,400Hz         | 30Hz  | 15Hz   | 7.5Hz     | 100/120Hz |
|           | 1             | 19,200Hz         | 15Hz  | 7.5Hz  | 3.75Hz    | 50/60Hz   |

TABLE I. Output Configuration.

### **CALIBRATION**

The offset and gain errors can be minimized with calibration. The ADS1242 and ADS1243 support both self and system calibration.

Self-calibration of the ADS1242 and ADS1243 corrects internal offset and gain errors and is handled by three commands: SELFCAL, SELFGAL, and SELFOCAL. The SELFCAL command performs both an offset and gain calibration. SELFGCAL performs a gain calibration and SELFOCAL performs an offset calibration, each of which takes two t<sub>DATA</sub> periods to complete. During self-calibration, the ADC inputs are disconnected internally from the input pins. The PGA must be set to 1 prior to issuing a SELFCAL or SELFGCAL command. Any PGA is allowed when issuing a SELFOCAL command. For



example, if using PGA = 64, first set PGA = 1 and issue SELFGCAL. Afterwards, set PGA = 64 and issue SELFOCAL. For operation with a reference voltage greater than  $(V_{DD}-1.5)$  volts, the buffer must also be turned off during gain self-calibration to avoid exceeding the buffer input range.

System calibration corrects both internal and external offset and gain errors. While performing system calibration, the appropriate signal must be applied to the inputs. The system offset calibration command (SYSOCAL) requires a zero input differential signal (see Table IV, page 18). It then computes the offset that nullifies the offset in the system. The system gain calibration command (SYSGCAL) requires a positive full-scale input signal. It then computes a value to nullify the gain error in the system. Each of these calibrations takes two  $t_{\rm DATA}$  periods to complete. System gain calibration is recommended for the best gain calibration at higher PGAs.

Calibration should be performed after power on, a change in temperature, or a change of the PGA. The RANGE bit (ACR bit 2) must be zero during calibration.

Calibration removes the effects of the ODAC; therefore, disable the ODAC during calibration, and enable again after calibration is complete.

At the completion of calibration, the  $\overline{DRDY}$  signal goes low, indicating the calibration is finished. The first data after calibration should be discarded since it may be corrupt from calibration data remaining in the filter. The second data is always valid.

### **EXTERNAL VOLTAGE REFERENCE**

The ADS1242 and ADS1243 require an external voltage reference. The selection for the voltage reference value is made through the ACR register.

The external voltage reference is differential and is represented by the voltage difference between the pins:  $+V_{REF}$  and  $-V_{REF}$ . The absolute voltage on either pin,  $+V_{REF}$  or  $-V_{REF}$ , can range from GND to  $V_{DD}$ . However, the following limitations apply:

For  $V_{DD}$  = 5.0V and RANGE = 0 in the ACR, the differential  $V_{REF}$  must not exceed 2.5V.

For  $V_{DD}$  = 5.0V and RANGE = 1 in the ACR, the differential  $V_{REF}$  must not exceed 5V.

For  $V_{DD}$  = 3.0V and RANGE = 0 in the ACR, the differential  $V_{REF}$  must not exceed 1.25V.

For  $V_{DD}$  = 3.0V and RANGE = 1 in the ACR, the differential  $V_{REF}$  must not exceed 2.5V.

### **CLOCK GENERATOR**

The clock source for the ADS1242 and ADS1243 can be provided from a crystal, oscillator, or external clock. When the clock source is a crystal, external capacitors must be provided to ensure start-up and stable clock frequency. This is shown in both Figure 5 and Table II.  $X_{\rm OUT}$  is only for use with external crystals and it should not be used as a clock driver for external circuitry.



FIGURE 5. Crystal Connection.

|    | OCK<br>JRCE | FREQUENCY | C <sub>1</sub> | C <sub>2</sub> | PART<br>NUMBER      |
|----|-------------|-----------|----------------|----------------|---------------------|
| Cr | ystal       | 2.4576    | 0-20pF         | 0-20pF         | ECS, ECSD 2.45 - 32 |
| Cr | ystal       | 4.9152    | 0-20pF         | 0-20pF         | ECS, ECSL 4.91      |
| Cr | ystal       | 4.9152    | 0-20pF         | 0-20pF         | ECS, ECSD 4.91      |
| Cr | ystal       | 4.9152    | 0-20pF         | 0-20pF         | CTS, MP 042 4M9182  |

TABLE II. Recommended Crystals.

### **DIGITAL FILTER**

The ADS1242 and ADS1243 have a 1279 tap linear phase Finite Impulse Response (FIR) digital filter that a user can configure for various output data rates. When a 2.4576MHz crystal is used, the device can be programmed for an output data rate of 15Hz, 7.5Hz, or 3.75Hz. Under these conditions, the digital filter rejects both 50Hz and 60Hz interference. Figure 6 shows the digital filter frequency response for data output rates of 15Hz, 7.5Hz, and 3.75Hz.

If a different data output rate is desired, a different crystal frequency can be used. However, the rejection frequencies shift accordingly. For example, a 3.6864MHz master clock with the default register condition has:

(3.6864MHz/2.4576MHz) • 15Hz = 22.5Hz data output rate and the first and second notch is:

1.5 • (50Hz and 60Hz) = 75Hz and 90Hz

### **DATA I/O INTERFACE**

The ADS1242 has four pins and the ADS1243 has eight pins that serve a dual purpose as both analog inputs and data I/O. These pins are configured through the IOCON, DIR, and DIO registers and can be individually configured as either analog inputs or data I/O. See Figure 7 (page 14) for the equivalent schematic of an Analog/Data I/O pin.

The IOCON register defines the pin as either an analog input or data I/O. The power-up state is an analog input. If the pin is configured as an analog input in the IOCON register, the DIR and DIO registers have no effect on the state of the pin.

If the pin is configured as data I/O in the IOCON register, then DIR and DIO are used to control the state of the pin. The DIR register controls the direction of the data pin, either as an input or output. If the pin is configured as an input in the DIR register, then the corresponding DIO register bit reflects the state of the pin. Make sure the pin is driven to a logic one or zero when configured as an input to prevent





FIGURE 6. Filter Frequency Responses.



excess current dissipation. If the pin is configured as an output in the DIR register, then the corresponding DIO register bit value determines the state of the output pin  $(0 = \text{GND}, 1 = \text{V}_{\text{DD}})$ .

It is still possible to perform A/D conversions on a pin configured as data I/O. This may be useful as a test mode, where the data I/O pin is driven and an A/D conversion is done on the pin.



FIGURE 7. Analog/Data Interface Pin.

### SERIAL PERIPHERAL INTERFACE

The Serial Peripheral Interface (SPI) allows a controller to communicate synchronously with the ADS1242 and ADS1243. The ADS1242 and ADS1243 operate in slave-only mode. The serial interface is a standard four-wire SPI ( $\overline{\text{CS}}$ , SCLK,  $D_{\text{IN}}$  and  $D_{\text{OUT}}$ ) interface.

### Chip Select (CS)

The chip select  $(\overline{CS})$  input must be externally asserted before communicating with the ADS1242 or ADS1243.  $\overline{CS}$  must stay LOW for the duration of the communication. Whenever  $\overline{CS}$  goes HIGH, the serial interface is reset.  $\overline{CS}$  may be hard-wired LOW.

### Serial Clock (SCLK)

The serial clock (SCLK) features a Schmitt-triggered input and is used to clock  $D_{\text{IN}}$  and  $D_{\text{OUT}}$  data. Make sure to have a clean SCLK to prevent accidental double-shifting of the data. If SCLK is not toggled within three  $\overline{\text{DRDY}}$  pulses, the serial interface resets on the next SCLK pulse and starts a new communication cycle. A special pattern on SCLK resets the entire chip; see the RESET section for additional information.

### Data Input (D<sub>IN</sub>) and Data Output (D<sub>OUT</sub>)

The data input ( $D_{IN}$ ) and data output ( $D_{OUT}$ ) receive and send data from the ADS1242 and ADS1243.  $D_{OUT}$  is high impedance when not in use to allow  $D_{IN}$  and  $D_{OUT}$  to be connected together and driven by a bidirectional bus. Note: the Read Data Continuous Mode (RDATAC) command should not be issued when  $D_{IN}$  and  $D_{OUT}$  are connected. While in RDATAC mode,  $D_{IN}$  looks for the STOPC or RESET command. If either of these 8-bit bytes appear on  $D_{OUT}$  (which is connected to  $D_{IN}$ ), the RDATAC mode ends.

### DATA READY (DRDY) PIN

The DRDY line is used as a status signal to indicate when data is ready to be read from the internal data register. DRDY goes LOW when a new data word is available in the DOR register. It is reset HIGH when a read operation from the data register is complete. It also goes HIGH prior to the updating of the output register to indicate when not to read from the device to ensure that a data read is not attempted while the register is being updated.

The status of  $\overline{\text{DRDY}}$  can also be obtained by interrogating bit 7 of the ACR register (address  $2_{\text{H}}$ ). The serial interface can operate in 3-wire mode by tying the  $\overline{\text{CS}}$  input LOW. In this case, the SCLK,  $D_{\text{IN}}$ , and  $D_{\text{OUT}}$  lines are used to communicate with the ADS1242 and ADS1243. This scheme is suitable for interfacing to microcontrollers. If  $\overline{\text{CS}}$  is required as a decoding signal, it can be generated from a port bit of the microcontroller.

### **DSYNC OPERATION**

Synchronization can be achieved through the DSYNC command. When the DSYNC command is sent, the digital filter is reset on the edge of the last SCLK of the DSYNC command. The modulator is held in RESET until the next edge of SCLK is detected. Synchronization occurs on the next rising edge of the system clock after the first SCLK following the DSYNC command.

### POWER-UP—SUPPLY VOLTAGE RAMP RATE

The power-on reset circuitry was designed to accommodate digital supply ramp rates as slow as 1V/10ms. To ensure proper operation, the power supply should ramp monotonically.



# **ADS1242 AND ADS1243 REGISTERS**

The operation of the device is set up through individual registers. Collectively, the registers contain all the information needed to configure the part, such as data format,

multiplexer settings, calibration settings, data rate, etc. The 16 registers are shown in Table III.

| ADDRESS         | REGISTER | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3     | BIT 2 | BIT 1 | BIT 0 |
|-----------------|----------|-------|-------|-------|-------|-----------|-------|-------|-------|
| 00 <sub>H</sub> | SETUP    | ID    | ID    | ID    | ID    | BOCS      | PGA2  | PGA1  | PGA0  |
| 01 <sub>H</sub> | MUX      | PSEL3 | PSEL2 | PSEL1 | PSEL0 | NSEL3     | NSEL2 | NSEL1 | NSEL0 |
| 02 <sub>H</sub> | ACR      | DRDY  | U/B   | SPEED | BUFEN | BIT ORDER | RANGE | DR1   | DR0   |
| 03 <sub>H</sub> | ODAC     | SIGN  | OSET6 | OSET5 | OSET4 | OSET3     | OSET2 | OSET1 | OSET0 |
| 04 <sub>H</sub> | DIO      | DIO_7 | DIO_6 | DIO_5 | DIO_4 | DIO_3     | DIO_2 | DIO_1 | DIO_0 |
| 05 <sub>H</sub> | DIR      | DIR_7 | DIR_6 | DIR_5 | DIR_4 | DIR_3     | DIR_2 | DIR_1 | DIR_0 |
| 06 <sub>H</sub> | IOCON    | 107   | IO6   | IO5   | IO4   | IO3       | IO2   | IO1   | IO0   |
| 07 <sub>H</sub> | OCR0     | OCR07 | OCR06 | OCR05 | OCR04 | OCR03     | OCR02 | OCR01 | OCR00 |
| 08 <sub>H</sub> | OCR1     | OCR15 | OCR14 | OCR13 | OCR12 | OCR11     | OCR10 | OCR09 | OCR08 |
| 09 <sub>H</sub> | OCR2     | OCR23 | OCR22 | OCR21 | OCR20 | OCR19     | OCR18 | OCR17 | OCR16 |
| 0A <sub>H</sub> | FSR0     | FSR07 | FSR06 | FSR05 | FSR04 | FSR03     | FSR02 | FSR01 | FSR00 |
| 0B <sub>H</sub> | FSR1     | FSR15 | FSR14 | FSR13 | FSR12 | FSR11     | FSR10 | FSR09 | FSR08 |
| 0C <sub>H</sub> | FSR2     | FSR23 | FSR22 | FSR21 | FSR20 | FSR19     | FSR18 | FSR17 | FSR16 |
| 0D <sub>H</sub> | DOR2     | DOR23 | DOR22 | DOR21 | DOR20 | DOR19     | DOR18 | DOR17 | DOR16 |
| 0E <sub>H</sub> | DOR1     | DOR15 | DOR14 | DOR13 | DOR12 | DOR11     | DOR10 | DOR09 | DOR08 |
| 0F <sub>H</sub> | DOR0     | DOR07 | DOR16 | FSR21 | DOR04 | DOR03     | DOR02 | DOR01 | DOR00 |

TABLE III. Registers.

### **DETAILED REGISTER DEFINITIONS**

SETUP (Address 00<sub>H</sub>) Setup Register

Reset Value = iiii0000

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ID    | ID    | ID    | ID    | BOCS  | PGA2  | PGA1  | PGA0  |

bit 7-4 Factory Programmed Bits

bit 3 **BOCS: Burnout Current Source** 

0 = Disabled (default)

1 = Enabled

bit 2-0 PGA2: PGA1: PGA0: Programmable Gain Amplifier

Gain Selection

000 = 1 (default)

001 = 2

010 = 4

011 = 8

100 = 16

101 = 32

110 = 64

111 = 128

MUX (Address 01<sub>H</sub>) Multiplexer Control Register Reset Value = 01<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| PSEL3 | PSEL2 | PSEL1 | PSEL0 | NSEL3 | NSEL2 | NSEL1 | NSEL0 |

PSEL3: PSEL2: PSEL1: PSEL0: Positive Channel bit 7-4 Select

 $0000 = A_{IN}0$  (default)

 $0001 = A_{IN}1$ 

 $0010 = A_{IN}2$ 

 $0011 = A_{IN}3$ 

 $0100 = A_{IN}4$ 

 $0101 = A_{IN}5$ 

 $0110 = A_{IN}6$ 

 $0111 = A_{IN}7$ 

1111 = Reserved

bit 3-0 NSEL3: NSEL2: NSEL1: NSEL0: Negative Channel

Select

 $0000 = A_{IN}0$ 

 $0001 = A_{IN}1$  (default)

 $0010 = A_{IN}2$ 

 $0011 = A_{IN}3$ 

 $0100 = A_{IN}4$ 

 $0101 = A_{IN}5$ 

 $0110 = A_{IN}6$ 

 $0111 = A_{IN}7$ 

1111 = Reserved



# ACR (Address 02<sub>H</sub>) Analog Control Register

Reset Value = X0<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3     | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-----------|-------|-------|-------|
| DRDY  | U/B   | SPEED | BUFEN | BIT ORDER | RANGE | DR1   | DR0   |

#### bit 7 DRDY: Data Ready (Read Only)

This bit duplicates the state of the DRDY pin.

#### U/B: Data Format bit 6

0 = Bipolar (default)

1 = Unipolar

| U/B | ANALOG INPUT | DIGITAL OUTPUT (Hex) |
|-----|--------------|----------------------|
|     | +FSR         | 0x7FFFFF             |
| 0   | Zero         | 0x000000             |
|     | -FSR         | 0x800000             |
|     | +FSR         | 0xFFFFFF             |
| 1   | Zero         | 0x000000             |
|     | -FSR         | 0x000000             |

#### bit 5 SPEED: Modulator Clock Speed

 $0 = f_{MOD} = f_{OSC}/128$  (default)

 $1 = f_{MOD} = f_{OSC}/256$ 

#### **BUFEN: Buffer Enable** bit 4

0 = Buffer Disabled (default)

1 = Buffer Enabled

#### bit 3 BIT ORDER: Data Output Bit Order

0 = Most Significant Bit Transmitted First (default)

1 = Least Significant Bit Transmitted First

Data is always shifted in or out MSB first.

#### bit 2 RANGE: Range Select

0 = Full-Scale Input Range equal to  $\pm V_{REF}$ (default).

1 = Full-Scale Input Range equal to  $\pm 1/2$  V<sub>RFF</sub>

NOTE: This allows reference voltages as high as V<sub>DD</sub>, but even with a 5V reference voltage the calibration must be performed with this bit set to 0.

### DR1: DR0: Data Rate

 $(f_{OSC} = 2.4576MHz, SPEED = 0)$ 

00 = 15Hz (default)

01 = 7.5Hz

10 = 3.75Hz

11 = Reserved

### ODAC (Address 03 ) Offset DAC

Reset Value = 00<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| SIGN  | OSET6 | OSET5 | OSET4 | OSET3 | OSET2 | OSET1 | OSET0 |

#### bit 7 Sign

0 = Positive

1 = Negative

Offset = 
$$\frac{V_{REF}}{2 \bullet PGA} \bullet \left( \frac{OSET[6:0]}{127} \right)$$
 RANGE = 0

Offset = 
$$\frac{V_{REF}}{4 \cdot PGA} \cdot \left( \frac{OSET[6:0]}{127} \right)$$
 RANGE = 1

NOTE: The offset DAC must be enabled after calibration or the calibration nullifies the effects.

### DIO (Address 04<sub>H</sub>) Data I/O

Reset Value = 00<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| DIO 7 | DIO 6 | DIO 5 | DIO 4 | DIO 3 | DIO 2 | DIO 1 | DIO 0 |

If the IOCON register is configured for data, a value written to this register appears on the data I/O pins if the pin is configured as an output in the DIR register. Reading this register returns the value of the data I/O pins.

Bits 4 to 7 are not used in ADS1242.

### **DIR** (Address 05<sub>H</sub>) Direction Control for Data I/O Reset Value = FF<sub>H</sub>

| - DIC 1 | DIL 0 | DIL O | DIC 1 | DIL O | Dit 2 | DIL I | 511 0 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| DIR7    | DIR6  | DIR5  | DIR4  | DIR3  | DIR2  | DIR1  | DIR0  |
|         |       |       |       |       |       |       |       |

Each bit controls whether the corresponding data I/O pin is an output (= 0) or input (= 1). The default power-up state is as inputs.

Bits 4 to 7 are not used in ADS1242.

# IOCON (Address 06<sub>H</sub>) I/O Configuration Register

Reset Value = 00<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 107   | 106   | 105   | 104   | 103   | 102   | IO1   | 100   |

### bit 7-0 IO7: IO0: Data I/O Configuration

0 = Analog (default)

1 = Data

Configuring the pin as a data I/O pin allows it to be controlled through the DIO and DIR registers.

Bits 4 to 7 are not used in ADS1242.

OCR0 (Address 07<sub>H</sub>) Offset Calibration Coefficient

(Least Significant Byte)

Reset Value = 00<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OCR07 | OCR06 | OCR05 | OCR04 | OCR03 | OCR02 | OCR01 | OCR00 |

 $\mathbf{OCR1}$  (Address  $\mathbf{08}_{H})$  Offset Calibration Coefficient (Middle Byte)

Reset Value = 00<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OCR15 | OCR14 | OCR13 | OCR12 | OCR11 | OCR10 | OCR09 | OCR08 |

OCR2 (Address 09<sub>H</sub>) Offset Calibration Coefficient

(Most Significant Byte)

Reset Value = 00<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OCR23 | OCR22 | OCR21 | OCR20 | OCR19 | OCR18 | OCR17 | OCR16 |

FSR0 (Address 0A<sub>H</sub>) Full-Scale Register

(Least Significant Byte)

Reset Value = 59<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| FSR07 | FSR06 | FSR05 | FSR04 | FSR03 | FSR02 | FSR01 | FSR00 |

FSR1 (Address  $OB_H$ ) Full-Scale Register

(Middle Byte)

Reset Value = 55<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| FSR15 | FSR14 | FSR13 | FSR12 | FSR11 | FSR10 | FSR09 | FSR08 |

 $\textbf{FSR2} \text{ (Address } \textbf{0C}_{\textbf{H}} \textbf{)} \text{ Full-Scale Register}$ 

(Most Significant Byte)

Reset Value = 55<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |
|-------|-------|-------|-------|-------|-------|-------|-------|--|
| FSR23 | FSR22 | FSR21 | FSR20 | FSR19 | FSR18 | FSR17 | FSR16 |  |

DOR2 (Address 0D<sub>H</sub>) Data Output Register

(Most Significant Byte) (Read Only)

Reset Value = 00<sub>H</sub>

| bit 7 | bit 6 | bit 5 bit 4 |       | bit 3 | bit 3 bit 2 |       | bit 0 |  |
|-------|-------|-------------|-------|-------|-------------|-------|-------|--|
| DOR23 | DOR22 | DOR21       | DOR20 | DOR19 | DOR18       | DOR17 | DOR16 |  |

DOR1 (Address 0E<sub>H</sub>) Data Output Register

(Middle Byte) (Read Only)

Reset Value = 00<sub>H</sub>

| bit 7 | bit 6 | bit 6 bit 5 bit 4 |       | bit 3 | bit 2 | bit 1 | bit 0 |  |
|-------|-------|-------------------|-------|-------|-------|-------|-------|--|
| DOR15 | DOR14 | DOR13             | DOR12 | DOR11 | DOR10 | DOR09 | DOR08 |  |

DOR0 (Address 0F<sub>H</sub>) Data Output Register

(Least Significant Byte) (Read Only)

Reset Value = 00<sub>H</sub>

| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| DOR07 | DOR06 | DOR05 | DOR04 | DOR03 | DOR02 | DOR01 | DOR00 |



# **ADS1242 AND ADS1243 CONTROL COMMAND DEFINITIONS**

The commands listed in Table IV control the operations of the ADS1242 and ADS1243. Some of the commands are stand-alone commands (for example, RESET) while others require additional bytes (for example, WREG requires the count and data bytes).

### Operands:

n = count (0 to 127)

r = register (0 to 15)

x = don't care

| COMMANDS | DESCRIPTION                 | OP CODE                      | 2nd COMMAND BYTE        |
|----------|-----------------------------|------------------------------|-------------------------|
| RDATA    | Read Data                   | 0000 0001 (01 <sub>H</sub> ) | _                       |
| RDATAC   | Read Data Continuously      | 0000 0011 (03 <sub>H</sub> ) | _                       |
| STOPC    | Stop Read Data Continuously | 0000 1111 (0F <sub>H</sub> ) | _                       |
| RREG     | Read from REG "rrrr"        | 0001 rrrr (1x <sub>H</sub> ) | xxxx_nnnn (# of regs-1) |
| WREG     | Write to REG "rrrr"         | 0101 rrrr (5x <sub>H</sub> ) | xxxx_nnnn (# of regs-1) |
| SELFCAL  | Offset and Gain Self Cal    | 1111 0000 (F0 <sub>H</sub> ) |                         |
| SELFOCAL | Self Offset Cal             | 1111 0001 (F1 <sub>H</sub> ) | _                       |
| SELFGCAL | Self Gain Cal               | 1111 0010 (F2 <sub>H</sub> ) | _                       |
| SYSOCAL  | Sys Offset Cal              | 1111 0011 (F3 <sub>H</sub> ) | _                       |
| SYSGCAL  | Sys GainCal                 | 1111 0100 (F4 <sub>H</sub> ) | _                       |
| WAKEUP   | Wakup from SLEEP Mode       | 1111 1011 (FB <sub>H</sub> ) | _                       |
| DSYNC    | Sync DRDY                   | 1111 1100 (FC <sub>H</sub> ) | _                       |
| SLEEP    | Put in SLEEP Mode           | 1111 1101 (FD <sub>H</sub> ) | _                       |
| RESET    | Reset to Power-Up Values    | 1111 1110 (FE <sub>H</sub> ) | _                       |

TABLE IV. Command Summary.

### **RDATA-Read Data**

**Description:** Read the most recent conversion result from the Data Output Register (DOR). This is a 24-bit value.

Operands: None Bytes: 1

**Encoding:** 0000 0001 **Data Transfer Sequence:** 



NOTE: (1) For wait time, refer to timing specification.

### **RDATAC-Read Data Continuous**

**Description:** Read Data Continuous mode enables the continuous output of new data on each  $\overline{DRDY}$ . This command eliminates the need to send the Read Data Command on each  $\overline{DRDY}$ . This mode may be terminated by either the STOPC command or the RESET command. Wait at least 10 f<sub>OSC</sub> after  $\overline{DRDY}$  falls before reading.

Operands: None Bytes: 1

bytes.

**Encoding:** 0000 0011 **Data Transfer Sequence:** 

Command terminated when "uuuu uuuu" equals STOPC or RESET.



NOTE: (1) For wait time, refer to timing specification.



### **STOPC-Stop Continuous**

**Description:** Ends the continuous data output mode. Issue after  $\overline{\text{DRDY}}$  goes LOW.

Operands: None
Bytes: 1

**Encoding:** 0000 1111 **Data Transfer Sequence:** 



## **RREG-Read from Registers**

**Description:** Output the data from up to 16 registers starting with the register address specified as part of the instruction. The number of registers read will be one plus the second byte count. If the count exceeds the remaining registers, the addresses wrap back to the beginning.

Operands: r, n Bytes: 2

Encoding: 0001 rrrr xxxx nnnn

**Data Transfer Sequence:** 

Read Two Registers Starting from Register 01<sub>H</sub> (MUX)



NOTE: (1) For wait time, refer to timing specification.

### WREG-Write to Registers

**Description:** Write to the registers starting with the register address specified as part of the instruction. The number of registers that will be written is one plus the value of the second byte.

**Operands:** r, n **Bytes:** 2

**Encoding:** 0101 rrrr xxxx nnnn

**Data Transfer Sequence:** 

Write Two Registers Starting from 04<sub>H</sub> (DIO)



### SELFCAL-Offset and Gain Self Calibration

**Description:** Starts the process of self calibration. The Offset Calibration Register (OCR) and the Full-Scale Register (FSR) are updated with new values after this operation.

Operands: None Bytes: 1

Encoding: 1111 0000

Data Transfer Sequence:



### SELFOCAL-Offset Self Calibration

**Description:** Starts the process of self-calibration for offset. The Offset Calibration Register (OCR) is updated after this operation.

Operands: None Bytes: 1

Encoding: 1111 0001

Data Transfer Sequence:



### **SELFGCAL-Gain Self Calibration**

**Description:** Starts the process of self-calibration for gain. The Full-Scale Register (FSR) is updated with new values after this operation.

Operands: None Bytes: 1

Encoding: 1111 0010

Data Transfer Sequence:

D<sub>IN</sub> (1111 0010)



### SYSOCAL-System Offset Calibration

**Description:** Initiates a system offset calibration. The input should be set to 0V, and the ADS1242 and ADS1243 compute the OCR value that compensates for offset errors. The Offset Calibration Register (OCR) is updated after this operation. The user must apply a zero input signal to the appropriate analog inputs. The OCR register is automatically updated afterwards.

Operands: None Bytes: 1

Encoding: 1111 0011

Data Transfer Sequence:



### **SYSGCAL-System Gain Calibration**

**Description:** Starts the system gain calibration process. For a system gain calibration, the input should be set to the reference voltage and the ADS1242 and ADS1243 compute the FSR value that will compensate for gain errors. The FSR is updated after this operation. To initiate a system gain calibration, the user must apply a full-scale input signal to the appropriate analog inputs. FCR register is updated automatically.

Operands: None Bytes: 1

Encoding: 1111 0100

Data Transfer Sequence:



### **WAKEUP**

**Description:** Wakes the ADS1242 and ADS1243 from SLEEP

mode.

Operands: None Bytes: 1

Encoding: 1111 1011

Data Transfer Sequence:

## **DSYNC-Sync** DRDY

**Description:** Synchronizes the ADS1242 and ADS1243 to an external event.

Operands: None Bytes: 1

Encoding: 1111 1100

Data Transfer Sequence:

## **SLEEP-Sleep Mode**

**Description:** Puts the ADS1242 and ADS1243 into a low power sleep mode. To exit sleep mode, issue the WAKEUP command.

Operands: None Bytes: 1

Encoding: 1111 1101

Data Transfer Sequence:

### **RESET-Reset to Default Values**

**Description:** Restore the registers to their power-up values. This command stops the Read Continuous mode.

Operands: None Bytes: 1

**Encoding:** 1111 1110 **Data Transfer Sequence:** 



# **APPLICATION EXAMPLES**

### **GENERAL-PURPOSE WEIGHT SCALE**

Figure 8 shows a typical schematic of a general-purpose weight scale application using the ADS1242. In this example, the internal PGA is set to either 64 or 128 (depending on the maximum output voltage of the load cell) so that the

load cell output can be directly applied to the differential inputs of ADS1242.

### HIGH PRECISION WEIGHT SCALE

Figure 9 shows the typical schematic of a high-precision weight scale application using the ADS1242. The front-end differential amplifier helps maximize the dynamic range.



FIGURE 8. Schematic of a General-Purpose Weight Scale.



FIGURE 9. Block Diagram for a High-Precision Weight Scale.



## DEFINITION OF TERMS

An attempt has been made to be consistent with the terminology used in this data sheet. In that regard, the definition of each term is given as follows:

Analog Input Voltage—the voltage at any one analog input relative to GND.

Analog Input Differential Voltage—given by the following equation: (IN+) - (IN-). Thus, a positive digital output is produced whenever the analog input differential voltage is positive, while a negative digital output is produced whenever the differential is negative.

For example, when the converter is configured with a 2.5V reference and placed in a gain setting of 1, the positive full-scale output is produced when the analog input differential is 2.5V. The negative full-scale output is produced when the differential is -2.5V. In each case, the actual input voltages must remain within the GND to V<sub>DD</sub> range.

Conversion Cycle—the term conversion cycle usually refers to a discrete A/D conversion operation, such as that performed by a successive approximation converter. As used here, a conversion cycle refers to the t<sub>DATA</sub> time period.

Data Rate—The rate at which conversions are completed. See definition for f<sub>DATA</sub>.

$$f_{DATA} = \frac{f_{osc}}{128 \cdot 2^{SPEED} \cdot 1280 \cdot 2^{DR}}$$

$$SPEED = 0,1$$

$$DR = 0.1, 2$$

fosc-the frequency of the crystal oscillator or CMOS compatible input signal at the  $X_{\text{IN}}$  input of the ADS1242 and ADS1243.

f<sub>MOD</sub>—the frequency or speed at which the modulator of the ADS1242 and ADS1243 is running. This depends on the SPEED bit as given by the following equation:

|         | SPEED = 0 | SPEED = 1 |  |  |
|---------|-----------|-----------|--|--|
| mfactor | 128       | 256       |  |  |

| f     | f <sub>osc</sub> | _ f <sub>osc</sub>       |
|-------|------------------|--------------------------|
| MOD - | mfactor          | 128 • 2 <sup>SPEED</sup> |

| PGA SETTING | SAMPLING FREQUENCY                             |
|-------------|------------------------------------------------|
| 1, 2, 4, 8  | $f_{SAMP} = \frac{f_{OSC}}{mfactor}$           |
| 16          | $f_{SAMP} = \frac{f_{OSC} \cdot 2}{mfactor}$   |
| 32          | $f_{SAMP} = \frac{f_{OSC} \bullet 4}{mfactor}$ |
| 64, 128     | $f_{SAMP} = \frac{f_{OSC} \bullet 8}{mfactor}$ |

f<sub>SAMP</sub>—the frequency, or switching speed, of the input sampling capacitor. The value is given by one of the following equations:

f<sub>DATA</sub>—the frequency of the digital output data produced by the ADS1242 and ADS1243, f<sub>DATA</sub> is also referred to as the Data Rate.

Full-Scale Range (FSR)—as with most A/D converters, the full-scale range of the ADS1242 and ADS1243 is defined as the input, that produces the positive full-scale digital output minus the input, that produces the negative full-scale digital output.

For example, when the converter is configured with a 2.5V reference and is placed in a gain setting of 2, the full-scale range is: [1.25V (positive full-scale) minus -1.25V (negative full-scale)] = 2.5V.

Least Significant Bit (LSB) Weight—this is the theoretical amount of voltage that the differential voltage at the analog input has to change in order to observe a change in the output data of one least significant bit. It is computed as follows:

LSB Weight = 
$$\frac{\text{Full} - \text{Scale Range}}{2^{N} - 1}$$

where N is the number of bits in the digital output.

t<sub>DATA</sub>—the inverse of f<sub>DATA</sub>, or the period between each data output.

|              | +5V              | SUPPLY ANALOG INPU                                                           | IT <sup>(1)</sup> | GENERAL EQUATIONS   |                                               |                    |  |  |
|--------------|------------------|------------------------------------------------------------------------------|-------------------|---------------------|-----------------------------------------------|--------------------|--|--|
| GAIN SETTING | FULL-SCALE RANGE | DIFFERENTIAL PGA OFFSET FULL-SCALE RANGE INPUT VOLTAGES <sup>(2)</sup> RANGE |                   | FULL-SCALE<br>RANGE | DIFFERENTIAL<br>INPUT VOLTAGES <sup>(2)</sup> | PGA SHIFT<br>RANGE |  |  |
| 1            | 5V               | ±2.5V                                                                        | ±1.25V            |                     |                                               |                    |  |  |
| 2            | 2.5V             | ±1.25V                                                                       | ±0.625V           |                     |                                               |                    |  |  |
| 4            | 1.25V            | ±0.625V                                                                      | ±312.5mV          |                     |                                               |                    |  |  |
| 8            | 0.625V           | ±312.5mV                                                                     | ±156.25mV         |                     | RANGE = 0                                     |                    |  |  |
| 16           | 312.5mV          | ±156.25mV                                                                    | ±78.125mV         | V <sub>REF</sub>    | ±V <sub>REF</sub>                             | ±V <sub>REF</sub>  |  |  |
| 32           | 156.25mV         | ±78.125mV                                                                    | ±39.0625mV        | PGA                 | 2 • PGA                                       | <u> </u>           |  |  |
| 64           | 78.125mV         | ±39.0625mV                                                                   | ±19.531mV         | 1 0/1               |                                               | 441 0/1            |  |  |
| 128          | 39.0625mV        | ±19.531mV                                                                    | ±9.766mV          |                     | RANGE = 1                                     |                    |  |  |

TABLE VI. Full-Scale Range versus PGA Setting.



# **Revision History**

| DATE  | REVISION          | PAGE | SECTION              | DESCRIPTION                                                |  |  |  |  |  |
|-------|-------------------|------|----------------------|------------------------------------------------------------|--|--|--|--|--|
| 10/13 | Н                 | 21   | Application Examples | Changed Figure 9; switched plus and minus in upper op amp. |  |  |  |  |  |
| 2/07  | /07 G 10 Overview |      |                      | Changed 1st paragraph of Input Multiplexer subsection.     |  |  |  |  |  |
| 2/07  | 15 Registers      |      | Registers            | Deleted 1xxx from Mux Register definition.                 |  |  |  |  |  |
| 12/06 | F                 | 14   | Overview             | Added DSYNC Operation subsection.                          |  |  |  |  |  |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



www.ti.com

com 17-Jun-2025

### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| ADS1242IPWR           | Active     | Production    | TSSOP (PW)   16 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS<br>1242      |
| ADS1242IPWR.B         | Active     | Production    | TSSOP (PW)   16 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS<br>1242      |
| ADS1242IPWRG4         | Active     | Production    | TSSOP (PW)   16 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS<br>1242      |
| ADS1242IPWRG4.B       | Active     | Production    | TSSOP (PW)   16 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS<br>1242      |
| ADS1242IPWT           | Active     | Production    | TSSOP (PW)   16 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS<br>1242      |
| ADS1242IPWT.B         | Active     | Production    | TSSOP (PW)   16 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS<br>1242      |
| ADS1243IPWR           | Active     | Production    | TSSOP (PW)   20 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS1243          |
| ADS1243IPWR.B         | Active     | Production    | TSSOP (PW)   20 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS1243          |
| ADS1243IPWRG4         | Active     | Production    | TSSOP (PW)   20 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS1243          |
| ADS1243IPWT           | Active     | Production    | TSSOP (PW)   20 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS1243          |
| ADS1243IPWT.B         | Active     | Production    | TSSOP (PW)   20 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS1243          |
| ADS1243IPWTG4         | Active     | Production    | TSSOP (PW)   20 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ADS1243          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2025

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### OTHER QUALIFIED VERSIONS OF ADS1243:

NOTE: Qualified Version Definitions:

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS1242IPWR   | TSSOP           | PW                 | 16 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| ADS1242IPWRG4 | TSSOP           | PW                 | 16 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| ADS1242IPWT   | TSSOP           | PW                 | 16 | 250  | 180.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| ADS1243IPWR   | TSSOP           | PW                 | 20 | 2500 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| ADS1243IPWT   | TSSOP           | PW                 | 20 | 250  | 180.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |



www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| 7 III GIITOTOTO GIO TIOTIMICI |              |                 |      |      |             |            |             |
|-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| ADS1242IPWR                   | TSSOP        | PW              | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| ADS1242IPWRG4                 | TSSOP        | PW              | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| ADS1242IPWT                   | TSSOP        | PW              | 16   | 250  | 213.0       | 191.0      | 35.0        |
| ADS1243IPWR                   | TSSOP        | PW              | 20   | 2500 | 353.0       | 353.0      | 32.0        |
| ADS1243IPWT                   | TSSOP        | PW              | 20   | 250  | 213.0       | 191.0      | 35.0        |





### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated