

# NTE2764 Integrated Circuit NMOS, 64K Erasable EPROM, 200ns

## **Description:**

The NTE2764 is a 65,536-bit (8192 X 8 bit) Ultraviolet Erasable and Electrically Programmable Read-Only Memory (EPROM) in a 28-Lead DIP type package which operates from a single +5V supply, making it ideal for microprocessor applications. It features an output enable control and offers a standby mode with an attendant 67% savings in power consumption.

A distinctive feature of the NTE2764 is a separate output control, output enable  $(\overline{OE})$  from the chip enable control  $(\overline{CE})$ . The  $\overline{OE}$  control eliminates bus contention in multiple—bus microprocessor systems. The NTE2764 features fast, simple one—pulse programming controlled by TTL—level signals. Total programming time for all 65,536 bits is 420 seconds.

#### Features:

- Ultraviolet Erasable and Electrically Programmable
- Access Time: 250ns Max
- Single Location Programming
- Programmable with Single Pulse
- Low Power Dissipation: 150mA Max (Active Current) 50mA Max (Standby Current)
  - Input/Output TTL Compatible for Reading and Programming
- Single +5V Power Supply
- Three–State Outputs

# **Absolute Maximum Ratings:** $(T_A = +25^{\circ}C, \text{ Note 1 unless otherwise specified})$

| Supply Voltage, V <sub>CC</sub>                              |
|--------------------------------------------------------------|
| Supply Voltage, V <sub>PP</sub>                              |
| Output Voltage, V <sub>OUT</sub> –0.6 to +6V                 |
| Input Voltage, V <sub>IN</sub> –0.6 to +6V                   |
| Operating Temperature Range, T <sub>opr</sub> –10°C to +80°C |
| Storage Temperature Range, T <sub>sto</sub> –65°C to +125°C  |

Note 1. Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of this specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **<u>DC Electrical Characteristics:</u>** $(V_{CC} = +5V \pm 5\% \text{ unless otherwise specified})$

| Parameter                                                                  | Symbol           | Test Conditions                                                | Min      | Тур | Max                | Unit |  |  |  |
|----------------------------------------------------------------------------|------------------|----------------------------------------------------------------|----------|-----|--------------------|------|--|--|--|
| Read Mode and Standby Mode $(T_A = 0^\circ \text{ to } +70^\circ\text{C})$ |                  |                                                                |          |     |                    |      |  |  |  |
| Output High Voltage                                                        | V <sub>OH</sub>  | $I_{OH} = -400 \mu A$                                          | 2.4      | _   | _                  | V    |  |  |  |
| Output Low Voltage                                                         | V <sub>OL</sub>  | I <sub>OL</sub> = 2.1mA                                        | _        | _   | 0.45               | V    |  |  |  |
| Input High Voltage                                                         | V <sub>IH</sub>  |                                                                | 2.0      | _   | V <sub>CC</sub> +1 | V    |  |  |  |
| Input Low Voltage                                                          | V <sub>IL</sub>  |                                                                | -0.1     | _   | +0.8               | V    |  |  |  |
| Output Leakage Current                                                     | I <sub>LO</sub>  | V <sub>OUT</sub> = 5.25V                                       | _        | _   | 10                 | μΑ   |  |  |  |
| Input Leakage Current                                                      | ILI              | V <sub>IN</sub> = 5.25V                                        | _        | _   | 10                 | μΑ   |  |  |  |
| V <sub>CC</sub> Current<br>Standby                                         | I <sub>CC1</sub> | CE = V <sub>IH</sub>                                           | _        | _   | 50                 | mA   |  |  |  |
| Active                                                                     | I <sub>CC2</sub> | OE = CE = V <sub>IL</sub>                                      | _        | _   | 150                | mΑ   |  |  |  |
| Program, Program Verify, and Prog                                          | ram Inhibit      | <b>Mode</b> $(T_A = +25^{\circ} \pm 5^{\circ}C, V_{PP} = +21)$ | / ±0.5V) | )   |                    |      |  |  |  |
| Input High Voltage                                                         | V <sub>IH</sub>  |                                                                | 2.0      | _   | V <sub>CC</sub> +1 | V    |  |  |  |
| Input Low Voltage                                                          | V <sub>IL</sub>  |                                                                | -0.1     | _   | +0.8               | V    |  |  |  |
| Input Leakage Current                                                      | ILI              | $V_{IN} = V_{IL}$ or $V_{IN}$                                  | _        | _   | 10                 | μΑ   |  |  |  |
| Output High Voltage                                                        | V <sub>OH</sub>  | $I_{OH} = -400 \mu A$                                          | 2.4      | _   | _                  | V    |  |  |  |
| Output Low Voltage                                                         | V <sub>OL</sub>  | I <sub>OL</sub> = 2.1mA                                        | _        | _   | 0.45               | V    |  |  |  |
| V <sub>CC</sub> Current                                                    | I <sub>CC</sub>  |                                                                | _        | _   | 150                | mA   |  |  |  |
| V <sub>PP</sub> Current                                                    | I <sub>PP</sub>  | $\overline{CE} = V_{IL}, \overline{PGM}_{=V}IL$                | _        | _   | 30                 | mA   |  |  |  |

## **AC Electrical Characteristics:** $(V_{CC} = +5V \pm 5\% \text{ unless otherwise specified})$

| Parameter                                                                                           | Symbol           | Test Conditions           | Min | Тур | Max | Unit |  |  |
|-----------------------------------------------------------------------------------------------------|------------------|---------------------------|-----|-----|-----|------|--|--|
| Read Mode and Standby Mode ( $T_A = 0^{\circ}$ to +70°C, Note 2)                                    |                  |                           |     |     |     |      |  |  |
| Address to Output Delay                                                                             | t <sub>ACC</sub> | CE = OE = V <sub>IL</sub> | _   | _   | 250 | ns   |  |  |
| CE to Output Delay                                                                                  | t <sub>CE</sub>  | OE = V <sub>IL</sub>      | _   | _   | 250 | ns   |  |  |
| Output Enable to Output Delay                                                                       | t <sub>OE</sub>  | CE = V <sub>IL</sub>      | 10  | _   | 100 | ns   |  |  |
| Output Enable High to Output Float                                                                  | t <sub>DF</sub>  | CE = V <sub>IL</sub>      | 0   | _   | 90  | ns   |  |  |
| Address to Output Hold                                                                              | t <sub>OH</sub>  | CE = OE = V <sub>IL</sub> | 0   | _   | _   | ns   |  |  |
| Read Mode and Standby Mode ( $T_A = +25^{\circ}C \pm 5^{\circ}C$ , $V_{PP} = +21V \pm 5V$ , Note 3) |                  |                           |     |     |     |      |  |  |
| Address Setup Time                                                                                  | t <sub>AS</sub>  |                           | 2   | -   | _   | μs   |  |  |
| OE Setup Time                                                                                       | t <sub>OES</sub> |                           | 2   | _   | _   | μs   |  |  |

#### Note 2. Test Conditions:

Output Load: 1 TTL gate and  $C_L = 100 pF$  Input Rise and fall Times: 20ns

Input Rise and fall Times: 20ns
Input Pulse Levels: 0.8V to 2.2V
Timing Measurement Reference Level:

Inputs: 1.0V and 2.0V Outputs: 0.8V and 2.0V

### Note 3. Test Conditions:

Input Pulse Levels: 0.8V to 2.2V

Input Timing Reference Level: 1.0V and 2.0V Output Timing Reference Level: 0.8V and 2.0V

Input Rise and fall Times: 20ns

## AC Electrical Characteristics (Cont'd): $(V_{CC} = +5V \pm 5\% \text{ unless otherwise specified})$

| Parameter                                                                                                        | Symbol           | Test Conditions | Min | Тур | Max | Unit |  |  |
|------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-----|-----|-----|------|--|--|
| Read Mode and Standby Mode (Cont'd) $(T_A = +25^{\circ}C \pm 5^{\circ}C, V_{PP} = +21V \pm 5V, \text{ Note } 3)$ |                  |                 |     |     |     |      |  |  |
| Data Setup Time                                                                                                  | t <sub>DS</sub>  |                 | 2   | _   | _   | μs   |  |  |
| Address Hold Time                                                                                                | t <sub>AH</sub>  |                 | 0   | _   | _   | μs   |  |  |
| CE Setup Time                                                                                                    | t <sub>CES</sub> |                 | 2   | _   | _   | μs   |  |  |
| Data Hold Time                                                                                                   | t <sub>DH</sub>  |                 | 2   | _   | _   | μs   |  |  |
| Chip Enable to Output Float Delay                                                                                | t <sub>DF</sub>  |                 | 0   | _   | 130 | ns   |  |  |
| Data Valid from OE                                                                                               | t <sub>OE</sub>  |                 | -   | _   | 150 | ns   |  |  |
| Program Pulse Width                                                                                              | t <sub>PW</sub>  |                 | 45  | 50  | 55  | ms   |  |  |
| V <sub>PP</sub> Setup Time                                                                                       | t <sub>VS</sub>  |                 | 2   | _   | _   | μs   |  |  |

Note 3. Test Conditions:

Input Pulse Levels: 0.8V to 2.2V

Input Timing Reference Level: 1.0V and 2.0V Output Timing Reference Level: 0.8V and 2.0V

Input Rise and fall Times: 20ns

**Capacitance:**  $(T_A = +25^{\circ}C, f = 1MHz \text{ unless otherwise specified})$ 

| Parameter          | Symbol           | Test Conditions       | Min | Тур | Max | Unit |
|--------------------|------------------|-----------------------|-----|-----|-----|------|
| Input Capacitance  | C <sub>IN</sub>  | $V_{IN} = 0V$         | -   | -   | 6   | pF   |
| Output Capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> = 0V | -   | -   | 12  | pF   |

## Mode Selection: (Note 4)

| Mode            | CE              | OE              | PGM             | V <sub>PP</sub> | V <sub>CC</sub> | O <sub>0</sub> – O <sub>7</sub> |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------------------------------|
| Read            | $V_{IL}$        | $V_{IL}$        | V <sub>IH</sub> | V <sub>CC</sub> | V <sub>CC</sub> | D <sub>OUT</sub>                |
| Stanby          | V <sub>IH</sub> | Х               | Х               | V <sub>CC</sub> | V <sub>CC</sub> | High Z                          |
| Program         | V <sub>IL</sub> | Х               | V <sub>IL</sub> | $V_{PP}$        | V <sub>CC</sub> | D <sub>IN</sub>                 |
| Program Verify  | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{PP}$        | V <sub>CC</sub> | D <sub>OUT</sub>                |
| Program Inhibit | V <sub>IH</sub> | Х               | Х               | $V_{PP}$        | V <sub>CC</sub> | High Z                          |

Note 4. X can be either  $V_{IL}$  or  $V_{IH}$ .

#### **Function:**

The NTE2764 operates from a single +5V power supply, making it ideal for microprocessor applications.

Programming of the NTE2764 is achieved with a single 50ms TTL pulse. Total programming time for all 65,536 bits is 420 sec. Due to the simplicity of the programming requirements, devices on boards and in systems may be easily programmed without any special programmer.

The NTE2764 features a standby mode which reduces the power dissipation from a maximum active power dissipation of 788mW to a maximum standby power dissipation of 262mW. This results in a 67% savings with no increase in access time.

Erasure of the NTE2764 programmed data can be attained when exposed to light with wavelengths shorter than approximately 4,000 Angstroms. It should be noted that constant exposure to direct sunlight or room level fluorescent lighting could erase the NTE2764. Consequently, if the NTE2764 is to be exposed to these types of lighting conditions for long periods of time, its window should be masked to prevent unintentional erasure.

## Function (Cont'd):

The recommended erasure procedure for the NTE2764 is exposure to ultraviolet light with wavelengths of 2,537 Angstroms. The integrated dose (i.e. UV intensity x exposure time) for erasure should be not less than 15W–sec/cm<sup>2</sup>. The erasure time is approximately 15 to 20 minutes using an ultraviolet lamp of 12,000  $\mu$ W/cm<sup>2</sup> power rating.

During erasure, the NTE2764 should be placed within 1 inch of the lamp tubes. If the lamps have filters on the tubes, the filters should be removed before erasure.

#### **Operation:**

The five operation modes of the NTE2764 are listed in the Mode Selection table. In READ mode, the only power supply required is a +5V supply. During programming, all inputs are TTL levels except for  $V_{PP}$  which is pulsed from TTL level to 21V.

#### Read Mode:

When  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are at low (0) level, READ is set and data is available at the outputs after  $t_{\text{OE}}$  from the falling edge of  $\overline{\text{OE}}$  and  $t_{\text{ACC}}$  after setting the address.

## **Standby Mode:**

The NTE2764 is placed in standby mode with the application of a high (1) level TTL signal to the CE input. In this mode, the outputs are in a high impedance state, independent of the  $\overline{\text{OE}}$  input. The active power dissipation is reduced by 67% from 788mW to 262mW.

## **Programming:**

Programming begins with erasing all data and consequently having all bits in the high (1) level state. Data is then entered by programming a low (0) level TTL signal into the chosen bit location.

The NTE2764 is placed in programming mode by applying a low (0) level TTL signal to the  $\overline{\text{CE}}$  and  $\overline{\text{PGM}}$  with  $V_{pp}$  at +21V. The data to be programmed is applied to the output pins in 8–bit parallel form at TTL levels.

Any location can be programmed at any time, either individually, sequentially or at random.

When multiple NTE2764s are connected in parallel except for  $\overline{CE}$ , individual NTE2764 can be programmed by applying a low (0) level TTL pulse to the  $\overline{PGM}$  input of the desired NTE2764 to be programmed.

Programming of multiple NTE2764s in parallel with the same data is easily accomplished. All the like inputs are tied together and programmed by applying a low (0) level TTL pulse to the PGM inputs.

## **Programming Inhibit Mode:**

Programming multiple NTE2764 in parallel with different data is easier with the program inhibit mode. Except for  $\overline{CE}$  (or  $\overline{PGM}$ ) all like inputs (including  $\overline{OE}$ ) of the parallel NTE2764 may be common. Programming is accomplished by applying a low (0) TTL–level program pulse to the  $\overline{CE}$  (or  $\overline{PGM}$ ) input with V<sub>PP</sub> at +21V. A high (1) level applied to the CE (or  $\overline{PGM}$ ) of the other NTE2764 will inhibit it from being programmed.

## **Program Verify Mode:**

A verify should be performed on the programmed bits to determine that the data was correctly programmed. The program verify can be performed with  $\overline{CE}$  and  $\overline{OE}$  at low (0) levels and PGM at high (1) level.

### **Output Deselect:**

The data outputs of two or more NTE2764s may be wire–ORed together to the same data bus. In order to prevent bus contention problems between devices, all but the selected NTE2764s should be deselected by raising the  $\overline{CE}$  input to a TTL high.  $\overline{OE}$  input should be made common to all devices and connected to the READ line from the system control BUS. These connections offer the lowest average power consumption.

