

October 2006

# FDD4685 40V P-Channel PowerTrench® MOSFET

**–40V, –32A, 27m**Ω

#### **Features**

- Max  $r_{DS(on)}$  = 27m $\Omega$  at  $V_{GS}$  = -10V,  $I_D$  = -8.4A
- Max  $r_{DS(on)}$  = 35m $\Omega$  at  $V_{GS}$  = -4.5V,  $I_D$  = -7A
- High performance trench technology for extremely low r<sub>DS(on)</sub>
- RoHS Compliant



## **General Description**

This P-Channel MOSFET has been produced using Fairchild Semiconductor's proprietary PowerTrench<sup>®</sup> technology to deliver low  $r_{DS(on)}$  and good switching characteristic offering superior performance in application.

# **Application**

- Inverter
- Power Supplies





# MOSFET Maximum Ratings T<sub>C</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                        | Parameter             |           |             |    |  |
|-----------------------------------|--------------------------------------------------|-----------------------|-----------|-------------|----|--|
| $V_{DS}$                          | Drain to Source Voltage                          |                       |           | <b>-40</b>  | V  |  |
| $V_{GS}$                          | Gate to Source Voltage                           |                       |           | ±20         | V  |  |
|                                   | Drain Current -Continuous(Package Limited)       | T <sub>C</sub> = 25°C |           | -32         |    |  |
|                                   | -Continuous(Silicon Limited)                     | T <sub>C</sub> = 25°C | (Note 1)  | -40         | _  |  |
| ID                                | -Continuous                                      | T <sub>A</sub> = 25°C | (Note 1a) | -8.4        | A  |  |
|                                   | -Pulsed                                          |                       |           | -100        |    |  |
| E <sub>AS</sub>                   | Drain-Source Avalanche Energy                    |                       | (Note 3)  | 121         | mJ |  |
| Б                                 | Power Dissipation T <sub>C</sub> = 25°C          |                       |           | 69          | W  |  |
| $P_{D}$                           | Power Dissipation                                |                       | (Note 1a) | 3           | VV |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                       |           | -55 to +150 | °C |  |

# **Thermal Characteristics**

| $R_{\theta JC}$ | Thermal Resistance, Junction to Case    |           | 1.8 | °C/W |
|-----------------|-----------------------------------------|-----------|-----|------|
| $R_{\theta,IA}$ | Thermal Resistance, Junction to Ambient | (Note 1a) | 40  | C/VV |

### **Package Marking and Ordering Information**

| Device Marking | Device  | Package       | Reel Size | Tape Width | Quantity   |
|----------------|---------|---------------|-----------|------------|------------|
| FDD4685        | FDD4685 | D-PAK(TO-252) | 13"       | 12mm       | 2500 units |

# **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted

| Symbol                               | Parameter                                    | Test Conditions                          | Min | Тур | Max  | Units |
|--------------------------------------|----------------------------------------------|------------------------------------------|-----|-----|------|-------|
| Off Characteristics                  |                                              |                                          |     |     |      |       |
| BV <sub>DSS</sub>                    | Drain to Source Breakdown Voltage            | $I_D = -250 \mu A, V_{GS} = 0 V$         | -40 |     |      | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = -250 $\mu$ A, referenced to 25°C |     | -33 |      | mV/°C |
| I <sub>DSS</sub>                     | Zero Gate Voltage Drain Current              | $V_{DS} = -32V, V_{GS} = 0V$             |     |     | -1   | μΑ    |
| I <sub>GSS</sub>                     | Gate to Source Leakage Current               | $V_{GS} = \pm 20V$ , $V_{GS} = 0V$       |     |     | ±100 | nA    |

### On Characteristics (Note 2)

| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_{D} = -250 \mu A$            | -1 | -1.6 | -3 | V     |  |
|----------------------------------------|-------------------------------------------------------------|--------------------------------------------------|----|------|----|-------|--|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = -250 $\mu$ A, referenced to 25°C         |    | 4.9  |    | mV/°C |  |
|                                        | Static Drain to Source On Resistance                        | $V_{GS} = -10V, I_D = -8.4A$                     |    | 23   | 27 |       |  |
| r <sub>DS(on)</sub>                    |                                                             | $V_{GS} = -4.5V, I_D = -7A$                      |    | 30   | 35 | mΩ    |  |
|                                        |                                                             | $V_{GS} = -10V$ , $I_D = -8.4A$ , $T_J = 125$ °C |    | 33   | 42 |       |  |
| 9FS                                    | Forward Transconductance                                    | $V_{DS} = -5V, I_{D} = -8.4A$                    |    | 23   |    | S     |  |

## **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            | V - 20V V - 0V                            | 1790 | 2380 | pF |
|------------------|------------------------------|-------------------------------------------|------|------|----|
| C <sub>oss</sub> | Output Capacitance           | $V_{DS} = -20V, V_{GS} = 0V,$<br>f = 1MHz | 260  | 345  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance | 1 - 11VII 12                              | 140  | 205  | pF |
| $R_g$            | Gate Resistance              | f = 1MHz                                  | 4    |      | Ω  |

# **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                                                                       | 8   | 16 | ns |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----|----|----|
| t <sub>r</sub>      | Rise Time                     | $V_{DD} = -20V, I_{D} = -8.4A$<br>$-V_{GS} = -10V, R_{GEN} = 6\Omega$ | 15  | 27 | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | V <sub>GS</sub> = -10V, R <sub>GEN</sub> - 052                        | 34  | 55 | ns |
| t <sub>f</sub>      | Fall Time                     |                                                                       | 14  | 26 | ns |
| $Q_{g(TOT)}$        | Total Gate Charge             | $V_{DD} = -20V, I_D = -8.4A$                                          | 19  | 27 | nC |
| Q <sub>gs</sub>     | Gate to Source Gate Charge    | V <sub>GS</sub> = -5V                                                 | 5.6 |    | nC |
| $Q_{gd}$            | Gate to Drain "Miller" Charge |                                                                       | 6.1 |    | nC |

### **Drain-Source Diode Characteristics**

| $V_{SD}$        | Source to Drain Diode Forward Voltage | $V_{GS} = 0V, I_S = -8.4A$ (Note 2)     | -0.85 | -1.2 | V  |
|-----------------|---------------------------------------|-----------------------------------------|-------|------|----|
| t <sub>rr</sub> | Reverse Recovery Time                 | $I_{\rm F} = -8.4$ A, di/dt = 100A/µs   | 30    | 45   | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge               | I <sub>F</sub> = -0.4A, di/dt = 100A/μS | 31    | 47   | nC |

<sup>1:</sup> R<sub>0,IA</sub> is the sum of the junction-to-case and case-to- ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta JA}$  is determined by the user's board design.

a. 40°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper

b. 96°C/W when mounted on a minimum pad.

<sup>2:</sup> Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0%. 3: Starting T $_J$  = 25°C, L = 3mH, I $_{AS}$  = 9A, V $_{DD}$  = 40V, V $_{GS}$  = 10V.

# Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted



Figure 1. On Region Characteristics



Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage



Figure 3. Normalized On Resistance vs Junction Temperature



Figure 4. On-Resistance vs Gate to Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

# **Typical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



-V<sub>DS</sub>, DRAIN to SOURCE VOLTAGE (V) Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs Case Temperature



Figure 12. Single Pulse Maximum Power Dissipation

# Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted



Figure 13. Transient Thermal Response Curve

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx™                  | FACT Quiet Series™  | OCX <sup>TM</sup>        | SILENT SWITCHER®       |
|------------------------|---------------------|--------------------------|------------------------|
| ActiveArray™           | GlobalOptoisolator™ | OCXPro™                  | SMART START™           |
| Bottomless™            | GTO™                | OPTOLOGIC <sup>®</sup>   | SPM™                   |
| Build it Now™          | HiSeC™              | OPTOPLANAR™              | Stealth™               |
| CoolFET™               | I <sup>2</sup> C™   | PACMAN™                  | SuperFET™              |
| CROSSVOLT™             | i-Lo™               | POP™                     | SuperSOT™-3            |
| DOME™                  | ImpliedDisconnect™  | Power247™                | SuperSOT™-6            |
| EcoSPARK™              | IntelliMAX™         | PowerEdge™               | SuperSOT™-8            |
| E <sup>2</sup> CMOS™   | ISOPLANAR™          | PowerSaver™              | SyncFET™               |
| EnSigna™               | LittleFET™          | PowerTrench <sup>®</sup> | TCM™                   |
| FACT™                  | MICROCOUPLER™       | QFET <sup>®</sup>        | TinyBoost™             |
| FAST <sup>®</sup>      | MicroFET™           | QS™                      | TinyBuck™              |
| FASTr™                 | MicroPak™           | QT Optoelectronics™      | TinyPWM™               |
| FPS™                   | MICROWIRE™          | Quiet Series™            | TinyPower™             |
| FRFET™                 | MSX™                | RapidConfigure™          | TinyLogic <sup>®</sup> |
|                        | MSXPro™             | RapidConnect™            | TINYOPTO™              |
| Across the board. Arou | nd the world.™      | μSerDes™                 | TruTranslation™        |
| The Power Franchise®   |                     | ScalarPump™              | UHC™                   |

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

Programmable Active Droop™

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

UniFET™ UltraFET® VCX™ Wire™

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. 120