### SY84113BU



### Low Power 2.5V 1.25Gbps Limiting Post Amplifier with Ultra Wide LOS Range

### **General Description**

The SY84113BU low power limiting post amplifier is designed for use in fiber-optic optical modules for multirate applications up to 1.25Gbps. The device connects to a typical transimpedance amplifier (TIA) and can produce output signals to CML-level waveforms. Intended for the GbE and Fibre Channel applications, the SY84113BU offers a wide loss-of-signal (LOS) range. It is able to detect input signals for as low as 5mVpp and as high as 100mVpp. The SY84113BU is intended to be used in AC-coupled input applications.

The SY84113BU generates a LOS open-collector TTL output. A programmable LOS level set pin (LOS<sub>LVL</sub>) sets the sensitivity of the input amplitude detection. LOS asserts high if the input amplitude falls below the threshold set by LOS<sub>LVL</sub> and de-asserts low otherwise. The enable input (/EN) de-asserts the true output signal without removing the input signal. The LOS output can be fed back to the /EN input to implement the squelch function that maintains output stability under an LOS condition.

The SY84113BU operates on a single 2.5V power supply and offers ultra-low power consumption. This device is perfectly suited to meet the stringent power requirements of the CSFP/SFP/SFF optical modules.

All support documentation can be found on Micrel's website at: <a href="https://www.micrel.com">www.micrel.com</a>.

### **Features**

- Ultra-wide loss-of-signal (LOS) range (5mVpp to 100mVpp)
- Single 2.5V power supply
- Ultra-low power consumption (55mW typical)
- 125Mbps to 1.25 Gbps operation
- Low-noise CML data outputs
- TTL /EN input
- Programmable LOS level (LOS<sub>LVL</sub>)
- Internal 50Ω termination
- Available in a tiny 3mm x 3mm QFN package
- Extensive temperature range (–40°C to +95°C)

### **Applications**

- Gigabit Ethernet
- Fibre Channel
- GEPON

### **Markets**

- Datacom/telecom
- · Compact SFP/SFF optical transceiver
- SFP/SFF optical transceiver

## **Typical Application**



Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

August 11, 2015 Revision 2.0 <a href="mailto:hbwhelp@micrel.com">hbwhelp@micrel.com</a> or (408) 955-1690

# **Ordering Information**

| Part Number                  | Package Type | Operating Range Package Marking |                                      | Lead Finish    |
|------------------------------|--------------|---------------------------------|--------------------------------------|----------------|
| SY84113BUMG                  | QFN-16       | Industrial                      | 113B with Pb-Free Bar-Line Indicator | NiPdAu Pb-Free |
| SY84113BUMGTR <sup>(1)</sup> | QFN-16       | Industrial                      | 113B with Pb-Free Bar-Line Indicator | NiPdAu Pb-Free |

#### Notes:

# **Pin Configuration**



16-Pin (3mm × 3mm) QFN-16

# **Pin Description**

| Pin Number            | Pin Name         | Туре                         | Pin Function                                                                                                                                                   |
|-----------------------|------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15                    | /EN TTL Input of |                              | /Enable: This input enables the outputs when LOW. Internally connected to a $25 k\Omega$ pull-up resistor and will default to a logic HIGH state if left open. |
| 1, 4                  | DIN, /DIN        | Data Input                   | Differential data inputs. Each input is internally terminated to the VREF pin by a $50\Omega$ resistor.                                                        |
| 6                     | VREF             |                              | Reference Voltage: Place 0.1uF capacitor to Vcc to help stabilize LOSLVL.                                                                                      |
| 14                    | LOSLVL           | DC Input                     | Loss-of-Signal Level Set. A resistor from this pin to V <sub>CC</sub> sets the threshold for the data input amplitude at which LOS will be asserted.           |
| 2, 3, 10,<br>11, ePad | GND              | Ground                       | Device Ground. Exposed pad (ePad) must be connected to PCB ground plane.                                                                                       |
| 7                     | LOS              | Open-Collector<br>TTL Output | Loss-of-signal: asserts high when the data input amplitude falls below the threshold set by $LOS_LVL$ .                                                        |
| 12, 9                 | /DOUT, DOUT      | CML Output                   | Differential data outputs. Unused output should be terminated $50\Omega$ to VCC.                                                                               |
| 5, 8, 13, 16          | VCC              | Positive Rail                | Positive power supply Bypass with a 0.1uF    0.01uF low-ESR capacitor as close to VCC pin as possible.                                                         |

<sup>1.</sup> Tape and Reel.

# **Absolute Maximum Ratings**(2)

| Supply Voltage (V <sub>CC</sub> )     | 0V to +4.0V           |
|---------------------------------------|-----------------------|
| Input Voltage (DIN, /DIN)             | 0 to V <sub>CC</sub>  |
| Output Current (I <sub>OUT</sub> )    | ±25mA                 |
| EN Voltage                            | 0 to V <sub>CC</sub>  |
| V <sub>REF</sub> Current              | 800µA to +500µA       |
| LOS <sub>LVL</sub> Voltage            | $V_{REF}$ to $V_{CC}$ |
| Lead Temperature (soldering, 20s)     | 260°C                 |
| Storage Temperature (T <sub>s</sub> ) | 65°C to +150°C        |

# Operating Ratings<sup>(3)</sup>

| Ambient Temperature (T <sub>A</sub> )40°C to +95    | 5V |
|-----------------------------------------------------|----|
|                                                     | °C |
| Junction Temperature (T <sub>J</sub> )–40°C to +120 | °C |
| Package Thermal Resistance <sup>(4)</sup>           |    |
| (θ <sub>JA</sub> ) Still-Air60°C                    | /W |
| (ψ <sub>JB</sub> )33°C                              | /W |

### **DC Electrical Characteristics**

 $V_{CC} = 2.5 \pm 5\%$ ;  $T_A = -40$ °C to +95°C, typical values at  $V_{CC} = 2.5$ V,  $T_A = 25$ °C.

| Symbol             | Parameter                        | Condition                     | Min.                    | Тур.                    | Max.                    | Units |
|--------------------|----------------------------------|-------------------------------|-------------------------|-------------------------|-------------------------|-------|
| Icc                | Power Supply Current             | Outputs terminated 50Ω to Vcc |                         | 22                      | 35                      | mA    |
| LOS <sub>LVL</sub> | LOS <sub>LVL</sub> Voltage       |                               | $V_{REF}$               |                         | V <sub>CC</sub>         | V     |
| Vон                | DOUT, /DOUT<br>HIGH Voltage      |                               | V <sub>CC</sub> - 0.020 | V <sub>CC</sub> - 0.005 | Vcc                     | V     |
| V <sub>OL</sub>    | DOUT, /DOUT<br>LOW Voltage       |                               | V <sub>CC</sub> - 0.475 | V <sub>CC</sub> - 0.400 | V <sub>CC</sub> - 0.350 | V     |
| V <sub>REF</sub>   | Reference Voltage                |                               |                         | Vcc - 0.6               |                         | V     |
| Z <sub>0</sub>     | Single-Ended<br>Output Impedance |                               | 40                      | 50                      | 60                      | Ω     |
| Zı                 | Single-Ended<br>Input Impedance  |                               | 40                      | 50                      | 60                      | Ω     |

### **TTL DC Electrical Characteristics**

 $V_{CC} = 2.5 \pm 5\%$ ;  $T_A = -40$ °C to +95°C, typical values at  $V_{CC} = 2.5$ V,  $T_A = 25$ °C.

| Symbol          | Parameter              | Condition              | Min. | Тур. | Max. | Units |
|-----------------|------------------------|------------------------|------|------|------|-------|
| V <sub>IH</sub> | /EN Input HIGH Voltage |                        | 2.0  |      | Vcc  | V     |
| V <sub>IL</sub> | /EN Input LOW Voltage  |                        |      |      | 0.8  | V     |
| I <sub>IH</sub> | /EN Input HIGH Current | $V_{IN} = V_{CC}$      |      |      | 20   | μΑ    |
| I <sub>IL</sub> | /EN Input LOW Current  | V <sub>IN</sub> = 0.5V | -0.3 |      |      | mA    |
| V <sub>OH</sub> | LOS Output HIGH Level  | Vcc = 2.5V. IOH < 50uA | 2    |      |      | V     |
| V <sub>OL</sub> | LOS Output LOW Level   | IOL = 2mA              |      |      | 0.5  | V     |

### Notes:

- 2. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- 3. The datasheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 4. Package Thermal Resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB.  $\psi_{JB}$  uses a 4-layer and  $\theta_{JA}$  in still air unless otherwise stated.

### **AC Electrical Characteristics**

 $V_{CC}$  = 2.5 ±5%;  $T_A$  = -40°C to +95°C, typical values at  $V_{CC}$  = 2.5V,  $T_A$  = 25°C.;  $R_{Load}$  = 50 $\Omega$  to  $V_{CC}$ ;

| Symbol              | Parameter                         | Condition                      | Min. | Тур. | Max. | Units             |
|---------------------|-----------------------------------|--------------------------------|------|------|------|-------------------|
|                     | Output Rise/Fall Time             | Note 5                         |      | 150  | 260  | 20                |
| $t_r$ , $t_f$       | (20% to 80%)                      | Note 5                         |      | 150  | 260  | ps                |
| 4                   | Deterministic                     | Note 6                         |      | 15   |      | PSPP              |
| t <sub>JITTER</sub> | Random                            | Note 7                         |      | 5    |      | ps <sub>RMS</sub> |
| $V_{ID}$            | Differential Input Voltage Swing  |                                | 5    |      | 1800 | $mV_{PP}$         |
| V <sub>OD</sub>     | Differential Output Voltage Swing | Note 5                         | 700  | 800  | 950  | $mV_{PP}$         |
| T <sub>OFF</sub>    | LOS Release Time                  | Note 10                        |      | 2    | 10   | μS                |
| T <sub>ON</sub>     | LOS Assert Time                   | Note 10                        |      | 2    | 10   | μS                |
| LOS <sub>AL</sub>   | Low LOS Assert Level              | $R_{LOSLVL} = 10k\Omega^{(8)}$ |      | 3.9  |      | mV <sub>PP</sub>  |
| LOS <sub>DL</sub>   | Low LOS De-assert Level           | $R_{LOSLVL} = 10k\Omega^{(8)}$ |      | 5.6  |      | $mV_{PP}$         |
| HYS∟                | Low LOS Hysteresis                | $R_{LOSLVL} = 10k\Omega^{(8)}$ | 2    | 3.1  | 4.5  | dB                |
| LOS <sub>AM</sub>   | Medium LOS Assert Level           | $R_{LOSLVL} = 5k\Omega^{(8)}$  | 7    | 9.2  |      | mV <sub>PP</sub>  |
| LOS <sub>DM</sub>   | Medium LOS De-assert Level        | $R_{LOSLVL} = 5k\Omega^{(8)}$  |      | 13.6 | 16   | mV <sub>PP</sub>  |
| HYS <sub>M</sub>    | Medium LOS Hysteresis             | $R_{LOSLVL} = 5k\Omega^{(9)}$  | 2    | 3.4  | 4.5  | dB                |
| LOS <sub>AH</sub>   | High LOS Assert Level             | $R_{LOSLVL} = 100\Omega^{(8)}$ | 60   | 73   |      | mV <sub>PP</sub>  |
| LOS <sub>DH</sub>   | High LOS De-assert Level          | $R_{LOSLVL} = 100\Omega^{(8)}$ |      | 103  | 130  | mV <sub>PP</sub>  |
| HYS <sub>H</sub>    | High LOS Hysteresis               | $R_{LOSLVL} = 100\Omega^{(9)}$ | 2    | 3.0  | 4.5  | dB                |
| B <sub>-3dB</sub>   | 3dB Bandwidth                     |                                |      | 850  |      | MHz               |
| $A_{V(Diff)}$       | Differential Voltage Gain         |                                |      | 38   |      | dB                |
| S <sub>21</sub>     | Single-Ended Small-Signal Gain    |                                | 26   | 32   |      | dB                |

#### Notes:

- 5. Amplifier in limiting mode. Input is a 200MHz square wave.
- 6. Deterministic jitter measured using 1.250 Gbps K28.5 pattern,  $V_{ID} = 60 \text{mV}_{PP}$ .
- 7. Random jitter measured using 1.250Gbps K28.7 pattern,  $V_{ID} = 60 \text{mV}_{PP}$ .
- 8. See "Typical Operating Characteristics" for a graph showing how to choose a particular R<sub>LOSLVL</sub> for a particular LOS assert and its associated de-assert amplitude.
- 9. This specification defines electrical hysteresis as 20log (LOS De-Assert/LOS Assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2 depending upon the level of received optical power and ROSA characteristics. Based on that ratio, the optical hysteresis corresponding to the electrical hysteresis range 2dB-4.5 dB, shown in the AC characteristics table, will be 1dB-3dB Optical Hysteresis.
- 10. In real world applications, the LOS Release/Assert time can be strongly influenced by the RC time constant of the AC-coupling cap and the 50Ω input termination. To keep this time low, use a decoupling cap with the lowest value that is allowed by the data rate and the number of consecutive identical bits in the application (typical values are in the range of 0.001μF to 1.0μF).

### **Typical Functional Characteristics**

 $V_{CC}$  = 2.5 ±5%;  $T_A$  = -40°C to +95°C, typical values at  $V_{CC}$  = 2.5V,  $T_A$  = 25°C.;  $R_{Load}$  = 50 $\Omega$  to  $V_{CC}$ .



### **Typical Operating Characteristics**

 $V_{CC}$  = 2.5 ±5%;  $T_A$  = -40°C to +95°C, typical values at  $V_{CC}$  = 2.5V,  $T_A$  = 25°C.;  $R_{Load}$  = 50 $\Omega$  to  $V_{CC}$ .





# **Functional Block Diagram**



### **Functional Description**

The SY84113BU is a high-sensitivity limiting post amplifier that operates from a single +2.5V power supply over temperatures from -40°C to +85°C. Signals with data rates up to 1.25Gbps, and as small as 5mVpp, can be amplified. Figure 1 shows the allowed input voltage swing. The SY84113BU generates a LOS output signal that can be fed back to /EN for output stability in the absence of a signal at the input. LOS<sub>LVL</sub> sets the sensitivity of the input amplitude detection. SY84113BU offers ultra wide LOS detection range. This allows the device to be used in multiple AC-coupled applications.

### Input Amplifier/Buffer

Figure 2 shows a simplified schematic of the input stage. The high-sensitivity of the input amplifier can detect and amplify AC-coupled signals as small as 5mV<sub>pp</sub> to full CML output level. The input stage also can allow signals as large as 1800mV<sub>pp</sub>. Input signals are amplified with a typically 38dB differential voltage gain until they reach the limiting mode of the amplifier. SY84113BU outputs in standard 400mV CML output levels.

### **Output Buffer**

The SY84113BU's CML output buffer is designed to drive  $50\Omega$  lines and is internally terminated with  $50\Omega$  to VCC. Figure 3 shows a schematic of the output stage.

#### Loss-of-Signal (LOS)

The SY84113BU generates a chatter-free LOSs-ofsignal (LOS) open-collector TTL output as shown in Figure 4. LOS is used to determine that the input amplitude is too small to be considered as a valid input. LOS asserts high if the input amplitude falls below the threshold set by LOSLVL and de-asserts low otherwise. LOS can be fed back to the enable (/EN) input to maintain output stability under a LOSs of signal condition. /EN de-asserts low the true output signal without removing the input signals. Typically, 3dB LOS hysteresis is provided to prevent chattering.

### LOS Level Set

A programmable LOS level set pin (LOS<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between V<sub>CC</sub> and LOS<sub>LVL</sub> sets the voltage at LOS<sub>LVL</sub>. This voltage ranges from V<sub>CC</sub> to VREF. The external resistor creates a voltage divider between V<sub>CC</sub> and VREF, as shown in Figure 5.

#### **Hysteresis**

The SY84113BU provides typically 3dB LOS electrical hysteresis, which is defined as 20log (VINLOS-Assert / VIN<sub>LOS-De-Assert</sub>). Because the relationship between the voltage out of the ROSA to optical power at its input is linear, the optical hysteresis will be typically half of the electrical hysteresis reported in the datasheet, but in practice the ratio between electrical and optical hysteresis is found to be within the range 1.5 - 1.8. Thus 3dB electrical hysteresis will correspond to an optical hysteresis within the range 1.7dB - 2dB.



Figure 1. VIS and VID Definition



Figure 2. Input Structure



Figure 4. LOS Output Structure



Figure 3. Output Structure



Figure 5. LOS<sub>LVL</sub> Setting Circuit Note: Recommended value for  $R_{LOSLVL}$  is  $15k\Omega$  or less.

# Package Information and Recommended Land Pattern<sup>(11)</sup>







BOTTOM VIEW NOTE: 1, 2, 3



SIDE VIEW NOTE: 1, 2, 3

#### NOTE:

- 1. MAX PACKAGE WARPAGE IS 0.05 MM
- 2. MAX ALLOWABLE BURR IS 0.076 MM IN ALL 3. PIN #1 IS ON TOP WILL BE LASER MARKED IN ALL DIRECTIONS

- 4. RED CIRCLE IN LAND PATTERN INDICATE THERMAL VIA. SIZE SHOULD BE 0.30-0.35 MM IN DIAMETER AND SHOULD BE CONNECTED TO GND FOR MAX THERMAL PERFORMANCE 5. GREEN RECTANGLES (SHADED AREA) Indicate SOLDER STENCIL OPENING ON EXPOSED SIZE SHOULD BE 0.60×0.60 MM IN SIZE, 0.20 MM SPACING.

#### 16-Pin (3mm × 3mm) QFN (QFN-16)

#### Note:

11. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com.

# Package Information and Recommended Land Pattern<sup>(11)</sup> (Continued)

# RECOMMENDED LAND PATTERN



STACKED-UP



#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high performance linear and power, LAN, and timing & communications markets. The Company's products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2010 Micrel, Incorporated.