



## e-trim™ 20MHz, High Precision CMOS Operational Amplifier

### FEATURES

- **OFFSET:**  $15\mu\text{V}$  (typ),  $150\mu\text{V}$  (max)
- **DRIFT:**  $0.3\mu\text{V}/^\circ\text{C}$  (typ),  $1.5\mu\text{V}/^\circ\text{C}$  (max)
- **BANDWIDTH:** 20MHz
- **SLEW RATE:**  $30\text{V}/\mu\text{s}$
- **BIAS CURRENT:**  $500\text{pA}$  (max)
- **LOW NOISE:**  $6\text{nV}/\sqrt{\text{Hz}}$  at 100kHz
- **THD+N:** 0.0003% at 1kHz
- **QUIESCENT CURRENT:** 4.3mA/ch
- **SUPPLY VOLTAGE:** 4V to 12V
- **SHUTDOWN MODE (OPA728):** 6 $\mu\text{A}$

### APPLICATIONS

- OPTICAL NETWORKING
- TRANSIMPEDANCE AMPLIFIERS
- INTEGRATORS
- ACTIVE FILTERS
- A/D CONVERTER DRIVERS
- I/V CONVERTER FOR DACs
- HIGH PERFORMANCE AUDIO
- PROCESS CONTROL
- TEST EQUIPMENT

### OPAx727 AND OPAx728 RELATED PRODUCTS

| FEATURES                                                                               | PRODUCT                |
|----------------------------------------------------------------------------------------|------------------------|
| 20MHz, 3mV, $4\mu\text{V}/^\circ\text{C}$<br>(non-e-trim version of OPA727)            | <a href="#">OPA725</a> |
| 20MHz, 3mV, $4\mu\text{V}/^\circ\text{C}$ , Shutdown<br>(non-e-trim version of OPA728) | <a href="#">OPA726</a> |



### DESCRIPTION

The OPA727 and OPA728 series op amps use a state-of-the-art 12V analog CMOS process and e-trim, a package-level trim, offering outstanding dc precision and ac performance. The extremely low offset ( $150\mu\text{V}$  max) and drift ( $1.5\mu\text{V}/^\circ\text{C}$ ) are achieved by trimming the IC digitally after packaging to avoid the shift in parameters as a result of stresses during package assembly. To correct for offset drift, the OPA727 and OPA728 family is trimmed over temperature. The devices feature very high CMRR and open-loop gain to minimize errors.

Excellent ac characteristics, such as 20MHz GBW,  $30\text{V}/\mu\text{s}$  slew rate and 0.0003% THD+N make the OPA727 and OPA728 well-suited for communication, high-end audio, and active filter applications. With a bias current of less than  $500\text{pA}$ , they are well suited for use as transimpedance (I/V-conversion) amplifiers for monitoring optical power in ONET applications.

Optimized for single-supply operation up to 12V, the input common-mode range extends to GND for true single-supply functionality. The output swings to within  $150\text{mV}$  of the rails, maximizing dynamic range. The low quiescent current of 4.3mA makes it well-suited for use in battery-operated equipment. The OPA728 shutdown version reduces the quiescent current to typically  $6\mu\text{A}$  and features a reference pin for easy shutdown operation with standard CMOS logic in dual-supply applications.

For ease of use, the OPA727 and OPA728 op amp families are fully specified and tested over the supply range of 4V to 12V. The OPA727 (single) and OPA728 (single with shutdown) are available in MSOP-8 and DFN-8; the OPA2727 (dual) is available in DFN-8 and SO-8; and the quad version OPA4727 in TSSOP-14. All versions are specified for operation from  $-40^\circ\text{C}$  to  $+125^\circ\text{C}$ .



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

e-trim is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **PACKAGE/ORDERING INFORMATION<sup>(1)</sup>**

| PRODUCT             | PACKAGE-LEAD | PACKAGE DESIGNATOR | PACKAGE MARKING |
|---------------------|--------------|--------------------|-----------------|
| <b>Non-Shutdown</b> |              |                    |                 |
| OPA727              | MSOP-8       | DGK                | AUE             |
|                     | DFN-8        | DRB                | NSF             |
| OPA2727             | DFN-8        | DRB                | NSD             |
|                     | SO-8         | D                  | O2727A          |
| OPA4727             | TSSOP-14     | PW                 | OPA4727         |
| <b>Shutdown</b>     |              |                    |                 |
| OPA728              | MSOP-8       | DGK                | AUF             |
|                     | DFN-8        | DRB                | NSG             |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at [www.ti.com](http://www.ti.com).

#### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

|                                     |                        | <b>OPA727, OPA2727<br/>OPA4727, OPA728</b> | <b>UNIT</b> |
|-------------------------------------|------------------------|--------------------------------------------|-------------|
| Supply Voltage                      |                        | +13.2                                      | V           |
| Signal Input Terminals              | Voltage <sup>(2)</sup> | −0.5 to (V+) + 0.5                         | V           |
|                                     | Current <sup>(2)</sup> | ±10                                        | mA          |
| Output Short-Circuit <sup>(3)</sup> |                        | Continuous                                 |             |
| Operating Temperature               |                        | −55 to +125                                | °C          |
| Storage Temperature                 |                        | −55 to +150                                | °C          |
| Junction Temperature                |                        | +150                                       | °C          |
| ESD Rating                          | Human Body Model       | 2000                                       | V           |
|                                     | Charged Device Model   | 1000                                       | V           |

- (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.
- (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current limited to 10mA or less.
- (3) Short-circuit to ground, one amplifier per package.

## PIN CONFIGURATIONS



### Notes:

1. NC denotes no internal connection.
2. Connect thermal die pad to V-.
3. REF is the reference voltage for ENABLE pin.

**ELECTRICAL CHARACTERISTICS:  $V_S = +4V$  to  $+12V$  or  $V_S = \pm 2V$  to  $\pm 6V$** 
**Boldface** limits apply over the specified temperature range,  $T_A = -40^\circ\text{C}$  to  $+125^\circ\text{C}$ .

At  $T_A = +25^\circ\text{C}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S/2$ , and  $V_{\text{OUT}} = V_S/2$ , unless otherwise noted.

| PARAMETER                                                                                                          | CONDITIONS          | OPA727, OPA728,<br>OPA2727, OPA4727                                                                                                    |                             |                                | UNIT                                                                              |
|--------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------|-----------------------------------------------------------------------------------|
|                                                                                                                    |                     | MIN                                                                                                                                    | TYP                         | MAX                            |                                                                                   |
| <b>OFFSET VOLTAGE</b>                                                                                              |                     |                                                                                                                                        |                             |                                |                                                                                   |
| Input Offset Voltage<br>OPA727 DFN, OPA728 DFN Packages<br>OPA727 MSOP, OPA728 MSOP Packages<br>OPA2727<br>OPA4727 | $V_{\text{OS}}$     | $V_S = \pm 5V, V_{\text{CM}} = 0V$                                                                                                     | 15<br>15<br>15<br>15<br>15  | 150<br>300<br>150<br>175<br>15 | $\mu\text{V}$<br>$\mu\text{V}$<br>$\mu\text{V}$<br>$\mu\text{V}$<br>$\mu\text{V}$ |
| Drift                                                                                                              | $dV_{\text{OS}}/dT$ | $0^\circ\text{C}$ to $+85^\circ\text{C}$<br><b><math>-40^\circ\text{C}</math> to <math>+125^\circ\text{C}</math></b>                   | 0.3<br><b>0.6</b>           | 1.5<br>3                       | $\mu\text{V}/^\circ\text{C}$<br><b><math>\mu\text{V}/^\circ\text{C}</math></b>    |
| vs Power Supply<br><b>Over Temperature</b>                                                                         | $PSRR$              | $V_S = \pm 2V$ to $\pm 6V, V_{\text{CM}} = V-$<br><b><math>V_S = \pm 2V</math> to <math>\pm 6V, V_{\text{CM}} = V-</math></b>          | 30                          | 150<br><b>150</b>              | $\mu\text{V}/\text{V}$<br><b><math>\mu\text{V}/\text{V}</math></b>                |
| Channel Separation, dc                                                                                             |                     |                                                                                                                                        | 1                           |                                | $\mu\text{V}/\text{V}$                                                            |
| <b>INPUT BIAS CURRENT</b>                                                                                          |                     |                                                                                                                                        | $\pm 85$                    | $\pm 500$                      | pA                                                                                |
| Input Bias Current<br><b>Over Temperature</b>                                                                      |                     |                                                                                                                                        | See Typical Characteristics |                                |                                                                                   |
| Input Offset Current                                                                                               | $I_{\text{OS}}$     |                                                                                                                                        | $\pm 10$                    | $\pm 100$                      | pA                                                                                |
| <b>NOISE</b>                                                                                                       |                     |                                                                                                                                        |                             |                                |                                                                                   |
| Input Voltage Noise, $f = 0.1\text{Hz}$ to $10\text{Hz}$                                                           | $e_n$               | $V_S = \pm 6V, V_{\text{CM}} = 0V$                                                                                                     | 10                          |                                | $\mu\text{V}_{\text{PP}}$                                                         |
| Input Voltage Noise Density, $f = 10\text{kHz}$                                                                    | $e_n$               | $V_S = \pm 6V, V_{\text{CM}} = 0V$                                                                                                     | 10                          |                                | $\text{nV}/\sqrt{\text{Hz}}$                                                      |
| Input Voltage Noise Density, $f = 100\text{kHz}$                                                                   | $e_n$               | $V_S = \pm 6V, V_{\text{CM}} = 0V$                                                                                                     | 6                           |                                | $\text{nV}/\sqrt{\text{Hz}}$                                                      |
| Input Current Noise Density, $f = 1\text{kHz}$                                                                     | $i_n$               | $V_S = \pm 6V, V_{\text{CM}} = 0V$                                                                                                     | 2.5                         |                                | $\text{fA}/\sqrt{\text{Hz}}$                                                      |
| <b>INPUT VOLTAGE RANGE</b>                                                                                         |                     |                                                                                                                                        |                             |                                |                                                                                   |
| Common-Mode Voltage Range                                                                                          | $V_{\text{CM}}$     |                                                                                                                                        | $(V-)$                      | $(V+)-2.5$                     | V                                                                                 |
| Common-Mode Rejection Ratio<br><b>Over Temperature</b>                                                             | $CMRR$              | $(V-) \leq V_{\text{CM}} \leq (V+) - 2.5V$<br><b><math>(V-) \leq V_{\text{CM}} \leq (V+) - 2.5V</math></b>                             | 86<br><b>84</b>             | 94                             | <b>dB</b>                                                                         |
| <b>Over Temperature</b>                                                                                            |                     | $(V-) \leq V_{\text{CM}} \leq (V+) - 3V$<br><b><math>(V-) \leq V_{\text{CM}} \leq (V+) - 3V</math></b>                                 | 94<br><b>84</b>             | 100                            | <b>dB</b>                                                                         |
| <b>INPUT IMPEDANCE</b>                                                                                             |                     |                                                                                                                                        |                             |                                |                                                                                   |
| Differential                                                                                                       |                     |                                                                                                                                        | $10^{11} \parallel 5$       |                                | $\Omega \parallel \text{pF}$                                                      |
| Common-Mode                                                                                                        |                     |                                                                                                                                        | $10^{11} \parallel 4$       |                                | $\Omega \parallel \text{pF}$                                                      |
| <b>OPEN-LOOP GAIN</b>                                                                                              |                     |                                                                                                                                        |                             |                                |                                                                                   |
| Open-Loop Voltage Gain<br><b>Over Temperature</b>                                                                  | $A_{\text{OL}}$     | $R_L = 100\text{k}\Omega, 0.15V < V_O < (V+) - 0.15V$<br><b><math>R_L = 100\text{k}\Omega, 0.15V &lt; V_O &lt; (V+) - 0.15V</math></b> | 110<br><b>100</b>           | 120                            | <b>dB</b>                                                                         |
| <b>Over Temperature, OPA727, OPA728</b>                                                                            |                     | $R_L = 1\text{k}\Omega, 0.25V < V_O < (V+) - 0.25V$<br><b><math>R_L = 1\text{k}\Omega, 0.25V &lt; V_O &lt; (V+) - 0.25V</math></b>     | 106<br><b>96</b>            | 116                            | <b>dB</b>                                                                         |
| <b>Over Temperature, OPA2727, OPA4727</b>                                                                          |                     | $R_L = 1\text{k}\Omega, 0.35V < V_O < (V+) - 0.35V$                                                                                    | <b>96</b>                   |                                | <b>dB</b>                                                                         |
| <b>FREQUENCY RESPONSE</b>                                                                                          |                     |                                                                                                                                        |                             |                                |                                                                                   |
| Gain-Bandwidth Product                                                                                             | $GBW$               | $C_L = 20 \text{ pF}$                                                                                                                  |                             | 20                             | MHz                                                                               |
| Slew Rate                                                                                                          | $SR$                | $G = +1$                                                                                                                               |                             | 30                             | $\text{V}/\mu\text{s}$                                                            |
| Settling Time, 0.1%<br>0.01%                                                                                       | $t_s$               | $V_S = \pm 6V, 5\text{V Step}, G = +1$<br>$V_S = \pm 6V, 5\text{V Step}, G = +1$                                                       |                             | 350<br>450                     | ns<br>ns                                                                          |
| Overload Recovery Time                                                                                             |                     | $V_{\text{IN}} \times \text{Gain} > V_S$                                                                                               |                             | 50                             | ns                                                                                |
| Total Harmonic Distortion + Noise                                                                                  | $THD+N$             | $V_S = \pm 6V, V_{\text{OUT}} = 2V_{\text{RMS}}, R_L = 600\Omega, G = +1, f = 1\text{kHz}$                                             |                             | 0.003                          | %                                                                                 |

**ELECTRICAL CHARACTERISTICS:  $V_S = +4V$  to  $+12V$  or  $V_S = \pm 2V$  to  $\pm 6V$  (continued)**

**Boldface** limits apply over the specified temperature range,  $T_A = -40^\circ\text{C}$  to  $+125^\circ\text{C}$ .

At  $T_A = +25^\circ\text{C}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S/2$ , and  $V_{\text{OUT}} = V_S/2$ , unless otherwise noted.

| PARAMETER                                | CONDITIONS                                                                         | OPA727, OPA728,<br>OPA2727, OPA4727 |             |                                   | UNIT                      |
|------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------|-------------|-----------------------------------|---------------------------|
|                                          |                                                                                    | MIN                                 | TYP         | MAX                               |                           |
| <b>OUTPUT</b>                            |                                                                                    |                                     |             |                                   |                           |
| Voltage Output Swing from Rail           |                                                                                    |                                     |             |                                   |                           |
| Over Temperature                         | $R_L = 100\text{k}\Omega$ , $A_{OL} > 110\text{dB}$                                | 100                                 | 150         |                                   | mV                        |
| Over Temperature, OPA727, OPA728         | <b><math>R_L = 100\text{k}\Omega</math>, <math>A_{OL} &gt; 100\text{dB}</math></b> |                                     | <b>150</b>  |                                   | mV                        |
| Over Temperature, OPA2727, OPA4727       | $R_L = 1\text{k}\Omega$ , $A_{OL} > 106\text{dB}$                                  | 200                                 | 250         |                                   | mV                        |
| Output Current                           | $R_L = 1\text{k}\Omega$ , $A_{OL} > 96\text{dB}$                                   |                                     |             | <b>250</b>                        | mV                        |
| Short-Circuit Current                    | $R_L = 1\text{k}\Omega$ , $A_{OL} > 96\text{dB}$                                   |                                     |             | <b>350</b>                        | mV                        |
| Capacitive Load Drive                    | $ V_S - V_{\text{OUT}}  < 1\text{V}$                                               |                                     |             |                                   |                           |
| Open-Loop Output Impedance               | $f = 1\text{MHz}$ , $I_O = 0$                                                      | 40                                  |             |                                   | $\Omega$                  |
| <b>ENABLE/SHUTDOWN (OPA728)</b>          |                                                                                    |                                     |             |                                   |                           |
| $t_{\text{OFF}}$                         |                                                                                    |                                     | 5           |                                   | $\mu\text{s}$             |
| $t_{\text{ON}}$                          |                                                                                    |                                     | 80          |                                   | $\mu\text{s}$             |
| Enable Reference (Ref Pin) Voltage Range |                                                                                    | V <sub>–</sub>                      |             | $(V_+) - 2$                       | V                         |
| $V_L$ (amplifier is disabled)            |                                                                                    |                                     |             | $< V_{\text{DGND}} + 0.8\text{V}$ | V                         |
| $V_H$ (amplifier is enabled)             |                                                                                    |                                     |             |                                   | V                         |
| Input Bias Current of Enable Pin         |                                                                                    |                                     | 5           |                                   | pA                        |
| $I_{\text{QSD}}$                         | Amplifier Disabled                                                                 |                                     | 6           | 15                                | $\mu\text{A}$             |
| <b>POWER SUPPLY</b>                      |                                                                                    |                                     |             |                                   |                           |
| Specified Voltage Range                  | $V_S$                                                                              | 4                                   |             | 12                                | V                         |
| Operating Voltage Range                  | $V_S$                                                                              |                                     | 3.5 to 13.2 |                                   | V                         |
| Quiescent Current (per amplifier)        | $I_Q$                                                                              |                                     | 4.3         | 6.5                               | mA                        |
| Over Temperature                         |                                                                                    |                                     |             | <b>6.5</b>                        | mA                        |
| <b>TEMPERATURE RANGE</b>                 |                                                                                    |                                     |             |                                   |                           |
| Specified Range                          |                                                                                    |                                     | -40         |                                   | $^\circ\text{C}$          |
| Operating Range                          |                                                                                    |                                     | -55         |                                   | $^\circ\text{C}$          |
| Storage Range                            |                                                                                    |                                     | -55         |                                   | $^\circ\text{C}$          |
| Thermal Resistance                       | $\theta_{JA}$                                                                      |                                     |             |                                   |                           |
| MSOP-8, SO-8                             |                                                                                    |                                     |             | 150                               | $^\circ\text{C}/\text{W}$ |
| TSSOP-14                                 |                                                                                    |                                     |             | 100                               | $^\circ\text{C}/\text{W}$ |
| DFN-8                                    |                                                                                    |                                     |             | 46                                | $^\circ\text{C}/\text{W}$ |

## TYPICAL CHARACTERISTICS

At  $T_A = +25^\circ\text{C}$ ,  $V_S = \pm 6\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S/2$ , and  $V_{\text{OUT}} = V_S/2$ , unless otherwise noted.



Figure 1.



Figure 2.



Figure 3.



Figure 4.



Figure 5.



Figure 6.

### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25^\circ\text{C}$ ,  $V_S = \pm 6\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S/2$ , and  $V_{\text{OUT}} = V_S/2$ , unless otherwise noted.



Figure 7.



Figure 8.



Figure 9.



Figure 10.



Figure 11.



Figure 12.

### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25^\circ\text{C}$ ,  $V_S = \pm 6\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S/2$ , and  $V_{\text{OUT}} = V_S/2$ , unless otherwise noted.



Figure 13.



Figure 14.



Figure 15.



Figure 16.



Figure 17.



Figure 18.

### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25^\circ\text{C}$ ,  $V_S = \pm 6\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S/2$ , and  $V_{\text{OUT}} = V_S/2$ , unless otherwise noted.

SMALL-SIGNAL OVERTSHOOT vs CAPACITIVE LOAD



Figure 19.

OFFSET VOLTAGE PRODUCTION DISTRIBUTION



Figure 20.

OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION (0°C TO +85°C)



Figure 21.

OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION (-40°C TO +125°C)



Figure 22.

OFFSET VOLTAGE vs TEMPERATURE



Figure 23.

SMALL-SIGNAL STEP RESPONSE



Figure 24.

### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25^\circ\text{C}$ ,  $V_S = \pm 6\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S/2$ , and  $V_{\text{OUT}} = V_S/2$ , unless otherwise noted.

LARGE-SIGNAL STEP RESPONSE



Figure 25.

SMALL-SIGNAL STEP RESPONSE



Figure 26.

LARGE-SIGNAL STEP RESPONSE



Figure 27.

## APPLICATIONS INFORMATION

The OPA727 and OPA728 family of op amps use e-trim, an adjustment to offset voltage and temperature drift made during the final steps of manufacturing after the plastic molding is completed. This compensates for performance shifts that can occur during the molding process. Through e-trim, the OPA727 and OPA728 deliver excellent offset voltage ( $150\mu\text{V}$  max) and extremely low offset voltage drift ( $1.5\mu\text{V}/^\circ\text{C}$ ). Additionally, these 20MHz CMOS op amps have a fast slew rate, low noise, and excellent PSRR, CMRR, and  $A_{OL}$ . They can operate on typically 4.3mA quiescent current from a single (or split) supply in the range of 4V to 12V ( $\pm 2\text{V}$  to  $\pm 6\text{V}$ ), making them highly versatile and easy to use. They are stable in a unity-gain configuration.

Power-supply pins should be bypassed with  $1\text{nF}$  ceramic capacitors in parallel with  $1\mu\text{F}$  tantalum capacitors.

### OPERATING VOLTAGE

OPA727 series op amps are specified from 4V to 12V supplies over a temperature range of  $-40^\circ\text{C}$  to  $+125^\circ\text{C}$ . They will operate well in  $\pm 5\text{V}$  or  $+5\text{V}$  to  $+12\text{V}$  power-supply systems. Parameters that vary significantly with operating voltage or temperature are shown in the Typical Characteristics.

### ENABLE/SHUTDOWN

OPA727 series op amps require approximately 4.3mA quiescent current. The enable/shutdown feature of the OPA728 allows the op amp to be shut off to reduce this current to approximately  $6\mu\text{A}$ .

The enable/shutdown input is referenced to the Enable Reference Pin, REF (see [Pin Configurations](#)). This pin can be connected to logic ground in dual-supply op amp configurations to avoid level-shifting the enable logic signal, as shown in [Figure 28](#).

The Enable Reference Pin voltage,  $V_{REF}$ , must not exceed  $(V_+) - 2\text{V}$ . It may be set as low as  $V_-$ . The amplifier is enabled when the Enable Pin voltage is greater than  $V_{REF} + 2\text{V}$ . The amplifier is disabled (shutdown) if the Enable Pin voltage is less than  $V_{REF} + 0.8\text{V}$ . The Enable Pin is connected to internal pull-up circuitry and will enable the device if left unconnected.

### COMMON-MODE VOLTAGE RANGE

The input common-mode voltage range of the OPA727 and OPA728 series extends from  $V_-$  to  $(V_+) - 2.5\text{V}$ .

Common-mode rejection is excellent throughout the input voltage range from  $V_-$  to  $(V_+) - 3\text{V}$ . CMRR decreases somewhat as the common-mode voltage extends to  $(V_+) - 2.5\text{V}$ , but remains very good and is tested throughout this range. See the [Electrical Characteristics](#) table for details.



**Figure 28. Enable Reference Pin Connection for Single- and Dual-Supply Configurations**

### INPUT OVER-VOLTAGE PROTECTION

Device inputs are protected by ESD diodes that will conduct if the input voltages exceed the power supplies by more than approximately 300mV. Momentary voltages greater than 300mV beyond the power supply can be tolerated if the current is limited to 10mA. This is easily accomplished with an input resistor in series with the op amp, as shown in [Figure 29](#). The OPA727 series features no phase inversion when the inputs extend beyond supplies, if the input is current limited.



**Figure 29. Input Current Protection for Voltages Exceeding the Supply Voltage**

## RAIL-TO-RAIL OUTPUT

A class AB output stage with common-source transistors is used to achieve rail-to-rail output. This output stage is capable of driving heavy loads connected to any point between  $V_+$  and  $V_-$ . For light resistive loads ( $>100\text{k}\Omega$ ), the output voltage can swing to 150mV from the supply rail, while still maintaining excellent linearity ( $A_{OL} > 110\text{dB}$ ). With  $1\text{k}\Omega$  resistive loads, the output is specified to swing to within 250mV from the supply rails with excellent linearity (see the Typical Characteristics curve, *Output Voltage Swing vs Output Current*).

## CAPACITIVE LOAD AND STABILITY

Capacitive load drive is dependent upon gain and the overshoot requirements of the application. Increasing the gain enhances the ability of the amplifier to drive greater capacitive loads (see the Typical Characteristics curve, *Small-Signal Overshoot vs Capacitive Load*).

One method of improving capacitive load drive in the unity-gain configuration is to insert a  $10\Omega$  to  $20\Omega$  resistor inside the feedback loop, as shown in Figure 30. This reduces ringing with large capacitive loads while maintaining DC accuracy.



Figure 30. Series Resistor in Unity-Gain Buffer Configuration Improves Capacitive Load Drive

## DRIVING FAST 16-BIT ADCs

The OPA727 series is optimized for driving fast 16-bit ADCs such as the [ADS8342](#). The OPA727 op amps buffer the converter input capacitance and resulting charge injection, while providing signal gain. Figure 31 shows the OPA727 in a single-ended method of interfacing to the ADS8342 16-bit, 250kSPS, 4-channel ADC with an input range of  $\pm 2.5\text{V}$ . The OPA727 has demonstrated excellent settling time to the 16-bit level within the 600ns acquisition time of the ADS8342. The RC filter, shown in Figure 31, has been carefully tuned for best noise and settling performance. It may need to be adjusted for different op amp configurations. Refer to the [ADS8342 data sheet](#) (available for download at [www.ti.com](#)) for additional information on this product.



Figure 31. OPA727 Driving an ADC

## TRANSIMPEDANCE AMPLIFIER

Wide bandwidth, low input bias current, and low input voltage and current noise make the OPA727 an ideal wideband photodiode transimpedance amplifier. Low-voltage noise is important because photodiode capacitance causes the effective noise gain of the circuit to increase at high frequency.

The key elements to a transimpedance design, as shown in Figure 32, are the expected diode capacitance ( $C_D$ ), which should include the parasitic input common-mode and differential-mode input capacitance (4pF + 5pF for the OPA727); the desired transimpedance gain ( $R_F$ ); and the GBW for the OPA727 (20MHz). With these three variables set, the feedback capacitor value ( $C_F$ ) can be set to control the frequency response.  $C_F$  includes the stray capacitance of  $R_F$ , which is 0.2pF for a typical surface-mount resistor.



Figure 32. Dual-Supply Transimpedance Amplifier

To achieve a maximally-flat, 2nd-order Butterworth frequency response, the feedback pole should be set to:

$$\frac{1}{2\pi R_F C_F} = \sqrt{\frac{GBW}{4\pi R_F C_D}} \quad (1)$$

Bandwidth is calculated by:

$$f_{-3dB} = \sqrt{\frac{GBW}{2\pi R_F C_D}} \text{ Hz} \quad (2)$$

For even higher transimpedance bandwidth, the high-speed CMOS **OPA380** (90MHz GBW), **OPA354** (100MHz GBW), **OPA300** (180MHz GBW), **OPA355** (200MHz GBW), or **OPA656**, **OPA657** (400MHz GBW) may be used.

For single-supply applications, the **+IN** input can be biased with a positive dc voltage to allow the output to reach true zero when the photodiode is not exposed to any light, and respond without the added delay that results from coming out of the negative rail; this is shown in [Figure 33](#). This bias voltage also appears across the photodiode, providing a reverse bias for faster operation.



**Figure 33. Single-Supply Transimpedance Amplifier**

For additional information, refer to Application Bulletin ([SBOA055](#)), *Compensate Transimpedance Amplifiers Intuitively*, available for download at [www.ti.com](#).

## OPTIMIZING THE TRANSIMPEDANCE CIRCUIT

To achieve the best performance, components should be selected according to the following guidelines:

1. For lowest noise, select  $R_F$  to create the total required gain. Using a lower value for  $R_F$  and adding gain after the transimpedance amplifier generally produces poorer noise performance. The noise produced by  $R_F$  increases with the square-root of  $R_F$ , whereas the signal increases linearly. Therefore, signal-to-noise ratio is improved when all the required gain is placed in the transimpedance stage.
2. Minimize photodiode capacitance and stray capacitance at the summing junction (inverting input). This capacitance causes the voltage noise of the op amp to be amplified (increasing amplification at high frequency). Using a low-noise voltage source to reverse-bias a photodiode can significantly reduce its capacitance. Smaller photodiodes have lower capacitance. Use optics to concentrate light on a small photodiode.
3. Noise increases with increased bandwidth. Limit the circuit bandwidth to only that required. Use a capacitor across the  $R_F$  to limit bandwidth, even if not required for stability.
4. Circuit board leakage can degrade the performance of an otherwise well-designed amplifier. Clean the circuit board carefully. A circuit board guard trace that encircles the summing junction and is driven at the same voltage can help control leakage.

For additional information, refer to the Application Bulletins *Noise Analysis of FET Transimpedance Amplifiers* ([SBOA060](#)), and *Noise Analysis for High-Speed Op Amps* ([SBOA066](#)), available for download at the TI web site.



Note: FilterPro is a low-pass filter design program available for download at no cost from TI's web site ([www.ti.com](http://www.ti.com)). The program can be used to determine component values for other cutoff frequencies or filter types.

Figure 34. Four-Pole Butterworth Sallen-Key Low-Pass Filter

## DFN PACKAGE

The OPA727 series uses the DFN-8 (also known as SON), which is a QFN package with lead contacts on only two sides of the bottom of the package. This leadless, near-chip-scale package maximizes board space and enhances thermal and electrical characteristics through an exposed pad.

DFN packages are physically small, have a smaller routing area, improved thermal performance, and improved electrical parasitics, with a pinout scheme that is consistent with other commonly-used packages, such as SO and MSOP. Additionally, the absence of external leads eliminates bent-lead issues.

The DFN package can be easily mounted using standard printed circuit board (PCB) assembly techniques. See Application Note, *QFN/SON PCB Attachment* ([SLUA271](#)) and Application Report, *Quad Flatpack No-Lead Logic Packages* ([SCBA017](#)), both available for download at [www.ti.com](http://www.ti.com).

**The exposed leadframe die pad on the bottom of the package should be connected to V<sub>-</sub>.**

## LAYOUT GUIDELINES

The leadframe die pad should be soldered to a thermal pad on the PCB. A mechanical data sheet showing an example layout is attached at the end of this data sheet. Refinements to this layout may be required based on assembly process requirements. Mechanical drawings located at the end of this data sheet list the physical dimensions for the package and pad. The five holes in the landing pattern are optional, and are intended for use with thermal vias that connect the leadframe die pad to the heatsink area on the PCB.

Soldering the exposed pad significantly improves board-level reliability during temperature cycling, key push, package shear, and similar board-level tests. Even with applications that have low-power dissipation, the exposed pad must be soldered to the PCB to provide structural integrity and long-term reliability.

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|--------------------|------|----------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| OPA2727AID       | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  |              | O2727A<br>2727A         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA2727AIDG4     | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  |              | O2727A<br>2727A         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA2727AIDR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  |              | O2727A<br>2727A         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA2727AIDRBR    | ACTIVE        | SON          | DRB                | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  |              | NSD                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA2727AIDRBGRG4 | ACTIVE        | SON          | DRB                | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  |              | NSD                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA2727AIDRBRT   | ACTIVE        | SON          | DRB                | 8    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  |              | NSD                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA2727AIDRBTG4  | ACTIVE        | SON          | DRB                | 8    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-3-260C-168 HR  |              | NSD                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA4727AIPW      | ACTIVE        | TSSOP        | PW                 | 14   | 90             | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  |              | OPA4727                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA4727AIPWR     | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  |              | OPA4727                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA4727AIPWRG4   | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  |              | OPA4727                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA727AIDGKR     | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU   Call TI     | Level-2-260C-1 YEAR  |              | AUE                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA727AIDGKRG4   | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  |              | AUE                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA727AIDGKT     | ACTIVE        | VSSOP        | DGK                | 8    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU   Call TI     | Level-2-260C-1 YEAR  |              | AUE                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA727AIDGKTG4   | ACTIVE        | VSSOP        | DGK                | 8    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  |              | AUE                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA727AIDRBRT    | ACTIVE        | SON          | DRB                | 8    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  |              | NSF                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA727AIDRBTG4   | ACTIVE        | SON          | DRB                | 8    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  |              | NSF                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA728AIDGKT     | ACTIVE        | VSSOP        | DGK                | 8    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR  | -40 to 125   | AUF                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| OPA728AIDGKTG4   | ACTIVE        | VSSOP        | DGK             | 8    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAUAG             | Level-2-260C-1 YEAR  | -40 to 125   | AUF                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| OPA728AIDRBT     | ACTIVE        | SON          | DRB             | 8    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | NSG                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Jun-2014

---

## TAPE AND REEL INFORMATION

### REEL DIMENSIONS



### TAPE DIMENSIONS



|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |



### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| OPA2727AIDR   | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| OPA2727AIDRBR | SON          | DRB             | 8    | 2500 | 330.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |
| OPA2727AIDRBT | SON          | DRB             | 8    | 250  | 180.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |
| OPA4727AIPWR  | TSSOP        | PW              | 14   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |
| OPA727AIDGKR  | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| OPA727AIDGKT  | VSSOP        | DGK             | 8    | 250  | 180.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| OPA727AIDRBT  | SON          | DRB             | 8    | 250  | 180.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |
| OPA728AIDGKT  | VSSOP        | DGK             | 8    | 250  | 180.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| OPA728AIDRBT  | SON          | DRB             | 8    | 250  | 180.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2727AIDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2727AIDRBR | SON          | DRB             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2727AIDRBT | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA4727AIPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| OPA727AIDGKR  | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA727AIDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA727AIDRBT  | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA728AIDGKT  | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA728AIDRBT  | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |

## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



4073329/E 05/06

NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.

E. Falls within JEDEC MO-187 variation AA, except interlead flash.

DGK (S-PDSO-G8)

PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



Bottom View

4203482-2/K 06/12

NOTES:

- All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- This drawing is subject to change without notice.
- Small Outline No-Lead (SON) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

# THERMAL PAD MECHANICAL DATA

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at [www.ti.com](http://www.ti.com).

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-3/0 02/14

NOTE: All linear dimensions are in millimeters

# LAND PATTERN DATA

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD

Example Board Layout



Example Stencil Design  
0,125mm Stencil Thickness  
(Note E)



Non Solder Mask Defined Pad



Example Solder Mask Opening  
(Note F)

Center Pad Layout  
(Note D)



4207048-3/K 02/14

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at [www.ti.com](http://www.ti.com) <<http://www.ti.com>>.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- Customers should contact their board fabrication site for solder mask tolerances.

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



4040064-3/G 02/11

NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

D. Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211284-2/F 12/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

△C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

△D Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E. Reference JEDEC MS-012 variation AA.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-2/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |