

# TLV1572EVM Evaluation Module for the TLV1572 10-Bit ADC

# User's Guide





# TLV1572EVM Evaluation Module for the TLV1572 10-Bit ADC User's Guide

July 1998 SLAU018







### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated

# **Preface**

# **Read This First**

### About This Manual

This User's Guide describes the characteristics, operation, and use of the 10-bit TLC1572 Analog-to-Digital Converter (ADC) Evaluation Module.

### How to Use This Manual

| This document contains the following chapters: |                                |  |
|------------------------------------------------|--------------------------------|--|
|                                                | Chapter 1 Overview             |  |
|                                                | Chapter 2 Physical Description |  |
|                                                | Chapter 3 Circuit Description  |  |
|                                                | Chapter 4 Operation            |  |

# Information About Cautions and Warnings

This book may contain cautions and warnings.

This is an example of a caution statement.

A caution statement describes a situation that could potentially damage your software or equipment.

This is an example of a warning statement.

A warning statement describes a situation that could potentially cause harm to <u>you</u>.

The information in a caution or a warning is provided for your protection. Please read each caution and warning carefully.

### Related Documentation From Texas Instruments

To obtain a copy of any of the following TI documents, call the Texas Instruments Literature Response Center at (800) 477–8924 or the Product Information Center (PIC) at (972) 644–5580. When ordering, please identify the literature by its title and literature number if possible.

# Data Sheets: ☐ TLV1572CD Literature No. SLAS171 ☐ SN74HC244IDW Literature No. D2684 ☐ TPS7101QD Literature No. SLVS092 ☐ TLV2432AID Literature No. SLOS168 Application Reports: ☐ Interfacing the TLV1572 Analog-to-Digital Converter to the TMS320C203 DSP, literature number SLAA026.

### **FCC Warning**

This equipment is intended for use in a laboratory test environment only. It may generate, use, or radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

### **Trademarks**

TI is a trademark of Texas Instruments Incorporated. SPI and QSPI are trademarks of Motorola, Inc. Fair-Rite is a trademark of Fair-Rite Products Corp.

# If You Need Assistance . . .

| _                                   |                                                                    |                                      |                                                              |
|-------------------------------------|--------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------|
|                                     | World-Wide Web Sites                                               |                                      |                                                              |
| 1                                   | TI Online                                                          | http://www.ti.cor                    | m                                                            |
| l                                   | Semiconductor Product Information Center (PIC)                     | http://www.ti.cor                    | m/sc/docs/pic/home.htm                                       |
| 1                                   | DSP Solutions                                                      | http://www.ti.com                    |                                                              |
| 1                                   | 320 Hotline On-line™                                               |                                      | m/sc/docs/dsps/support.htm                                   |
| 1                                   | Microcontroller Home Page                                          | http://www.ti.cor                    |                                                              |
| 1                                   | Networking Home Page                                               | •                                    | m/sc/docs/network/nbuhomex.htm                               |
| 1                                   | MOS Memory Home Page                                               | http://www.ti.con                    |                                                              |
| 1                                   | Military Memory Products Home Page                                 | http://www.ti.cor                    | m/sc/docs/military/product/memory/mem_1.htm                  |
| Г                                   | North America, South America, Cer                                  | ntral America                        |                                                              |
| ١-                                  | Product Information Center (PIC)                                   | (972) 644-5580                       |                                                              |
| 1                                   | TI Literature Response Center U.S.A.                               | (800) 477-8924                       |                                                              |
| 1                                   | Software Registration/Upgrades                                     | (214) 638-0333                       | Fax: (214) 638-7742                                          |
| 1                                   | U.S.A. Factory Repair/Hardware Upgrades                            | (281) 274-2285                       | . 3 (21.) 333 11.2                                           |
| 1                                   | U.S. Technical Training Organization                               | (972) 644-5580                       |                                                              |
| 1                                   | Microcontroller Hotline                                            | (281) 274-2370                       | Fax: (281) 274-4203                                          |
| 1                                   | Microcontroller Modem BBS (281)                                    | 274-3700 8-N-1                       | ,                                                            |
| 1                                   | DSP Hotline                                                        | (281) 274-2320                       | Fax: (281) 274-2324                                          |
| 1                                   | DSP Modem BBS                                                      | (281) 274-2323                       |                                                              |
| 1                                   | DSP Internet BBS via anonymous ftp to ftp://ftp                    | .ti.com/pub/tms32                    |                                                              |
| 1                                   | Networking Hotline                                                 |                                      | Fax: (281) 274-4027                                          |
| 1                                   |                                                                    |                                      | Email: TLANHOT@micro.ti.com                                  |
|                                     | Europe, Middle East, Africa                                        |                                      |                                                              |
| 🗆                                   |                                                                    | 1. 41.                               |                                                              |
| l                                   | European Product Information Center (EPIC) H                       |                                      |                                                              |
| l                                   | 3 - 3 - 1   1 - 1                                                  | 33 1 30 70 11 69                     | Fax: +33 1 30 70 10 32                                       |
| 1                                   | Email: epic@ti.com                                                 | 22 4 20 70 44 60                     |                                                              |
| 1                                   | Deutsch +49 8161 80 33 11 or +                                     |                                      |                                                              |
| 1                                   | •                                                                  | 33 1 30 70 11 65<br>33 1 30 70 11 64 |                                                              |
| 1                                   |                                                                    | 33 1 30 70 11 64                     |                                                              |
| 1                                   |                                                                    | 33 1 30 70 11 07                     |                                                              |
| 1                                   |                                                                    | 33 4 93 22 25 40                     |                                                              |
| 1                                   | Europe Customer Training Helpline                                  |                                      | Fax: +49 81 61 80 40 10                                      |
| $\vdash$                            |                                                                    |                                      |                                                              |
|                                     | Asia-Pacific                                                       |                                      |                                                              |
|                                     |                                                                    | +852 2 956 7288                      | Fax: +852 2 956 2200                                         |
| 1                                   | 8 8                                                                | +852 2 956 7268                      | Fax: +852 2 956 1002                                         |
| 1                                   | Korea DSP Hotline                                                  | +82 2 551 2804                       | Fax: +82 2 551 2828                                          |
| 1                                   | Korea DSP Modem BBS                                                | +82 2 551 2914                       |                                                              |
| 1                                   | Singapore DSP Hotline                                              | 000 0 0== : : = =                    | Fax: +65 390 7179                                            |
|                                     |                                                                    | +886 2 377 1450                      | Fax: +886 2 377 2718                                         |
|                                     | Taiwan DSP Modem BBS  Taiwan DSP Internet BBS via anonymous ftp to | +886 2 376 2592                      | u tw/pub/TI/                                                 |
| $\vdash$                            | iaiwan Dor internet DDO via anonymous ttp to                       | rtp.//asp.ee.tit.eat                 | u.tw/pub/ FI/                                                |
|                                     | Japan                                                              |                                      |                                                              |
| 1                                   | -                                                                  | -0026 (in Japan)                     | Fax: +0120-81-0036 (in Japan)                                |
| 1                                   | +03-3457-0972 or (INTL                                             |                                      | Fax: +03-3457-1259 or (INTL) 813-3457-1259                   |
| DSP Hotline +03-3769-8735 or (INTL) |                                                                    | ,                                    | Fax: +03-3457-7071 or (INTL) 813-3457-7071                   |
|                                     |                                                                    | Type "Go TIASP"                      |                                                              |
| $\vdash$                            | De accessorate d'                                                  |                                      |                                                              |
|                                     | Documentation                                                      |                                      |                                                              |
| 1                                   | When making suggestions or reporting errors in                     | documentation, pl                    | lease include the following information that is on the title |
| 1                                   | page: the full title of the book, the publication de               | ate, and the literati                | ure number.                                                  |
| 1                                   | Mail: Texas Instruments Incorporated                               |                                      |                                                              |
| 1                                   | Product Information Center, MS 3123                                | 3                                    |                                                              |
| 1                                   | P.O. Box 660246                                                    |                                      |                                                              |
| 1                                   | Dallas, Texas 77266                                                |                                      |                                                              |
| $\overline{}$                       |                                                                    |                                      |                                                              |

**Note:** When calling a Literature Response Center to order documentation, please specify the literature number of the book.

# **Contents**

| 1 | 1.1<br>1.2<br>1.3<br>1.4<br>1.5<br>1.6<br>1.7 | Purpose  EVM Basic Function  TLV1572EVM Setup  Power Requirements  I/O CLK Requirements  I/O Interface Connector Provisions  Timing and Signal Requirements                                                                                                                                                                                         | 1-2<br>1-3<br>1-4<br>1-5<br>1-6<br>1-7        |
|---|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 2 | Physi<br>2.1<br>2.2                           | PCB Layout                                                                                                                                                                                                                                                                                                                                          | 2-2                                           |
| 3 | <b>Circu</b> 3.1 3.2                          | it Description  Schematic Diagram  Circuit Function  3.2.1 Input 1 – Onboard Operational Check  3.2.2 Input 2 – External Input with X2 Amplifier Buffer  3.2.3 Input 3 – Voltage Variable Analog Input (Potentiometer)  3.2.4 Input 4 – Unbuffered Analog Input  3.2.5 Voltage Reference Generation  3.2.6 Test Connector  3.2.7 Jumper Arrangement | 3-2<br>3-4<br>3-4<br>3-4<br>3-4<br>3-5        |
| 4 | <b>Opera</b> 4.1 4.2 4.3 4.4                  | TLV1572 Description 4.1.1 Timing Diagrams 4.1.2 TLV1572 Terminal Functions Interfacing TLV1572 to TMS320 DSPs 4.2.1 Key Points Interfacing TLV1572 to SPI/QSPI Compatible Microcontrollers (mCs) Interface 4.3.1 Key Points TLV1572 to TMS320C203                                                                                                   | 4-2<br>4-2<br>4-4<br>4-5<br>4-6<br>4-8<br>4-9 |
| Α |                                               | nding Considerations                                                                                                                                                                                                                                                                                                                                |                                               |

# **Figures**

| 2–1  | PCB Layout                                                           | 2-2  |
|------|----------------------------------------------------------------------|------|
| 2–2  | PCB Layout                                                           |      |
| 2–3  | PCB Layout                                                           |      |
| 2–4  | PCB Layout                                                           |      |
| 2–5  | PCB Layout                                                           |      |
| 3–1  | EVM Schematic Diagram                                                |      |
| 4–1  | Functional Block Diagram                                             |      |
| 4–2  | Microprocessor Interface Timing (Normal Sample Mode, INV CLK = High) | 4-3  |
| 4–3  | Microprocessor Interface Timing (Normal Sample Mode, INV CLK = Low)  | 4-3  |
| 4–4  | DSP to TLV1570 Interface                                             |      |
| 4–5  | Typical Timing Diagram for DSP Application                           | 4-5  |
| 4–6  | DSP Application Timing (Intermittent Conversion)                     | 4-6  |
| 4–7  | DSP Application Timing (Continuous Conversion)                       | 4-6  |
| 4–8  | μC to TLV1572 Interface                                              | 4-8  |
| 4–9  | Typical Timing Diagram for μC Application                            | 4-8  |
| 4–10 | μC Application                                                       | 4-9  |
| 4–11 | Schematic Diagram                                                    | 4-10 |
|      |                                                                      |      |
| Tak  | oles                                                                 |      |
|      |                                                                      |      |
| 1–1. | Maximum I/O CLK Frequency                                            | 1-6  |
| 2–1. | Component List                                                       |      |
| 3–1. | Test Connector J5                                                    | 3-5  |
| 4–1  | Terminal Functions                                                   | 4-4  |

# Chapter 1

# **Overview**

This chapter gives a general overview of the TLV1572 Evaluation Module (EVM), and describes some of the factors that must be considered in using the module.

| Topi | Page                                   |
|------|----------------------------------------|
| 1.1  | Purpose                                |
| 1.2  | EVM Basic Function                     |
| 1.3  | TLV1572EVM Setup                       |
| 1.4  | Power Requirements1-5                  |
| 1.5  | I/O CLK Requirements                   |
| 1.6  | I/O Interface Connector Provisions 1-7 |
| 1.7  | Timing and Signal Requirements 1-8     |

# 1.1 Purpose

The TLC1572 Evaluation Module (EVM) provides a platform for evaluating the TLV1572 10-Bit Analog-to-Digital Converter (ADC) under various signal, reference, and supply conditions.

1-2 Overview

# 1.2 EVM Basic Function

The EVM allows for observation and evaluation of an on board buffered potentiometer dc input, an operational amplifier buffered input, and an unbuffered direct input. The ADC digital I/O is buffered through a SN74AHC244 bus transceiver for driving an interconnect cable, and these I/O lines have in-line terminations on board to minimize overshoot. There are four integrated circuits on the board:

|     | U1<br>U2<br>U3<br>U4                                                                                                                                                                                                                                 | TLV1572<br>SN74AHC244<br>TPS7101<br>TLV2432 | 10-bit analog to digital converter with serial I/O I/O digital buffer for the ADC Low drop-out adjustable regulator Single supply. 5/3 volta dual operational amplifier |  |  |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|     | Recommended power supply voltage for the EVM is 10 V maximum to 7 V minimum; ground is applied through connector J1.                                                                                                                                 |                                             |                                                                                                                                                                         |  |  |  |  |  |
| JP′ | l, suc                                                                                                                                                                                                                                               | -                                           | 5 V, or approximately 2.7 V $V_{DD}$ through jumper valuation can be done at either $V_{DD}$ . JP1 also $f_{DD}$ to 3 V.                                                |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                      | •                                           | nput designated by AIN. Through jumper place-<br>put from four sources as follows:                                                                                      |  |  |  |  |  |
|     | Input 1. Jumper array JP3 provides a simple zero, half, and full scale input This input is supplied to the device AIN through JP2, position 1.                                                                                                       |                                             |                                                                                                                                                                         |  |  |  |  |  |
|     | Input 2. One half of the TLV2432 single-supply operational amplifier is connected as a gain-of-two amplifier with a potentiometer on the noninverting input for dc input adjustment throughout the range. This input is selected by JP2, position 3. |                                             |                                                                                                                                                                         |  |  |  |  |  |
|     | Input 3. The other half of the TLV2432 is connected as a noninverting gair of-two amplifier. The external EVM input ANA IN BUF is applied to this an plifier through J2. This input is supplied to AIN through JP2, position 2                       |                                             |                                                                                                                                                                         |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                      |                                             | input provides a direct input to the ADC input terselected through JP2, position 4.                                                                                     |  |  |  |  |  |

# 1.3 TLV1572EVM Setup

The TLV1572EVM requires some signal setup or software. The TLV1572 data sheet provides the timing requirements and the application report SLAA026 supplies an example of software using the TMS320C203 DSP. Once the input requirements are completed, TLV1572 EVM operation is as follows.

- Connect 7 to 10 volts to the V+ terminal of J1 and ground to the ground terminal. JP1 is open for 5-volt V<sub>CC</sub> and shorted for 2.7-volt V<sub>CC</sub>. The 2.7-volt operation should be used only with a host interface that provides 3-volt input signals or less to the EVM.
- ☐ Use jumper array JP2 to select the analog input to the TLV1572.

| JP2 Position | Analog Input                        |
|--------------|-------------------------------------|
| 1            | Full, half, and zero scale          |
| 2            | External input through X2 amplifier |
| 3            | Potentiometer through X2 amplifier  |
| 4            | External input unbuffered           |

Use the full, half, and zero scale jumper positions of JP3 to assure proper operation.

| JP3 Position | Function   |                                              |
|--------------|------------|----------------------------------------------|
| 1            | Full scale | All 1s                                       |
| 2            | Half scale | Nominally a 1 and all 0s or a 0 and all 1s   |
| 3            | Zero scale | depending on resistor tolerance<br>All zeros |

- ☐ The initial condition of JP4 is position 1, which selects the AV<sub>CC</sub> as the reference voltage input. JP4, position 2, selects an externally applied reference voltage.
- Once the zero, half, and full scale readings are complete, the jumper selection can be JP3, position 3. This selection provides a potentiometer variable voltage input to the TLV1572.
- ☐ The I/O signals can be monitored at J7.
- ☐ The additional analog inputs can be used for application of external signals.

1-4 Overview

# 1.4 Power Requirements

The EVM operates properly over an input voltage range of 10 V maximum to 7 V minimum. The power supply and externally applied reference voltage should be supplied to the EVM through a shielded twisted pair for best performance. This type of power cabling minimizes any stray or transient pickup from the higher frequency digital circuitry.

# **Voltage Limits**

Exceeding the 10-V maximum can damage EVM components. The positive supply can be lowered to 7 V and the EVM will maintain the 5-V supply.

# 1.5 I/O CLK Requirements

The I/O CLK can be 20 MHz for most of the voltage range when fast I/O is possible. The maximum I/O CLK is limited to 10 MHz for a supply voltage of 2.7 V. Table 1–1 lists the maximum I/O CLK frequencies for different supply voltages. The maximum I/O CLK frequency also depends on input source impedance.

Table 1–1. Maximum I/O CLK Frequency

| V <sub>CC</sub> | Maximum Internal<br>Input Resistance<br>(Max) | External<br>Source Impedance | I/O CLK |
|-----------------|-----------------------------------------------|------------------------------|---------|
| 2.7 V           | 5 K                                           | 100 Ω                        | 10 MHz  |
| 4.5 V           | 1 K                                           | 100 Ω                        | 20 MHz  |

1-6 Overview

### 1.6 I/O Interface Connector Provisions

The connector interface allows different connection arrangements depending on the user-selected interface. The 12-position single-inline male connector J4 is hard wired to the input/output signals of the TLV1572 through the SN74AHC244. Dual-row, 26-position header H1 allows any dual-row, 100-mil-center connector with up to 26 pins to be used. A jumper row that separates J4 and H1 allows H1 to be configured for the appropriate external interface. The schematic shows the signal arrangement for H1. Either J5 or H1 can easily be used with the corresponding male ribbon cable plug or connector.

Using jumpers and the two rows of plated-through holes (JPA), the user can connect the TLV1572 EVM I/O signals to a variety of external devices (DSPs EVMs, microprocessor EVM, micro-controller EVMs, etc.).

When using H1, the clock lines should have a ground line on either side in the ribbon cable to minimize cross-talk. If possible every other conductor in the ribbon cable should be grounded.

# 1.7 Timing and Signal Requirements

The signal timing necessary is shown in Chapter 4, Figures 4-2, 4-5, 4-7, 4-8, 4-9, and 4-10 for the various processor options.

1-8 Overview

# Chapter 2

# **Physical Description**

This chapter describes the physical characteristics and PCB layout of the EVM and lists the components used on the module.

| Topic |     | c Page          |
|-------|-----|-----------------|
|       | 2.1 | PCB Layout      |
|       |     | Components List |

# 2.1 PCB Layout

The EVM is constructed on a 4-layer, 3-inch × 5-inch, 0.062-inch thick PCB using FR-4 material. Figures 2–1 through 2–5 show the individual layers.

Figure 2-1. PCB Layout



LAYER 1 - COMPONENT SIDE



TEXAS INSRUMENTS TLV1572EVM COMPUROUTE W/O D25948

Figure 2-2. PCB Layout





TEXAS INSRUMENTS TLV1572EVM COMPUROUTE W/O D25948 LAYER 2 - GROUND PLANE

Figure 2-3. PCB Layout





TEXAS INSRUMENTS TLV1572EVM COMPUROUTE W/O D25948 LAYER 3 - POWER PLANE

Figure 2-4. PCB Layout





TEXAS INSRUMENTS TLV1572EVM COMPUROUTE W/O D25948 LAYER 4 - SOLDER SIDE

Figure 2-5. PCB Layout





TEXAS INSRUMENTS TLV1572EVM COMPUROUTE W/O D25948 SILKSCREEN TOP

# 2.2 Component List

Table 2–1 lists the components used in constructing the EVM.

Table 2–1. Component List

| Reference Designator          | Value                               | Manufacturer      | Part Number    |
|-------------------------------|-------------------------------------|-------------------|----------------|
| R1, R5, R7, R8, R17, R18, R19 | 10 K, 1%, 1206 SMD                  | Panasonic         | ERJ-8ENF-1002  |
| R2                            | 562 K, 1%, 1206 SMD                 | Panasonic         | ERJ-8ENF-5623  |
| R3                            | 357 K 1%, 1206 SMD                  | Panasonic         | ERJ-8ENF-3573  |
| R4                            | 169 K, 1% 1206 SMD                  | Panasonic         | ERJ-8ENF-1693  |
| R6                            | 10 K potentiometer, multi-turn, SMD | Bourns            | 3224W-1-103D   |
| R9, R12                       | 100-Ω, 1%, 1206 SMD                 | Panasonic         | ERJ-8ENF-1000  |
| R11, R13, R14                 | 510 $\Omega, 1\%,$ 1206 SMD         | Panasonic         | ERJ-8ENF-5100  |
| R10, R15, R16                 | 1 K, 1%, 1206 SMD                   | Panasonic         | ERJ-8ENF-1001  |
| FB1-FB5                       | Ferrite bead                        | Fair-Rite         | 27-44-44447    |
| C1, C3                        | 0.1 μF, 1206 SMD                    | Panasonic         | ECUV1C104KBW   |
| C7, C8, C9                    | 0.1 μF, 0805 SMD                    | Panasonic         | ECUV1C104KBX   |
| C2, C10                       | 4.7 μF, EIA Size A                  | Panasonic         | ECST1CY475R    |
| C4, C5                        | 0.01 μF, 0805 SMD                   | Panasonic         | ECUV1H103KBG   |
| C6                            | 1 μF, 1206 SMD                      | Panasonic         | ECUYC105KBW    |
| C12                           | 22 pF, 1206 SMD                     | Panasonic         | ECUV1H220KCM   |
| D1, D2, D4, D6, D7            | Diode IN4148, D0-35                 | Phillips          | 1N4148         |
| D3                            | Schottky                            | SGS               | BAT81          |
| D5                            | Red LED                             | AND               | AND5RA         |
| U1                            | IC, 10-bit serial out ADC           | Texas Instruments | TLV1544CD      |
| U2                            | IC, Digital Buffer                  | Texas Instruments | SN74HC244IDW   |
| U3                            | IC, Low dropout voltage regulator   | Texas Instruments | TPS7101QD      |
| U4                            | IC, Dual single supply op amp       | Texas Instruments | TLV2432AID     |
| TP4, TP5                      | Standoff, Pin, 0.025" sq.           | Samtec            | TWS-101-07-S-S |
| JP1, J6                       | Single jumper                       | Berg              | 68705-202      |
| JP2                           | 4 position jumper                   | Berg              | 68217-204      |
| JP3                           | 3 position jumper, 100 mil CENTER   | Berg              | 68217-203      |
| JP4                           | 2 position jumper                   | Berg              | 68217-202      |
| J1                            | 2 terminal connector                | Lumberg           | KRMZ           |
| J2, J3                        | BNC, right angle, through hole      | AMP               | 227161-7       |
| J4                            | 12 pin, single row male             | Berg              | 68705-212      |
| J5                            | 4 pin, single row male              | Berg              | 68705-204      |

# Chapter 3

# **Circuit Description**

This chapter contains the EVM schematic diagram and discusses the various functions on the EVM.

| Topic |     | Pa                 | ıge        |
|-------|-----|--------------------|------------|
|       | 3.1 | Schematic Diagram3 | <b>–2</b>  |
|       | 3.2 | Circuit Function   | <b>–</b> 5 |

# 3.1 Schematic Diagram

Figure 3–1 shows the schematic diagram for the EVM. The following paragraphs describe the EVM circuits.

Figure 3-1. EVM Schematic Diagram



3-2 Circuit Description



Figure 3–1. EVM Schematic Diagram (Continued)

c) Test connector, jumper array, and output header

### 3.2 Circuit Function

The following paragraphs describe the function of individual circuits.

### 3.2.1 Input 1 – Onboard Operational Check

This ADC input allows for a quick check by using the shorting plug of the nominal zero scale, half scale, and full scale. JP3, position 1, supplies the upper reference voltage. JP3, position 2, supplies an approximate midscale voltage, and JP3, position 3, supplies ground. The resistors, R15 and R16, form a low impedance divider to provide half scale voltage.

### 3.2.2 Input 2 – External Input with X2 Amplifier Buffer

Through JP2, position 2, the analog input to AIN connects through one amplifier of U4 connected in a noninverting gain of 2. J2 provides the external input for this buffer. The ANA IN BUF input lead is protected from voltages above and below the ADC supply by diodes, D6 and D7, and resistor R9

### 3.2.3 Input 3 – Voltage Variable Analog Input (Potentiometer)

Potentiometer, R6, controls the dc voltage to JP2 position 3. When the jumper is in position 3, the ADC input is the output of one section of U4, the TLV2432. This amplifier is in a noninverting gain of 2 amplifier. R5 and R6 form a voltage divider from AVDD with the R6 wiper to the noninverting input. Adjusting R6, the 10  $k\Omega$  potentiometer, through the adjustment range, changes the operational amplifier input voltage from 0 to Vdd/2. Since the amplifier has a gain of 2, the voltage to JP2–3 ranges from 0 to a nominal 5 volts. Measurements made with this analog channel are ratiometric since the input voltage varies with changes in the supply voltage. The full scale output of the TLV2432 will be approximately 10 counts below the nominal full scale digital output of all ones when using  $V_{\rm CC}$  as the reference voltage.

# 3.2.4 Input 4 – Unbuffered Analog Input

J3 provides an unbuffered input to JP2, position 4. Diodes D1 and D2 with FB5 and C12 protect the TLV2432 noninverting input from moderate transient voltages in excess of the supply rails at J2.

When using the unbuffered input, the driving source impedance must be low for proper slew rate of the input signal. The source must provide enough current into 50 pF to arrive at the final voltage value within the device specified sampling time. Also, if the source noise is not below the 10 bit level, this noise could cause jitter in the least significant bit.

## 3.2.5 Voltage Reference Generation

Jumper JP4 selects the reference voltage source for the ADC. Position 1 selects the  $AV_{CC}$  as the reference and positiion 2 allows an external reference to be used. The external reference voltage is supplied to J6 and the corresponding ground point marked EXT REF. Care must be exercised when

using the external reference method to provide a clean, low-noise voltage at the  $V_{REF}$  terminal of the ADC. The reference voltage applied to J6 should always be equal to or greater than 2.5 volts for proper operation within the TLV1572 specified data sheet operational limits.

Ratiometric measurements are the measurements made on signals that vary with the supply voltage. If an input signal voltage is used that varies proportionately with the supply voltage, such as the on board potentiometer input, the signal is a ratio of the absolute value of the supply. Therefore, connecting the reference to the supply provides a conversion result independent of supply voltage variations.

### 3.2.6 Test Connector

Test connector J5 provides a convenient point for measuring the device signal. Table 3–1 lists the device test points.

Table 3-1. Test Connector J5

| J5 Pin | TLV1572 pin | Function |  |
|--------|-------------|----------|--|
| TP17   | 1           | CS       |  |
| TP18   | 8           | DO       |  |
| TP19   | 7           | FS       |  |
| TP20   | 5           | SCLK     |  |

### 3.2.7 Jumper Arrangement

| The  | F\/\/ | evaluation | can hea  | in with        | the f | ollowing  | iumner   | condition |
|------|-------|------------|----------|----------------|-------|-----------|----------|-----------|
| 1116 |       | evaluation | Call Deu | 11 I VV I LI I | uiei  | Ollowilla | IUIIIDEI | COHUILIOH |

- ☐ JP1 open
- ☐ JP2 position 1
- ☐ JP3 position 1
- ☐ JP4 position 1

3-6 Circuit Description

# Chapter 4

# Operation

This chapter describes the basic operation of the EVM with a host DSP or processor.

| Topic | C                                                                           | Page |
|-------|-----------------------------------------------------------------------------|------|
| 4.1   | TLV1572 Description                                                         | 4-2  |
| 4.2   | Interfacing TLV1572 to TMS320 DSPs                                          | 4-5  |
| 4.3   | Interfacing TLV1572 to SPI/QSPI Compatible Microcontrollers (µCs) Interface | 4-8  |
| 4.4   | TLV1572 to TMS320203                                                        | 4-10 |

# 4.1 TLV1572 Description

The following paragraphs describe the TLV1572 10-bit ADC.

The TLV1572 is a 600 ns, 10-bit analog-to-digital converter with throughput to 1.25 MSPS at 5 V and up to 625 KSPS at 3 V respectively. To run at its fastest conversion rate, the clock must be 20 MHz at 5 V or 10 MHz at 3 V. The TLV1572 can be easily interfaced to microcontrollers, ASICs, DSPs, or shift registers. The serial interface is designed to be fully compatible with Serial Peripheral Interface(SPI) and the TMS320 DSP serial ports. The interface requires no hardware between the TLV1572 and the microcontrollers ( $\mu$ Cs) with the SPI serial port or the TMS320 DSPs. However, the speed may be limited by the SCLK rate of the  $\mu$ C or the DSP.

The TLV1572 interfaces to the DSPs over four lines:  $\overline{CS}$ , SCLK, DO, and FS, and interfaces to  $\mu$ Cs over three lines:  $\overline{CS}$ , SCLK, and DO. The FS input should be pulled high in  $\mu$ C mode. The chip is in 3-state and power-down mode when the  $\overline{CS}$  is high. After the  $\overline{CS}$  falls, the TLV1572 checks the FS input at the  $\overline{CS}$  falling edge to determine the operation mode. If the FS is low, the DSP mode is set; otherwise, the  $\mu$ C mode is set.

Figure 4–1. Functional Block Diagram



### 4.1.1 Timing Diagrams

Figures 4–2 and 4–3 show the system signal timing diagrams. These timing diagrams show the basic signal I/O signal sets required for microprocessor and DSP timing.

4-2 Operation





Figure 4–3. Microprocessor Interface Timing (Normal Sample Mode, INV CLK = Low)



# 4.1.2 TLV1572 Terminal Functions

Table 4–1 explains the terminal functions for the TLV1572.

Table 4–1. Terminal Functions

| Terminal         |     | 1/0 | Post 100                                                                                                                                                                                                                       |  |  |
|------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Name             | NO. | I/O | Description                                                                                                                                                                                                                    |  |  |
| CS/Powerdown     | 1   | I   | Chip Select. A logic low on this input enables the TLV1572. A logic high disables the device and disconnects the power to the TLV1572.                                                                                         |  |  |
| AIN              | 2   | I   | Analog input                                                                                                                                                                                                                   |  |  |
| V <sub>REF</sub> | 3   | I   | Reference voltage input. The voltage applied to this pin defines the input span of the TLV1572.                                                                                                                                |  |  |
| GND              | 4   |     | Ground                                                                                                                                                                                                                         |  |  |
| DO               | 5   | 0   | Serial data output. A/D conversion results are provided at this output pin.                                                                                                                                                    |  |  |
| FS               | 6   | I   | Frame sync input in DSP mode. The falling edge of the frame sync pulse from DSP indicates the start of a serial data frame shifted out of the TLV1572. The FS input is tied to $V_{CC}$ when interfacing to a microcontroller. |  |  |
| SCLK             | 7   | I   | Serial clock input. This clock synchronizes the serial data transfer and is also used for internal data conversion.                                                                                                            |  |  |
| V <sub>CC</sub>  | 8   |     | Power supply, recommend connection to analog supply                                                                                                                                                                            |  |  |

4-4 Operation

# 4.2 Interfacing TLV1572 to TMS320 DSPs

The TLV1572 is compatible with Texas Instruments TMS320 DSP serial ports. Figures 4–4(a) and 4–4(b) show the pin connections to interface the TLV1572 to the TMS320 DSPs.

Figure 4-4. DSP to TLV1570 Interface



Figure 4-5. Typical Timing Diagram for DSP Application



In the DSP mode, the FS input should be low when the  $\overline{CS}$  goes low. A hold time before FS input can go high after the  $\overline{CS}$  falling edge ensures proper mode latching. With the  $\overline{CS}$  going low, the DO comes out of 3-state but the chip is still in power down until the FS (Frame Sync signal from DSP) comes.

The TLV1572 checks for the FS at the falling edges of SCLK. Once the FS is detected high, the sampling of input is started. As soon as the FS goes low, the chip starts shifting the data out on the DO line. After six null bits, the A/D conversion data becomes available on the SCLK rising edges and is latched by DSP on the falling edges. Figure 4–5 shows the DSP mode timing diagram.

The TLV1572 goes into auto-power down after the LSB is shifted out. The next FS pulls it out of auto-power down as shown in Figure 4–6. If the FS comes on the 16th bit, next conversion cycle starts from next rising edge of the SCLK, allowing back to back conversions as shown in Figure 4–7. An FS in the middle of a conversion cycle resets the chip and starts a new conversion cycle. Therefore, variable-bit transfer is supported if the FS appears earlier.

The  $\overline{\text{CS}}$  can be pulled high asynchronously to put the chip into 3-state and power down. The  $\overline{\text{CS}}$  can also be pulled low asynchronously to start checking for the state of FS on the falling edges of the clock.



Figure 4–6. DSP Application Timing (Intermittent Conversion)

Figure 4–7. DSP Application Timing (Continuous Conversion)



# 4.2.1 Key Points

- When  $\overline{CS}$  goes low, if FS is low, the device is in DSP mode. FS is sampled twice by  $\overline{CS}$  falling edge and again by internally delayed  $\overline{CS}$  falling edge. Even if a glitch appears and one latch latches 1 and another latches 0, the device goes into DSP mode (μC mode requires both latches to latch 1). A hold time before FS can go high again after the  $\overline{CS}$  falling edge ensures proper mode latching as detailed above. With  $\overline{CS}$  going low, DO is in 3-state and the chip is in powerdown until the FS rising edge.
- ☐ The TLV1572 checks for FS at every falling edge of SCLK. If FS is detected high, the chip goes into reset. When FS goes low, the TLV1572 waits for DSP to latch the first bit 0.
- □ Sampling occurs from the first falling edge of SCLK after FS going low until the rising edge when the 6th bit 0 is given out. Thereafter, decisions are taken on rising edges and data is given out on rising edges a bit delayed. The DSP samples on the falling edge of SCLK. Data is padded with 6 leading zeros.
- Note that chip goes into auto-power down on the 17th falling edge of SCLK (just after LSB). FS rising edge pulls it out of auto-power down. If FS comes on the 16th bit itself, the next conversion cycle starts from next rising edge allowing back to back conversions. An FS in the middle of a conversion cycle starts a new conversion cycle. Thus variable-bit transfer is supported if FS appears earlier.

4-6 Operation

| DO goes into 3-state on the 17th rising edge and comes out on FS rising edge.                                                                                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\overline{\text{CS}}$ can be pulled high asynchronously to put the chip into 3-state and powerdown. $\overline{\text{CS}}$ may also be pulled low asynchronously to start checking for FS on the falling edges of clock |

For applications where the analog input must be sampled at a precise instant in time, the data conversion can be initiated by an external conversion start pulse which is completely asynchronous to the SCLK as shown in Figure 4–4b. When a conversion start pulse is received, the pulse is used as a Frame Sync (FS) signal to initiate the data conversion and transfer. The corresponding timing diagram is shown in Figure 4–7.

# 4.3 Interfacing TLV1572 to SPI/QSPI Compatible Microcontrollers (μCs) Interface

The TLV1572 is compatible with SPI and QSPI serial interface standards. The TLV1572 supports the following SPI clock options: CLOCK\_POLARITY= 0, i.e., SCLK idles low, and CLOCK\_PHASE = 1. Figure 4–8 shows the pin connections to interface the TLV1572 to the SPI/QSPI compatible microcontrollers.

Figure 4-8. μC to TLV1572 Interface



Figure 4–9. Typical Timing Diagram for μC Application



To use the TLV1572 in a non-DSP application, the FS input should be pulled high as shown in Figure 4–9.

A total of 16 clocks are normally supplied for each conversion. If  $\mu$ C cannot take in 16 bits at a time, it may take 8 bits with 8 clocks and the next 8 bits with another 8 clocks. The  $\overline{\text{CS}}$  should be kept low throughout the conversion. The delay between these two 8-clock periods should not be longer than 100  $\mu$ s.

Unlike the DSP mode, in which the conversion is initiated by the FS input signal from the DSP, the conversion is initiated by the incoming SCLK after the  $\overline{CS}$  falls. The sampling of input is started on the first rising edge of the SCLK after the  $\overline{CS}$  goes down. After six null bits, the A/D conversion data becomes available on the SCLK rising edges and is latched by  $\mu C$  on the falling edges. The  $\overline{CS}$  can be pulled high during the conversion before the LSB is shifted out to use the chip as a lower resolution ADC. Figure 4–10 shows the  $\mu C$  mode timing diagram.

The chip goes into auto-power down after the LSB is shifted out and is brought out of the power down by the next clock rising edge as shown in Figure 4–10.

4-8 Operation





# 4.3.1 Key Points

- When  $\overline{\text{CS}}$  goes low, if FS is high, the device is in  $\mu\text{C}$  ({Q}SPI) mode. Thus, FS should be tied to VDD. FS is latched twice, on the  $\overline{\text{CS}}$  falling edge and again on the internally delayed  $\overline{\text{CS}}$  falling edge. The  $\mu\text{C}$  mode is set only if both latches latch 1; otherwise, the DSP mode is set. Only polarity = 0 is supported i.e. SCLK idles low. Only clock\_phase = 1 is supported, as shown in timing diagrams.
- 16 clocks have to be supplied for each conversion. If μC cannot take in 16 bits at a time, it may take 8 bits with 8 clocks and the next 8 bits with another 8 clocks, keeping CS low throughout the conversion. The delay between these two 8-clock periods should not be higher than 100 ns.
- ☐ Sampling starts on the first falling edge of SCLK and ends on the edge when 6th bit 0 is given out. Decisions are made on the rising edge and data is output on the same edge, but a bit delayed to avoid noise.
- The chip goes into auto-power down on the 16th clock's falling edge and is brought out of it by the next 1st(17th) clock's rising edge.
- ☐ If (Q)SP wants less than a 16-bit transfer,  $\overline{CS}$  must go high after each transfer. The falling edge of  $\overline{CS}$  will reset the TLV1572 for the next conversion. Thus the user may do a 14-bit transfer to use the chip as an 8-bit A/D.
- ☐ CS going high puts the chip in 3-state and complete power down. CS going low merely sets the mode and pulls DO out of 3-state.

## 4.4 TLV1572 to TMS320C203

Figure 4–11 is the schematic diagram showing the hardware connections between the TLV1572 and the TMS320C203.

Figure 4-11. Schematic Diagram



(a) Hardware Connection with Cabling Longer than 6 Inches to the DSP



(b) Hardware Connection with Cabling Equal to or Shorter than 6 Inches to the DSP

NOTES:

- 1. FB is a ferrite bead, Fair-Rite<sup>™</sup> #2744044447 or equivalent.
- 2. Bypass capacitors for terminals VREF and  $V_{\hbox{CC}}$  should be as close to the device pins as possible.
- 3. The analog input voltage should be band limited.

# Appendix A

# **Grounding Considerations**

This appendix contains general information on grounding techniques for a printed circuit board using the TLV1572.

| Горіс | C                                              | Page |
|-------|------------------------------------------------|------|
| A.1   | Printed Circuit Board Grounding Considerations | A–2  |

A-1

# A.1 Printed Circuit Board Grounding Considerations

When designing analog circuits that share a ground with digital and high current power supplies, the voltage drop along the high current paths must be considered. This voltage drop is a result of the current flowing through the greater than zero resistance of the current path, or high frequency current transients flowing through a greater than zero inductance of a current path.

If the signal ground is connected to the power supply ground at an improper location, an excessive voltage drop may occur in the signal ground and appear as part of the signal, causing an error.

The solution for low frequency analog signals is to establish a single ground point on the PC board and connect all low frequency grounds to that point. By using this method, currents flowing along any one path to ground do not produce error voltages in any other ground path.

Analyzing the current flow paths within the analog section gives an indication of which components can be lumped together to a common ground path and which should be separate. One half LSB error with a reference of 4.1 volts would be approximately 0.5 mV, so the ground trace resistance would have to be greater than 0.5 ohms with 1 mA of ground current.

When input source signals are low current, a common ground trace may be appropriate. Higher input current sources, however should always have a separate ground trace to the most robust ground point location, usually at the ground entrance to the PCB.

Even though the TLV1572 operating current is low, some high-speed current transients are present. These are usually caused by output digital switching requiring a ground plane or wide ground return trace to the central board entry ground for these signals. All signal paths and their respective ground returns must be examined to minimize signal loop area.

The power inputs and V<sub>CC</sub> lines must be analyzed in the same manner and detail as the ground returns.

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated