

- **EPIC™ (Enhanced-Performance Implanted CMOS) 2- $\mu$  Process**
- **Typical  $V_{OLP}$  (Output Ground Bounce)**  
 $< 0.8$  V at  $V_{CC}$ ,  $T_A = 25^\circ\text{C}$
- **Typical  $V_{OHV}$  (Output  $V_{OH}$  Undershoot)**  
 $< 2$  V at  $V_{CC}$ ,  $T_A = 25^\circ\text{C}$
- **ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)**
- **Latch-Up Performance Exceeds 250 mA Per JEDEC Standard JESD-17**
- **Package Options Include Plastic Small-Outline (D), Shrink Small-Outline (DB), Thin Shrink Small-Outline (PW), Ceramic Flat (W) Packages, Chip Carriers (FK), and (J) 300-mil DIPs**

### description

The 'LV165 parallel-load, 8-bit shift registers are designed for 2.7-V to 5.5-V  $V_{CC}$  operation.

When the device is clocked, data is shifted toward the serial output  $Q_H$ . Parallel-in access to each stage is provided by eight individual direct data inputs that are enabled by a low level at the  $SH/\overline{LD}$  input. The 'LV165 feature a clock inhibit function and a complemented serial output  $\overline{Q}_H$ .

Clocking is accomplished by a low-to-high transition of the clock (CLK) input while  $SH/\overline{LD}$  is held high and clock inhibit (CLK INH) is held low. The functions of the CLK and CLK INH inputs are interchangeable. Since a low CLK input and a low-to-high transition of CLK INH accomplishes clocking, CLK INH should be changed to the high level only while CLK is high. Parallel loading is inhibited when  $SH/\overline{LD}$  is held high. The parallel inputs to the register are enabled while  $SH/\overline{LD}$  is held low independently of the levels of CLK, CLK INH, or SER.

The SN54LV165 is characterized for operation over the full military temperature range of  $-55^\circ\text{C}$  to  $125^\circ\text{C}$ . The SN74LV165 is characterized for operation from  $-40^\circ\text{C}$  to  $85^\circ\text{C}$ .

FUNCTION TABLE

| INPUTS             |     |         | OPERATION     |
|--------------------|-----|---------|---------------|
| $SH/\overline{LD}$ | CLK | CLK INH |               |
| L                  | X   | X       | Parallel load |
| H                  | H   | X       | $Q_0$         |
| H                  | X   | H       | $Q_0$         |
| H                  | L   | ↑       | Shift         |
| H                  | ↑   | L       | Shift         |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

SN54LV165 . . . J OR W PACKAGE  
SN74LV165 . . . D, DB, OR PW PACKAGE  
(TOP VIEW)



SN54LV165 . . . FK PACKAGE  
(TOP VIEW)



NC – No internal connection



Copyright © 1996, Texas Instruments Incorporated

# SN54LV165, SN74LV165 PARALLEL-LOAD 8-BIT SHIFT REGISTERS

SCES007B – MARCH 1995 – REVISED APRIL 1996

## logic diagram (positive logic)



Pin numbers shown are for D, DB, J, PW, and W packages.

## typical shift, load, and inhibit sequences



**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**

|                                                                                                    |                            |  |  |  |
|----------------------------------------------------------------------------------------------------|----------------------------|--|--|--|
| Supply voltage range, $V_{CC}$ .....                                                               | –0.5 V to 4.6 V            |  |  |  |
| Input voltage range, $V_I$ (see Note 1) .....                                                      | –0.5 V to $V_{CC}$ + 0.5 V |  |  |  |
| Output voltage range, $V_O$ (see Notes 1 and 2) .....                                              | –0.5 V to $V_{CC}$ + 0.5 V |  |  |  |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) .....                                | $\pm 20$ mA                |  |  |  |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) .....                               | $\pm 50$ mA                |  |  |  |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) .....                                   | $\pm 25$ mA                |  |  |  |
| Continuous current through $V_{CC}$ or GND .....                                                   | $\pm 50$ mA                |  |  |  |
| Maximum power dissipation at $T_A = 55^\circ\text{C}$ (in still air) (see Note 3): D package ..... | 1.30 W                     |  |  |  |
|                                                                                                    | DB package .....           |  |  |  |
|                                                                                                    | 0.55 W                     |  |  |  |
|                                                                                                    | PW package .....           |  |  |  |
| Storage temperature range, $T_{stg}$ .....                                                         | –65°C to 150°C             |  |  |  |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.  
2. This value is limited to 7 V maximum.  
3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.

**recommended operating conditions (see Note 4)**

|                     |                                    | SN54LV165                 |     | SN74LV165  |            | UNIT |
|---------------------|------------------------------------|---------------------------|-----|------------|------------|------|
|                     |                                    | MIN                       | MAX | MIN        | MAX        |      |
| $V_{CC}$            | Supply voltage                     | 2.7                       | 5.5 | 2.7        | 5.5        | V    |
| $V_{IH}$            | High-level input voltage           | $V_{CC} = 2.7$ V to 3.6 V |     | 2          | 2          | V    |
|                     |                                    | $V_{CC} = 4.5$ V to 5.5 V |     | 3.15       | 3.15       |      |
| $V_{IL}$            | Low-level input voltage            | $V_{CC} = 2.7$ V to 3.6 V |     | 0.8        | 0.8        | V    |
|                     |                                    | $V_{CC} = 4.5$ V to 5.5 V |     | 1.65       | 1.65       |      |
| $V_I$               | Input voltage                      | 0 $V_{CC}$                |     | 0 $V_{CC}$ | 0 $V_{CC}$ | V    |
| $V_O$               | Output voltage                     | 0 $V_{CC}$                |     | 0 $V_{CC}$ | 0 $V_{CC}$ | V    |
| $I_{OH}$            | High-level output current          | $V_{CC} = 2.7$ V to 3.6 V |     | –6         | –6         | mA   |
|                     |                                    | $V_{CC} = 4.5$ V to 5.5 V |     | –12        | –12        |      |
| $I_{OL}$            | Low-level output current           | $V_{CC} = 2.7$ V to 3.6 V |     | 6          | 6          | mA   |
|                     |                                    | $V_{CC} = 4.5$ V to 5.5 V |     | 12         | 12         |      |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | 0                         | 100 | 0          | 100        | ns/V |
| $T_A$               | Operating free-air temperature     | –55                       | 125 | –40        | 85         | °C   |

NOTE 4: Unused inputs must be held high or low to prevent them from floating.

# SN54LV165, SN74LV165 PARALLEL-LOAD 8-BIT SHIFT REGISTERS

SCES007B – MARCH 1995 – REVISED APRIL 1996

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER                | TEST CONDITIONS                                                                 | V <sub>CC</sub> <sup>†</sup> | SN54LV165            |       |      | SN74LV165            |     |      | UNIT    |  |  |  |  |
|--------------------------|---------------------------------------------------------------------------------|------------------------------|----------------------|-------|------|----------------------|-----|------|---------|--|--|--|--|
|                          |                                                                                 |                              | MIN                  | TYP   | MAX  | MIN                  | TYP | MAX  |         |  |  |  |  |
| V <sub>OH</sub>          | I <sub>OH</sub> = -100 $\mu$ A                                                  | MIN to MAX                   | V <sub>CC</sub> -0.2 | 2.4   | 3.6  | V <sub>CC</sub> -0.2 | 2.4 | 3.6  | V       |  |  |  |  |
|                          | I <sub>OH</sub> = -6 mA                                                         |                              |                      | 3 V   |      |                      |     |      |         |  |  |  |  |
|                          | I <sub>OH</sub> = -12 mA                                                        |                              |                      | 4.5 V |      |                      |     |      |         |  |  |  |  |
| V <sub>OL</sub>          | I <sub>OL</sub> = 100 $\mu$ A                                                   | MIN to MAX                   | 0.2                  | 0.4   | 0.55 | 0.2                  | 0.4 | 0.55 | V       |  |  |  |  |
|                          | I <sub>OL</sub> = 6 mA                                                          |                              |                      | 3 V   |      |                      |     |      |         |  |  |  |  |
|                          | I <sub>OL</sub> = 12 mA                                                         |                              |                      | 4.5 V |      |                      |     |      |         |  |  |  |  |
| I <sub>I</sub>           | V <sub>I</sub> = V <sub>CC</sub> or GND                                         | 3.6 V                        | ±1                   | ±1    | ±1   | 20                   | 20  | 20   | $\mu$ A |  |  |  |  |
|                          |                                                                                 |                              |                      |       |      |                      |     |      |         |  |  |  |  |
| I <sub>CC</sub>          | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0                     | 5.5 V                        | 20                   | 20    | 20   | 20                   | 20  | 20   | $\mu$ A |  |  |  |  |
|                          |                                                                                 |                              |                      |       |      |                      |     |      |         |  |  |  |  |
| $\Delta$ I <sub>CC</sub> | One input at V <sub>CC</sub> - 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V                 | 500                  |       |      | 500                  |     |      | $\mu$ A |  |  |  |  |
| C <sub>i</sub>           | V <sub>I</sub> = V <sub>CC</sub> or GND                                         | 3.3 V                        | 2.5                  |       |      | 2.5                  |     |      | pF      |  |  |  |  |
|                          |                                                                                 | 5 V                          | 3                    |       |      | 3                    |     |      |         |  |  |  |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions.

**timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)**

|                    |                 | SN54LV165                          |     |                                    |     |                         |     | UNIT |  |
|--------------------|-----------------|------------------------------------|-----|------------------------------------|-----|-------------------------|-----|------|--|
|                    |                 | V <sub>CC</sub> = 5.5 V<br>± 0.5 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 2.7 V |     |      |  |
|                    |                 | MIN                                | MAX | MIN                                | MAX | MIN                     | MAX |      |  |
| f <sub>clock</sub> | Clock frequency | 0                                  | 50  | 0                                  | 40  | 0                       | 30  | MHz  |  |
| t <sub>w</sub>     | Pulse duration  | CLK high or low                    | 14  | 18                                 | 22  | ns                      | ns  | ns   |  |
|                    |                 | SH/LD low                          | 14  | 18                                 | 22  |                         |     |      |  |
| t <sub>su</sub>    | Setup time      | SH/LD high before CLK↑             | 10  | 13                                 | 17  | ns                      | ns  | ns   |  |
|                    |                 | SER before CLK↑                    | 8   | 11                                 | 14  |                         |     |      |  |
|                    |                 | CLK INH before CLK↑                | 10  | 12                                 | 15  |                         |     |      |  |
|                    |                 | Data before SH/LD↑                 | 8   | 12                                 | 17  |                         |     |      |  |
| t <sub>h</sub>     | Hold time       | SER data after CLK↑                | 6   | 6                                  | 5   | ns                      | ns  | ns   |  |
|                    |                 | Parallel data after SH/LD↑         | 6   | 6                                  | 5   |                         |     |      |  |

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                    |                            |  | SN74LV165                          |     |                                    |     |                         |     | UNIT |  |
|------------------------------------|----------------------------|--|------------------------------------|-----|------------------------------------|-----|-------------------------|-----|------|--|
|                                    |                            |  | V <sub>CC</sub> = 5.5 V<br>± 0.5 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 2.7 V |     |      |  |
|                                    |                            |  | MIN                                | MAX | MIN                                | MAX | MIN                     | MAX |      |  |
| f <sub>clock</sub> Clock frequency |                            |  | 0                                  | 50  | 0                                  | 40  | 0                       | 30  | MHz  |  |
| t <sub>w</sub> Pulse duration      | CLK high or low            |  |                                    | 14  | 18                                 | 22  |                         |     | ns   |  |
|                                    | SH/LD low                  |  |                                    | 14  | 18                                 | 22  |                         |     |      |  |
| t <sub>su</sub> Setup time         | SH/LD high before CLK↑     |  |                                    | 10  | 13                                 | 17  |                         |     | ns   |  |
|                                    | SER before CLK↑            |  |                                    | 8   | 11                                 | 14  |                         |     |      |  |
|                                    | CLK INH before CLK↑        |  |                                    | 10  | 12                                 | 15  |                         |     |      |  |
|                                    | Data before SH/LD↑         |  |                                    | 8   | 12                                 | 17  |                         |     |      |  |
| t <sub>h</sub> Hold time           | SER data after CLK↑        |  |                                    | 6   | 6                                  | 5   |                         |     | ns   |  |
|                                    | Parallel data after SH/LD↑ |  |                                    | 6   | 6                                  | 5   |                         |     |      |  |

switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                     | SN54LV165                       |     |     |                                 |     |     | UNIT |     |
|------------------|-----------------|------------------------------------|---------------------------------|-----|-----|---------------------------------|-----|-----|------|-----|
|                  |                 |                                    | V <sub>CC</sub> = 5.5 V ± 0.5 V |     |     | V <sub>CC</sub> = 3.3 V ± 0.3 V |     |     |      |     |
|                  |                 |                                    | MIN                             | TYP | MAX | MIN                             | TYP | MAX |      |     |
| f <sub>max</sub> |                 |                                    | 50                              | 90  |     | 40                              | 75  |     | 30   | MHz |
| t <sub>pd</sub>  | CLK             | Q <sub>H</sub> or $\overline{Q}_H$ | 20                              | 24  |     | 20                              | 38  |     | 47   | ns  |
|                  | SH/LD           |                                    | 19                              | 24  |     | 19                              | 36  |     | 44   |     |
|                  | H               |                                    | 15                              | 20  |     | 15                              | 29  |     | 36   |     |

switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                     | SN74LV165                       |     |     |                                 |     |     | UNIT |     |
|------------------|-----------------|------------------------------------|---------------------------------|-----|-----|---------------------------------|-----|-----|------|-----|
|                  |                 |                                    | V <sub>CC</sub> = 5.5 V ± 0.5 V |     |     | V <sub>CC</sub> = 3.3 V ± 0.3 V |     |     |      |     |
|                  |                 |                                    | MIN                             | TYP | MAX | MIN                             | TYP | MAX |      |     |
| f <sub>max</sub> |                 |                                    | 50                              | 90  |     | 40                              | 75  |     | 30   | MHz |
| t <sub>pd</sub>  | CLK             | Q <sub>H</sub> or $\overline{Q}_H$ | 20                              | 24  |     | 20                              | 38  |     | 47   | ns  |
|                  | SH/LD           |                                    | 19                              | 24  |     | 19                              | 36  |     | 44   |     |
|                  | H               |                                    | 15                              | 20  |     | 15                              | 29  |     | 36   |     |

operating characteristics, T<sub>A</sub> = 25°C

| PARAMETER                                     | TEST CONDITIONS                    |  |  | V <sub>CC</sub> | TYP | UNIT |  |  |  |
|-----------------------------------------------|------------------------------------|--|--|-----------------|-----|------|--|--|--|
|                                               |                                    |  |  |                 |     |      |  |  |  |
|                                               |                                    |  |  |                 |     |      |  |  |  |
| C <sub>pd</sub> Power dissipation capacitance | C <sub>L</sub> = 50 pF, f = 10 MHz |  |  | 3.3 V           | 33  | pF   |  |  |  |
|                                               |                                    |  |  | 5 V             | 57  |      |  |  |  |

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



# SN54LV165, SN74LV165 PARALLEL-LOAD 8-BIT SHIFT REGISTERS

SCES007B – MARCH 1995 – REVISED APRIL 1996

## PARAMETER MEASUREMENT INFORMATION



| TEST              | S1    |
|-------------------|-------|
| $t_{PLH}/t_{PHL}$ | Open  |
| $t_{PLZ}/t_{PZL}$ | $V_z$ |
| $t_{PHZ}/t_{PZH}$ | GND   |

| WAVEFORM CONDITION | $V_{CC} = 4.5 \text{ V}$ to $5.5 \text{ V}$ | $V_{CC} = 2.7 \text{ V}$ to $3.6 \text{ V}$ |
|--------------------|---------------------------------------------|---------------------------------------------|
| $V_m$              | $0.5 \times V_{CC}$                         | 1.5 V                                       |
| $V_i$              | $V_{CC}$                                    | 2.7 V                                       |
| $V_z$              | $2 \times V_{CC}$                           | 6 V                                         |



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq 10 \text{ MHz}$ ,  $Z_O = 50 \Omega$ ,  $t_f \leq 2.5 \text{ ns}$ ,  $t_r \leq 2.5 \text{ ns}$ .

D. The outputs are measured one at a time with one transition per measurement.

E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .

F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 1. Load Circuit and Voltage Waveforms

**PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|--------------|-----------------|------|-------------|-------------------------|------------------|------------------------------|
| SN74LV165D       | OBsolete              | SOIC         | D               | 16   |             | TBD                     | Call TI          | Call TI                      |
| SN74LV165DBLE    | OBsolete              | SSOP         | DB              | 16   |             | TBD                     | Call TI          | Call TI                      |
| SN74LV165DR      | OBsolete              | SOIC         | D               | 16   |             | TBD                     | Call TI          | Call TI                      |
| SN74LV165PWLE    | OBsolete              | TSSOP        | PW              | 16   |             | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| <b>Products</b>  |                        | <b>Applications</b> |                                                                          |
|------------------|------------------------|---------------------|--------------------------------------------------------------------------|
| Amplifiers       | amplifier.ti.com       | Audio               | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                   |
| Data Converters  | dataconverter.ti.com   | Automotive          | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>         |
| DSP              | dsp.ti.com             | Broadband           | <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>           |
| Interface        | interface.ti.com       | Digital Control     | <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a> |
| Logic            | logic.ti.com           | Military            | <a href="http://www.ti.com/military">www.ti.com/military</a>             |
| Power Mgmt       | power.ti.com           | Optical Networking  | <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
| Microcontrollers | microcontroller.ti.com | Security            | <a href="http://www.ti.com/security">www.ti.com/security</a>             |
|                  |                        | Telephony           | <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>           |
|                  |                        | Video & Imaging     | <a href="http://www.ti.com/video">www.ti.com/video</a>                   |
|                  |                        | Wireless            | <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>             |

Mailing Address: Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated