#### CMOS 4-Bit Microcontroller

# TMP47P860VN TMP47P860VF

The TMP47P860V is the system evaluation LSI of TMP47C660A/860A with 64 Kbits one-time PROM. The TMP47P860V programs / verifies using an adapter socket to connect with PROM programmer, as it is in TMM2764AD.

In addition, the TMP47P860V and the TMP47C660A/860A are pin compatible. The TMP47P860V operates as the same as the TMP47C660A/860A by programming to the internal PROM.

| Part No.    | ROM | RAM         | Package            | Adapter Socket |
|-------------|-----|-------------|--------------------|----------------|
| TMP47P860VN | ОТР | 512 × 4-bit | P-SDIP64-750-1.78  | BM1130         |
| TMP47P860VF |     |             | P-QFP64-1420-1.00A | BM1132         |

### Pin Assignment (Top View)



For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions.

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA

making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

■ The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments traffic signal instruments control instruments medical instruments. all types of transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's

The products described in this document are subject to the foreign exchange and foreign trade laws.

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.

The information contained herein is subject to change without notice.

2000-10-19 4-60-65

## Pin Assignment (Top View)



#### **Pin Function**

The TMP47P860V has MCU mode and PROM mode.

# (1) MCU mode

The TMP47C660A/860A and the TMP47P860V are pin compatible (TEST pin for out-going test. Be fixed to low level.).

#### (2) PROM mode

| Pin Name      | Input / Output | Functions                                     | Pin Name (MCU mode) |  |  |  |  |  |
|---------------|----------------|-----------------------------------------------|---------------------|--|--|--|--|--|
| A12 to A9     |                |                                               | P10 to P13          |  |  |  |  |  |
| A8 to A5      | INPUT          | Address inputs                                | P20 to P23          |  |  |  |  |  |
| A4            | 1141 01        | Address in parts                              | P33                 |  |  |  |  |  |
| A3 to A0      |                |                                               | R80 to R83          |  |  |  |  |  |
| 17 to 14      | I/O            | Data outputs (Inputs)                         | R73 to R70          |  |  |  |  |  |
| 13 to 10      | "0             | Data outputs (inputs)                         | K03 to K00          |  |  |  |  |  |
| PGM           |                | Program control input                         | R92                 |  |  |  |  |  |
| CE            | Input          | Chip Enable input                             | R91                 |  |  |  |  |  |
| ŌĒ            |                | Output Enable input                           | R90                 |  |  |  |  |  |
| VPP           |                | + 21 V / 5 V (Program supply voltage)         | TEST                |  |  |  |  |  |
| vcc           | Power supply   | +5V                                           | VDD                 |  |  |  |  |  |
| VSS           |                | 0 V                                           | VSS                 |  |  |  |  |  |
| P03 to P00    | atat           |                                               |                     |  |  |  |  |  |
| P32 to P30    | output         | Open                                          |                     |  |  |  |  |  |
| RA3 to RA0    |                |                                               |                     |  |  |  |  |  |
| RB3 to RB0    |                |                                               |                     |  |  |  |  |  |
| RC3 to RC0    | I/O            |                                               |                     |  |  |  |  |  |
| R43 to R40    | 1/0            | Be fixed to Low Level                         |                     |  |  |  |  |  |
| R53 to R50    |                |                                               |                     |  |  |  |  |  |
| R63 to R60    |                |                                               |                     |  |  |  |  |  |
| RESET         | Input          | PROM mode setting pin. Be fixed to low level. |                     |  |  |  |  |  |
| HOLD          | Input          | The straining plant be threat to low level.   |                     |  |  |  |  |  |
| XIN           | Input          | Resonator connecting pin                      |                     |  |  |  |  |  |
| хоит          | output         | nesonator connecting pin                      |                     |  |  |  |  |  |
| VAREF<br>VASS | Power supply   | Be fixed to low level                         |                     |  |  |  |  |  |

#### **Operational Description**

The following is an explanation of hardware configuration and operation in relation to the TMP47P860V. The TMP47P860V is the same as the TMP47C660A/860A except that an OTP is used instead of a built-in mask ROM.

### 1. Operation mode

The TMP47P860V has an MCU mode and a PROM mode.

#### 1.1 MCU mode

The MCU mode is set by fixing the TEST/VPP pin at the "L" level. Operation in the MCU mode is the same as for the TMP47C660A/860A, except that the TEST / VPP pin does not have built in pull-down resistor and cannot be used open.

#### 1.1.1 Program memory

The program storage area is the same as for the TMP47C860A. Data conversion tables must be set in two locations when using the TMP47P860V to check TMP47C660A operation.



Figure 1-1. Program area

### 1.1.2 Data memory

The TMP47P860V has two built-in 256 x 4-bit data memory banks (Bank0, Bank1).

When using the TMP47P860V as a TMP47C660A evaluator, do not write data to address  $80_{\rm H}$  and following, even though the Bank1 addresses are 00, to FF<sub>H</sub>. There is no necessity to take into consideration a special common function area because one is built in Bank0.

#### **Electrical Characteristics**

Absolute Maximum Ratings  $(V_{SS} = 0 V)$ 

| Parameter                       | Symbol              | Pins                        | Ratings                        | Unit |  |
|---------------------------------|---------------------|-----------------------------|--------------------------------|------|--|
| Supply Voltage                  | $V_{DD}$            |                             | – 0.3 to 6.5                   | V    |  |
| Program Voltage                 | $V_{PP}$            | TEST / VPP pin              | – 0.3 to 13.0                  | ٧    |  |
| Input Voltage                   | $V_{IN}$            |                             | – 0.3 to V <sub>DD</sub> + 0.3 | ٧    |  |
| Outrot Valtage                  | V <sub>OUT1</sub>   | Ports R4, R5, R7, push-pull | $-0.3$ to $V_{DD} + 0.3$       | V    |  |
| Output Voltage                  | V <sub>OUT2</sub>   | Ports P1, P2, R6, R8, R9    | – 0.3 to V <sub>DD</sub> + 0.3 | V    |  |
| Output (Per 1 pin)              | I <sub>OUT1</sub>   | Port R                      | 3.2                            |      |  |
|                                 | I <sub>OUT2</sub>   | Ports P1, P2                | 30                             | mA   |  |
|                                 | I <sub>OUT3</sub>   | Ports P0, P3                | 15                             |      |  |
| Output Correct (Total)          | Σ I <sub>OUT1</sub> | Ports P0, P1                | 120                            |      |  |
| Output Current (Total)          | Σ I <sub>OUT2</sub> | Ports P2, P3                | 120                            | mA   |  |
| Power Dissipation [Topr = 70°C) | PD                  |                             | 600                            | mW   |  |
| Soldering Temperature (time)    | Tsld                |                             | 260 (10 s)                     | °C   |  |
| Storage Temperature             | Tstg                |                             | – 55 to 125                    | °C   |  |
| Operating Temperature           | Topr                |                             | – 40 to 70                     | °C   |  |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant.

Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

Recommended Opeating Conditions

$$(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 70^{\circ}\text{C})$$

| Parameter          | Symbol           | Pins                    | Conditions              | Min                   | Max                  | Unit         |
|--------------------|------------------|-------------------------|-------------------------|-----------------------|----------------------|--------------|
|                    |                  |                         | fc = 6.0 MHz            | 4.5                   |                      |              |
| Cumplu Valtage     | .,               |                         | fc = 4.2 MHz            | 2.7                   |                      | <sub>v</sub> |
| Supply Voltage     | $V_{DD}$         |                         | In the SLOW mode        | 7 2.7                 | 5.5                  | '            |
|                    |                  |                         | In the HOLD mode        | 2.0                   |                      |              |
|                    | $V_{IH1}$        | Except Hysteresis Input | resis Input             |                       |                      |              |
| Input High Voltage | $V_{IH2}$        | Hysteresis Input        | $V_{DD} \ge 4.5 V$      | V <sub>DD×</sub> 0.75 | $V_{DD}$             | V            |
|                    | V <sub>IH3</sub> |                         | $V_{DD}$ < 4.5 V        | $V_{DD} \times 0.9$   |                      |              |
|                    | V <sub>IL1</sub> | Except Hysteresis Input | $V_{DD} \ge 4.5  V$     |                       | $V_{DD} \times 0.3$  |              |
| Input Low Voltage  | $V_{IL2}$        | Hysteresis Input        | V <sub>DD</sub> ≦ 4.5 V | 0                     | $V_{DD} \times 0.25$ | V            |
| V <sub>IL3</sub>   |                  |                         | $V_{DD}$ < 4.5 V        |                       | $V_{DD} \times 0.1$  |              |
| Clash Fasanian an  | fc               |                         | High-freq.clock         | 0.4                   | 6.0                  | MHz          |
| Clock Frequency    | fs               |                         | Low-freq.clock          | 30                    | 34                   | kHz          |

Note 1: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to.

Note 2: Input voltage  $V_{IH3}$ ,  $V_{IL3}$ : In the SLOW or HOLD mode.

**DC Characteristics** 

 $(V_{SS} = 0 \text{ V, Topr} = -40 \text{ to } 70^{\circ}\text{C})$ 

| Parameter                             | Symbol           | Pins                          | Conditions                                              | Min | Тур. | Max | Unit |
|---------------------------------------|------------------|-------------------------------|---------------------------------------------------------|-----|------|-----|------|
| Hysteresis Voltage                    | V <sub>HS</sub>  | Hysteresis input              |                                                         | _   | 0.7  | _   | ٧    |
|                                       | I <sub>IN1</sub> | Port K0, TEST,<br>RESET, HOLD | V <sub>DD</sub> = 5.5 V                                 |     |      |     |      |
| Input Current                         | I <sub>IN2</sub> | Ports R (open-drain)          | V <sub>IN</sub> = 5.5 V / 0 V                           | _   | _    | ± 2 | μΑ   |
| Input Resistance                      | R <sub>IN2</sub> | RESET                         |                                                         | 100 | 220  | 450 | kΩ   |
| Low Level Input Current               | I <sub>IL</sub>  | Ports R (push-pull)           | $V_{DD} = 5.5 \text{ V}, \ V_{IN} = 0.4 \text{ V}$      | _   | _    | - 2 | mA   |
| Output Leakage Current                | I <sub>LO</sub>  | Ports R (open drain)          | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V       | _   | _    | 2   | μA   |
| Output Level High Voltage             | V <sub>OH</sub>  | Push-pull ports               | $V_{DD} = 4.5 \text{ V}, \ I_{OH} = -200 \ \mu\text{A}$ | 2.4 | _    | _   | >    |
| Output Level Low Voltage              | V <sub>OL</sub>  | Except XOUT, P ports          | V <sub>DD</sub> = 4.5 V, I <sub>OL</sub> = 1.6 mA       | _   | _    | 0.4 |      |
| Low Level Output Current              | I <sub>OL2</sub> | Ports P1, P2                  | $V_{DD} = 4.5 \text{ V}, V_{OI} = 1.0 \text{ V}$        | _   | 20   | _   | mA   |
| Low Level Output Current              | I <sub>OL3</sub> | Ports P0, P3                  | V <sub>DD</sub> = 4.5 V, V <sub>OL</sub> = 1.0 V        | _   | 7    | _   | IIIA |
| Supply Current<br>(in the Nomal mode) | I <sub>DD</sub>  |                               | V <sub>DD</sub> = 5.5 V<br>fc = 4 MHz                   | _   | 3    | 6   | mA   |
| Supply Current<br>(in the SLOW mode)  | I <sub>DDS</sub> |                               | V <sub>DD</sub> = 5.0 V<br>fs = 32.768 kHz              | _   | 30   | 60  | mA   |
| Supply Current<br>(in the HOLD mode)  | I <sub>DDH</sub> |                               | V <sub>DD</sub> = 5.5 V                                 | _   | 0.5  | 10  | μΑ   |

Note 1: Typ. values show those at Topr =  $25^{\circ}$ C, VDD = 5 V.

Note 2: Input Current IIN1; The current through resistor is not included, when the input resistor (pull-up/pull-down) is contained.

Note 3: IDD, IDDH; VIN = 5.3 V / 0.2 V

The KO port is opened when the input resistor is contained. The voltage applied to the R port is within the valid range.

IDDS; VIN = 2.8 V / 0.2 V, low frequency clock is only oscillated (connecting XTIN, XTOUT).

**AD Conversion Characterristics** 

 $(Topr = -40 \text{ to } 70^{\circ}C)$ 

| Parameter                      | Symbol            | Conditions                                        | Min                   | Тур. | Max               | Unit |
|--------------------------------|-------------------|---------------------------------------------------|-----------------------|------|-------------------|------|
| Analog Reference               | V <sub>AREF</sub> |                                                   | V <sub>DD</sub> – 1.5 | -    | V <sub>DD</sub>   | ,,   |
|                                | V <sub>ASS</sub>  |                                                   | V <sub>SS</sub>       | _    | 1.5               | V    |
| Analog Reference Voltage Range | $\Delta V_{AREF}$ | V <sub>AREF</sub> – V <sub>ASS</sub>              | 2.5                   | _    | _                 | V    |
| Analog input Voltage           | V <sub>AIN</sub>  |                                                   | V <sub>ASS</sub>      | _    | V <sub>AREF</sub> | V    |
| Analog Supply Current          | I <sub>REF</sub>  |                                                   | _                     | 0.5  | 1.0               | mA   |
| Nonlinearity Error             |                   | V - F0V V - 00V                                   | _                     | _    | ± 1               |      |
| Zero pornt Error               |                   | $V_{DD} = 5.0 \text{ V},  V_{SS} = 0.0 \text{ V}$ | _                     | _    | ± 1               | LSB  |
| Full scale Error               |                   | V <sub>AREF</sub> = 5.000 V                       | _                     | _    | ± 1               |      |
| Totar Error                    |                   | V <sub>ASS</sub> = 0.000 V                        | -                     | _    | ± 2               | 1    |

4-60-72 2000-10-19

AC Characteristics

 $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 6.0 \text{ V}, Topr = -40 \text{ to } 70^{\circ}\text{C})$ 

| Parameter                    | Symbol           | Condition                    | Min           | Тур. | Max | Unit |
|------------------------------|------------------|------------------------------|---------------|------|-----|------|
| Instruction Cycle Time       | tcy              | in the Normal mode           | 1.3           | -    | 20  |      |
| instruction cycle rime       | icy              | in the SLOW mode             | 235           | _    | 267 | μS   |
| High level Clock Pulse Width | t <sub>WCH</sub> | For external clock operation | 80            | _    | _   | ns   |
| Low level Clock Pulse Width  | t <sub>WCL</sub> | To external clock operation  | 00            |      |     | 113  |
| AD Conversion Sampling Time  | t <sub>AIN</sub> | fc = 4 MHz                   | _             | 2    | _   | μS   |
| Shift Data Hold Time         | t <sub>SDH</sub> |                              | 0.5 tcy – 0.3 | _    | -   | μS   |

Note: Shift data Hold Time:

External circuit for SCK pin and SO pin

Serial port (completion of transmission)



**Recommended Oscillating Conditions** 

 $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, \text{ Topr } = -40 \text{ to } 70^{\circ}\text{C})$ 

Recommended oscillating conditions of the TMP47P860V are equal to the TMP47C860A's.

DC/AC Characteristics

 $(V_{SS} = 0 V)$ 

## (1) Read operation

| Parameter                 | Symbol           | Condition                      | Min                   | Тур. | Max                   | Unit |
|---------------------------|------------------|--------------------------------|-----------------------|------|-----------------------|------|
| Output Level High Voltage | V <sub>IH4</sub> |                                | V <sub>CC</sub> × 0.7 | _    | V <sub>CC</sub>       | V    |
| Output Level Low Voltage  | V <sub>IL4</sub> |                                | 0                     | _    | V <sub>CC</sub> × 0.1 | V    |
| Supply Voltage            | V <sub>CC</sub>  |                                | 4.75                  |      | 6.0                   | V    |
| Programming Voltage       | $V_{PP}$         |                                | 4.73                  | _    | 6.0                   | v    |
| Address Access Time       | t <sub>ACC</sub> | V <sub>CC</sub> = 5.0 ± 0.25 V | 0                     | -    | 350                   | ns   |

4-60-73 2000-10-19



# (2) High speed programming operation

| Parameter                            | Sybol            | Condition                      | Min                   | Тур.  | Max                    | Unit |
|--------------------------------------|------------------|--------------------------------|-----------------------|-------|------------------------|------|
| Input High Voltage                   | V <sub>IH4</sub> |                                | V <sub>CC</sub> × 0.7 | -     | V <sub>CC</sub>        | V    |
| Input Low Voltage                    | V <sub>IL4</sub> |                                | 0                     | _     | V <sub>CC</sub> × 0.12 | V    |
| Supply Voltage                       | V <sub>CC</sub>  |                                | 4.75                  | -     | 6.0                    | V    |
| V <sub>PP</sub> Power Supply Voltage | V <sub>PP</sub>  |                                | 12.25                 | 12.50 | 12.75                  | V    |
| Programming Pulse Width              | t <sub>PW</sub>  | V <sub>CC</sub> = 6.0 ± 0.25 V | 0.95                  | 1.0   | 1.05                   | ms   |

