# **TDA7492MV**



# 50 W mono BTL class-D audio amplifier

Datasheet - production data



### **Description**

The TDA7492MV is a mono BTL class-D audio amplifier with single power supply designed for home systems and docking stations.

Thanks to the high efficiency and an exposed-pad-down (EPD) package no heatsink is required.

#### **Features**

- 50 W continuous output power:  $R_L = 6 \Omega$ , THD = 10% at  $V_{CC} = 25 V$
- 40 W continuous output power:  $R_L = 8 \Omega$ , THD = 10% at  $V_{CC} = 25 V$
- Wide range single supply operation (10 26 V)
- High efficiency (η = 90%)
- Four selectable, fixed gain settings of nominally 21.6 dB, 27.6 dB, 31.1 dB and 33.6 dB
- Differential inputs minimize common-mode noise.
- Standby and mute features
- Short-circuit protection
- Thermal-overload protection
- · Externally synchronizable

**Table 1. Device summary** 

| Order code    | Operating temp. range | Package         | Packaging     |
|---------------|-----------------------|-----------------|---------------|
| TDA7492MV13TR | 0 to 70 °C            | PowerSSO-36 EPD | Tape and reel |

Contents TDA7492MV

# **Contents**

| 1 | Device block diagram |                                    |  |  |
|---|----------------------|------------------------------------|--|--|
| 2 | Pin o                | description 6                      |  |  |
|   | 2.1                  | Pin out                            |  |  |
|   | 2.2                  | Pin list                           |  |  |
| 3 | Elec                 | trical specifications 8            |  |  |
|   | 3.1                  | Absolute maximum ratings           |  |  |
|   | 3.2                  | Thermal data 8                     |  |  |
|   | 3.3                  | Electrical specifications 8        |  |  |
| 4 | Cha                  | racterization curves10             |  |  |
|   | 4.1                  | For 6 $\Omega$ load                |  |  |
|   | 4.2                  | For 8 $\Omega$ load                |  |  |
|   | 4.3                  | Test board 16                      |  |  |
| 5 | Pacl                 | kage mechanical data               |  |  |
| 6 | Арр                  | lications information19            |  |  |
|   | 6.1                  | Applications circuit               |  |  |
|   | 6.2                  | Mode selection                     |  |  |
|   | 6.3                  | Gain setting                       |  |  |
|   | 6.4                  | Input resistance and capacitance   |  |  |
|   | 6.5                  | Internal and external clocks 22    |  |  |
|   |                      | 6.5.1 Master mode (internal clock) |  |  |
|   |                      | 6.5.2 Slave mode (external clock)  |  |  |
|   | 6.6                  | Output low-pass filter             |  |  |
|   | 6.7                  | Protection function                |  |  |
|   | 6.8                  | Diagnostic output 24               |  |  |
| 7 | Revi                 | sion history                       |  |  |



TDA7492MV List of tables

# List of tables

| Table 1.  | Device summary             | 1    |
|-----------|----------------------------|------|
| Table 2.  | Pin description list       | 7    |
| Table 3.  | Absolute maximum ratings   | . 8  |
| Table 4.  | Thermal data               | 8    |
| Table 5.  | Electrical specifications  | 8    |
| Table 6.  | PowerSSO-36 EPD dimensions | . 18 |
| Table 7.  | Mode settings              | 20   |
| Table 8.  | Gain settings              | . 21 |
| Table 9.  | How to set up SYNCLK       | . 22 |
| Table 10. | Document revision history  | . 25 |



List of figures TDA7492MV

# List of figures

| Figure 1.  | Internal block diagram                                 | 5  |
|------------|--------------------------------------------------------|----|
| Figure 2.  | Pin connection (top view, PCB view)                    | 6  |
| Figure 3.  | Output power vs supply voltage                         | 10 |
| Figure 4.  | THD vs output power (1 kHz)                            | 10 |
| Figure 5.  | THD vs output power (100 Hz)                           | 11 |
| Figure 6.  | THD vs frequency (100 mW)                              | 11 |
| Figure 7.  | THD vs frequency                                       | 11 |
| Figure 8.  | Frequency response                                     | 12 |
| Figure 9.  | FFT (0 dB)                                             | 12 |
| Figure 10. | FFT (-60 dB)                                           | 12 |
| Figure 11. | Output power vs supply voltage                         | 13 |
| Figure 12. | THD vs output power (1 kHz)                            | 13 |
| Figure 13. | THD vs output power (100 Hz)                           | 14 |
| Figure 14. | THD vs frequency (100 mW)                              | 14 |
| Figure 15. | THD vs frequency                                       | 14 |
| Figure 16. | Frequency response                                     | 15 |
| Figure 17. | FFT (0 dB)                                             | 15 |
| Figure 18. | FFT (-60 dB)                                           | 15 |
| Figure 19. | Test board layout                                      | 16 |
| Figure 20. | PowerSSO-36 EPD outline drawing                        | 17 |
| Figure 21. | Applications circuit for class-D amplifier             | 19 |
| Figure 22. | Standby and mute circuits                              | 20 |
| Figure 23. | Turn-on/off sequence for minimizing speaker "pop"      | 20 |
| Figure 24. | Device input circuit and frequency response            | 21 |
| Figure 25. | Master and slave connection                            |    |
| Figure 26. | Typical LC filter for a 8 $\Omega$ speaker             | 23 |
| Figure 27. | Typical LC filter for a 4 $\Omega$ speaker             | 23 |
| Figure 28  | Behavior of pin DIAG for various protection conditions | 24 |



#### **Device block diagram** 1

Figure 1 shows the block diagram of the TDA7492MV.

Figure 1. Internal block diagram 9 VDDS SVCC Vdd-Regulator Vss-Regulator SGND PVCC SVR 9VDDS driverH vss Anti-PWM OUTN ROSC VDDPW logic fault shift driverL INN X PGND INP VREF X PVCC ۷DDS Gain0 driverH Level Gain adj Anti-fault vssl OUTP VDDPW Gain1 driverL SYNCLK Protection DIAG Standby& Muteplay

Pin description TDA7492MV

# 2 Pin description

### 2.1 Pin out

Figure 2. Pin connection (top view, PCB view)



TDA7492MV Pin description

# 2.2 Pin list

Table 2. Pin description list

| Pin n° | Name    | Туре   | Description                                                           |
|--------|---------|--------|-----------------------------------------------------------------------|
| 1      | SUB_GND | POWER  | Connect to the frame                                                  |
| 2,3    | NC      | -      | No internal connection                                                |
| 4,5    | NC      | -      | No internal connection                                                |
| 6,7    | NC      | -      | No internal connection                                                |
| 8,9    | NC      | -      | No internal connection                                                |
| 10,11  | OUTN    | OUT    | Negative PWM output                                                   |
| 12,13  | PVCC    | POWER  | Power supply for output channel                                       |
| 14,15  | PGND    | POWER  | Power ground for output channel                                       |
| 16,17  | OUTP    | OUT    | Positive PWM output                                                   |
| 18     | PGND    | POWER  | Power supply ground                                                   |
| 19     | VDDPW   | OUT    | 3.3-V (nominal) regulator output referred to ground for power stage   |
| 20     | STBY    | INPUT  | Standby mode control                                                  |
| 21     | MUTE    | INPUT  | Mute mode control                                                     |
| 22     | INP     | INPUT  | Positive differential input                                           |
| 23     | INN     | INPUT  | Negative differential input                                           |
| 24     | ROSC    | OUT    | Master oscillator frequency-setting pin                               |
| 25     | SYNCLCK | IN/OUT | Clock in/out for external oscillator                                  |
| 26     | VDDS    | OUT    | 3.3-V (nominal) regulator output referred to ground for signal blocks |
| 27     | SGND    | POWER  | Signal ground                                                         |
| 28     | DIAG    | OUT    | Open-drain diagnostic output                                          |
| 29     | SVR     | OUT    | Supply voltage rejection                                              |
| 30     | GAIN0   | INPUT  | Gain setting input 1                                                  |
| 31     | GAIN1   | INPUT  | Gain setting input 2                                                  |
| 32     | VDDS2   | INPUT  | To be connected to VDDS (pin 26)                                      |
| 33     | SGND2   | INPUT  | To be connected to SGND (pin 27)                                      |
| 34     | VREF    | OUT    | Half VDDS (nominal) referred to ground                                |
| 35     | SVCC    | POWER  | Signal power supply                                                   |
| 36     | VSS     | OUT    | 3.3-V (nominal) regulator output referred to power supply             |
| -      | EP      | -      | Exposed pad for ground-plane heatsink, to be connected to ground      |

# 3 Electrical specifications

## 3.1 Absolute maximum ratings

Table 3. Absolute maximum ratings

| Symbol           | Parameter                                                           | Value      | Unit |
|------------------|---------------------------------------------------------------------|------------|------|
| V <sub>CC</sub>  | DC supply voltage for pins PVCC, SVCC                               | 30         | V    |
| VI               | Voltage limits for input pins<br>STBY, MUTE, INN, INP, GAIN0, GAIN1 | -0.3 - 3.6 | V    |
| T <sub>op</sub>  | Operating temperature                                               | 0 to 70    | °C   |
| Tj               | Junction temperature                                                | -40 to 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                                 | -40 to 150 | °C   |

# 3.2 Thermal data

Table 4. Thermal data

| Symbol                 | Parameter                            | Min | Тур | Max | Unit |
|------------------------|--------------------------------------|-----|-----|-----|------|
| R <sub>th j-case</sub> | Thermal resistance, junction to case | -   | 2   | 3   | °C/W |

## 3.3 Electrical specifications

Unless otherwise stated, the results in *Table 5* below are given for the conditions:  $V_{CC}$  = 25 V,  $R_L$  (load) = 8  $\Omega$ ,  $R_{OSC}$  = R3 = 39 k $\Omega$ , C8 = 100 nF, f = 1 kHz,  $G_V$  = 21.6 dB and Tamb = 25 °C.

Table 5. Electrical specifications

| Symbol             | Parameter                                  | Condition          | Min  | Тур | Max | Unit |
|--------------------|--------------------------------------------|--------------------|------|-----|-----|------|
| V <sub>CC</sub>    | Supply voltage for pins PVCCA, PVCCB, SVCC | -                  | 10   | -   | 26  | V    |
| Iq                 | Total quiescent current                    | Without LC         | -    | 26  | 35  | mA   |
| I <sub>qSTBY</sub> | Quiescent current in standby               | -                  | -    | 2.5 | 5.0 | μΑ   |
| V                  | Output offset voltage                      | Play mode          | -100 | -   | 100 | mV   |
| V <sub>OS</sub>    | Output onset voltage                       | Mute mode          | -60  | -   | 60  | IIIV |
| I <sub>OCP</sub>   | Overcurrent protection threshold           | $R_L = 0 \Omega$   | 4.8  | 6.0 | -   | Α    |
| Tj                 | Junction temperature at thermal shutdown   | -                  | -    | 150 | -   | °C   |
| R <sub>i</sub>     | Input resistance                           | Differential input | 48   | 60  | -   | kΩ   |
| V <sub>OVP</sub>   | Overvoltage protection threshold           | -                  | 28   | 29  | -   | V    |
| V <sub>UVP</sub>   | Undervoltage protection threshold          | -                  | -    | -   | 7   | V    |

8/26 DocID16264 Rev 2

Table 5. Electrical specifications (continued)

| Symbol                          | Parameter                        | Condition                                                                | Min  | Тур  | Max   | Unit  |
|---------------------------------|----------------------------------|--------------------------------------------------------------------------|------|------|-------|-------|
| Б                               | Device transistar on register of | High side                                                                | -    | 0.2  | -     | 0     |
| R <sub>dsON</sub>               | Power transistor on resistance   | Low side                                                                 | -    | 0.2  | -     | Ω     |
| D                               | Outrut navian                    | THD = 10%                                                                | -    | 40   | -     | ١٨/   |
| P <sub>o</sub>                  | Output power                     | THD = 1%                                                                 | -    | 32   | -     | W     |
| D                               | Output power                     | $R_L = 6 \Omega$ , THD = 10%, $V_{CC} = 25V$                             | -    | 50   | -     | W     |
| P <sub>o</sub>                  | Output power                     | $R_L = 6 \Omega$ , THD = 1% $V_{CC} = 25V$                               | -    | 40   | -     | VV    |
| P <sub>D</sub>                  | Dissipated power                 | P <sub>o</sub> =40W, THD = 10%                                           | -    | 4.0  | -     | W     |
| η                               | Efficiency                       | P <sub>o</sub> = 40 W                                                    | 80   | 90   | -     | %     |
| THD                             | Total harmonic distortion        | P <sub>o</sub> = 1 W                                                     | -    | 0.1  | 0.4   | %     |
|                                 | Closed-loop gain                 | GAIN0 = L, GAIN1 = L                                                     | 20.6 | 21.6 | 22.6  | -dB   |
|                                 |                                  | GAIN0 = L, GAIN1 = H                                                     | 26.6 | 27.6 | 28.6  |       |
| G <sub>V</sub>                  |                                  | GAIN0 = H, GAIN1 = L                                                     | 30.1 | 31.1 | 32.1  |       |
|                                 |                                  | GAIN0 = H, GAIN1 = H                                                     | 32.6 | 33.6 | 34.6  |       |
| $\Delta G_V$                    | Gain matching                    | -                                                                        | -1   | -    | 1     | dB    |
| a NI                            | Total input paige                | A Curve, G <sub>V</sub> = 20 dB                                          | -    | 20   | -     | \/    |
| eN                              | Total input noise                | f = 22 Hz to 22 kHz                                                      | -    | 25   | 35    | μV    |
| SVRR                            | Supply voltage rejection ratio   | $fr = 100 \text{ Hz}, Vr = 0.5 \text{ V}, \\ C_{SVR} = 10 \ \mu\text{F}$ | 40   | 50   | -     | dB    |
| T <sub>r</sub> , T <sub>f</sub> | Rise and fall times              | -                                                                        | -    | 50   | -     | ns    |
| f <sub>SW</sub>                 | Switching frequency              | Internal oscillator                                                      | 290  | 310  | 330   | kHz   |
| f                               | Output switching frequency       | With internal oscillator (1)                                             | 250  | -    | 400   | 1.1.1 |
| f <sub>SWR</sub>                | range                            | With external oscillator (2)                                             | 250  | -    | 400   | kHz   |
| V <sub>inH</sub>                | Digital input high (H)           |                                                                          | 2.3  | -    | -     | \/    |
| V <sub>inL</sub>                | Digital input low (L)            | 7                                                                        | -    | -    | 0.8 V |       |
| A <sub>MUTE</sub>               | Mute attenuation                 | V <sub>MUTE</sub> = 1 V                                                  | 60   | 80   | -     | dB    |

<sup>1.</sup>  $f_{SW} = 10^6 / ((16 * R_{OSC} + 182) * 4) \text{ kHz}, f_{SYNCLK} = 2 * f_{SW} \text{ with R3} = 39 \text{ k}\Omega \text{ (see } \textit{Figure 21.)}.$ 



<sup>2.</sup>  $f_{SW} = f_{SYNCLK} / 2$  with the frequency of the external oscillator.

**Characterization curves TDA7492MV** 

#### **Characterization curves** 4

The following characterization curves were made using the TDA7492MV exposed-paddown test board with  $V_{CC}$  = 25 V, a signal frequency of 1 kHz and an output power of 1 W unless otherwise specified.

The LC filter for the 8- $\Omega$  load uses components of 33  $\mu$ H and 220 nF and for the 6- $\Omega$  load  $22 \mu H$  and 220 nF.

#### 4.1 For 6 $\Omega$ load





Figure 4. THD vs output power (1 kHz)

10/26 DocID16264 Rev 2 TDA7492MV Characterization curves

Figure 5. THD vs output power (100 Hz)



Figure 6. THD vs frequency (100 mW)



Figure 7. THD vs frequency



Characterization curves TDA7492MV

Figure 8. Frequency response



Figure 9. FFT (0 dB)



Figure 10. FFT (-60 dB)



## 4.2 For 8 $\Omega$ load

Figure 11. Output power vs supply voltage



Figure 12. THD vs output power (1 kHz)



Characterization curves TDA7492MV

Figure 13. THD vs output power (100 Hz)



Figure 14. THD vs frequency (100 mW)



Figure 15. THD vs frequency



Figure 16. Frequency response



Figure 17. FFT (0 dB)



Figure 18. FFT (-60 dB)



Characterization curves TDA7492MV

# 4.3 Test board

Figure 19. Test board layout





# 5 Package mechanical data

The TDA7492MV comes in a 36-pin PowerSSO package with exposed pad down.

Figure 20 below shows the package outline and Table 6 gives the dimensions.



Table 6. PowerSSO-36 EPD dimensions

|        |       | Dimensions in | mm         | Dimensions in inches |       |            |
|--------|-------|---------------|------------|----------------------|-------|------------|
| Symbol | Min   | Тур           | Max        | Min                  | Тур   | Max        |
| Α      | 2.15  | -             | 2.47       | 0.085                | -     | 0.097      |
| A2     | 2.15  | -             | 2.40       | 0.085                | -     | 0.094      |
| a1     | 0.00  | -             | 0.10       | 0.000                | -     | 0.004      |
| b      | 0.18  | -             | 0.36       | 0.007                | -     | 0.014      |
| С      | 0.23  | -             | 0.32       | 0.009                | -     | 0.013      |
| D      | 10.10 | -             | 10.50      | 0.398                | -     | 0.413      |
| E      | 7.40  | -             | 7.60       | 0.291                | -     | 0.299      |
| е      | -     | 0.5           | -          | -                    | 0.020 | -          |
| e3     | -     | 8.5           | -          | -                    | 0.335 | -          |
| F      | -     | 2.3           | -          | -                    | 0.091 | -          |
| G      | -     | -             | 0.10       | -                    | -     | 0.004      |
| Н      | 10.10 | -             | 10.50      | 0.398                | -     | 0.413      |
| h      | -     | -             | 0.40       | -                    | -     | 0.016      |
| k      | 0     | -             | 8 degrees  | 0                    | -     | 8 degrees  |
| L      | 0.60  | -             | 1.00       | 0.024                | -     | 0.039      |
| М      | -     | 4.30          | -          | -                    | 0.169 | -          |
| N      | -     | -             | 10 degrees | -                    | -     | 10 degrees |
| 0      | -     | 1.20          | -          | -                    | 0.047 | -          |
| Q      | -     | 0.80          | -          | -                    | 0.031 | -          |
| S      | -     | 2.90          | -          | -                    | 0.114 | -          |
| Т      | -     | 3.65          | -          | -                    | 0.144 | -          |
| U      | -     | 1.00          | -          | -                    | 0.039 | -          |
| Х      | 4.10  | -             | 4.70       | 0.161                | -     | 0.185      |
| Υ      | 6.50  | -             | 7.10       | 0.256                | -     | 0.280      |

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

18/26 DocID16264 Rev 2

# 6 Applications information

# 6.1 Applications circuit

Figure 21. Applications circuit for class-D amplifier OUTPA 22 INPA C1 470nF C28 PGNDA 22R C2 470nF C25 OUT+ □VDDS 26 VDDS R1 100k 28 DIAG PVCCA C27 C24 PVCCA 13 330pF DIAG OUTNA 10 OUTNA 11 TDA7492MV P1 📑 NA NA R5 0 NA SGND GND GND C10 VSS C11 √ 100nF S2 MUTE

### 6.2 Mode selection

The three operating modes of the TDA7492MV are set by the two inputs STBY (pin 20) and MUTE (pin 21).

- Standby mode: all circuits are turned off, very low current consumption.
- Mute mode: inputs are connected to ground and the positive and negative PWM outputs are at 50% duty cycle.
- Play mode: the amplifiers are active.

The protection functions of the TDA7492MV are realized by pulling down the voltages of the STBY and MUTE inputs shown in *Figure 22*. The input current of the corresponding pins must be limited to  $200 \, \mu A$ .

Table 7. Mode settings

| Mode Selection | STBY             | MUTE           |
|----------------|------------------|----------------|
| Standby        | L (1)            | X (don't care) |
| Mute           | H <sup>(1)</sup> | L              |
| Play           | Н                | Н              |

1. Drive levels defined in Table 5: Electrical specifications on page 8

Figure 22. Standby and mute circuits



Figure 23. Turn-on/off sequence for minimizing speaker "pop"



577

## 6.3 Gain setting

The gain of the TDA7492MV is set by the two inputs, GAIN0 (pin 30) and GAIN1 (pin 31). Internally, the gain is set by changing the feedback resistors of the amplifier.

| GAIN0 | GAIN1 | Nominal gain, G <sub>v</sub> (dB) |  |  |  |  |
|-------|-------|-----------------------------------|--|--|--|--|
| L     | L     | 21.6                              |  |  |  |  |
| L     | Н     | 27.6                              |  |  |  |  |
| Н     | L     | 31.1                              |  |  |  |  |
| Н     | Н     | 33.6                              |  |  |  |  |

Table 8. Gain settings

### 6.4 Input resistance and capacitance

The input impedance is set by an internal resistor Ri =  $60 \text{ k}\Omega$  (typical). An input capacitor (Ci) is required to couple the AC input signal.

The equivalent circuit and frequency response of the input components are shown in *Figure 24*. For Ci = 470 nF the high-pass filter cut-off frequency is below 20 Hz:

$$fc = 1 / (2 * \pi * Ri * Ci)$$



Figure 24. Device input circuit and frequency response

### 6.5 Internal and external clocks

The clock of the class-D amplifier can be generated internally or can be driven by an external source.

If two or more class-D amplifiers are used in the same system, it is recommended that all devices operate at the same clock frequency. This can be implemented by using one TDA7492MV as master clock, while the other devices are in slave mode (that is, externally clocked. The clock interconnect is via pin SYNCLK of each device. As explained below, SYNCLK is an output in master mode and an input in slave mode.

### 6.5.1 Master mode (internal clock)

Using the internal oscillator, the output switching frequency,  $f_{SW}$ , is controlled by the resistor,  $R_{OSC}$ , connected to pin ROSC:

$$f_{SW} = 10^6 / ((16 * R_{OSC} + 182) * 4) \text{ kHz}$$

where  $R_{OSC}$  is in  $k\Omega$ .

In master mode, pin SYNCLK is used as a clock output pin, whose frequency is:

For master mode to operate correctly then resistor  $R_{OSC}$  must be less than 60 k $\Omega$  as given below in *Table 9*.

#### 6.5.2 Slave mode (external clock)

In order to accept an external clock input the pin ROSC must be left open, that is, floating. This forces pin SYNCLK to be internally configured as an input as given in *Table 9*.

The output switching frequency of the slave devices is:

$$f_{SW} = f_{SYNCLK} / 2$$

Table 9. How to set up SYNCLK

| Mode   | ROSC                           | SYNCLK |
|--------|--------------------------------|--------|
| Master | $R_{OSC} < 60 \text{ k}\Omega$ | Output |
| Slave  | Floating (not connected)       | Input  |

Figure 25. Master and slave connection



### 6.6 Output low-pass filter

To avoid EMI problems, it may be necessary to use a low-pass filter before the speaker. The cutoff frequency should be larger than 22 kHz and much lower than the output switching frequency. It is necessary to choose the L-C component values depending on the loud speaker impedance. Some typical values, which give a cut-off frequency of 27 kHz, are shown in *Figure 26* and *Figure 27* below.



Figure 26. Typical LC filter for a 8  $\Omega$  speaker

Figure 27. Typical LC filter for a 4  $\Omega$  speaker



#### 6.7 Protection function

The TDA7492MV is fully protected against overvoltages, undervoltages, overcurrents and thermal overloads as explained here.

#### Overvoltage protection (OVP)

If the supply voltage exceeds the value for  $V_{OVP}$  given in *Table 5: Electrical specifications* on page 8 the overvoltage protection is activated which forces the outputs to the high-impedance state. When the supply voltage falls back to within the operating range the device restarts.

#### **Undervoltage protection (UVP)**

If the supply voltage drops below the value for V<sub>UVP</sub> given in *Table 5: Electrical* specifications on page 8 the undervoltage protection is activated which forces the outputs to the high-impedance state. When the supply voltage recovers to within the operating range the device restarts.



#### **Overcurrent protection (OCP)**

If the output current exceeds the value for  $I_{OCP}$  given in *Table 5: Electrical specifications on page 8* the overcurrent protection is activated which forces the outputs to the high-impedance state. Periodically, the device attempts to restart. If the overcurrent condition is still present then the OCP remains active. The restart time,  $T_{OC}$ , is determined by the R-C components connected to pin STBY.

#### Thermal protection (OTP)

If the junction temperature,  $T_j$ , reaches 145 °C (nominal), the device goes to mute mode and the positive and negative PWM outputs are forced to 50% duty cycle. If the junction temperature exceeds the value for  $T_j$  given in *Table 5: Electrical specifications on page 8* the device shuts down and the output is forced to the high impedance state. When the device cools sufficiently the device restarts.

### 6.8 Diagnostic output

The output pin DIAG is an open drain transistor. When the protection is activated it is in the high-impedance state. The pin can be connected to a power supply (< 26 V) by a pull-up resistor whose value is limited by the maximum sinking current (200  $\mu$ A) of the pin.



Figure 28. Behavior of pin DIAG for various protection conditions

TDA7492MV Revision history

# 7 Revision history

Table 10. Document revision history

| Date        | Revision | Changes                              |  |
|-------------|----------|--------------------------------------|--|
| 20-Oct-2009 | 1        | Initial release.                     |  |
| 20-Feb-2014 | 2        | Updated order code Table 1 on page 1 |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



