

- Contains Four Flip-Flops With Double-Rail Outputs
- Buffered Clock and Direct Clear Inputs
- Applications Include:
  - Buffer/Storage Registers
  - Shift Registers
  - Pattern Generators

### description

This positive-edge-triggered flip-flop utilizes TTL circuitry to implement D-type flip-flop logic with a direct clear (CLR) input. Information at the data (D) inputs meeting setup-time requirements is transferred to outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output.

D, N, OR NS PACKAGE  
(TOP VIEW)



### ORDERING INFORMATION

| TA          | PACKAGE† |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|-------------|----------|---------------|-----------------------|------------------|
| 0°C to 70°C | PDIP – N | Tube          | SN74F175N             | SN74F175N        |
|             | SOIC – D | Tube          | SN74F175D             | F175             |
|             |          | Tape and reel | SN74F175DR            |                  |
|             | SOP – NS | Tape and reel | SN74F175NSR           | 74F175           |

† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at [www.ti.com/sc/package](http://www.ti.com/sc/package).

### FUNCTION TABLE

| INPUTS |     |   | OUTPUTS |             |
|--------|-----|---|---------|-------------|
| CLR    | CLK | D | Q       | $\bar{Q}$   |
| L      | X   | X | L       | H           |
| H      | ↑   | H | H       | L           |
| H      | ↑   | L | L       | H           |
| H      | L   | X | $Q_0$   | $\bar{Q}_0$ |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# **SN74F175**

## **QUADRUPLE D-TYPE FLIP-FLOP**

### **WITH CLEAR**

SDFS058B - D293, MARCH 1987 - REVISED MAY 2002

## logic diagram (positive logic)



**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input voltage ratings may be exceeded if the input current ratings are observed.  
2. The package thermal impedance is calculated in accordance with JEDEC 51-7.

recommended operating conditions (see Note 3)

|                 |                                | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| V <sub>IH</sub> | High-level input voltage       |     | 2   |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |     |     | 0.8 | V    |
| I <sub>IK</sub> | Input clamp current            |     |     | -18 | mA   |
| I <sub>OH</sub> | High-level output current      |     |     | -1  | mA   |
| I <sub>OL</sub> | Low-level output current       |     |     | 20  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | 0   |     | 70  | °C   |

NOTE 3: All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

SN74F175  
QUADRUPLE D-TYPE FLIP-FLOP  
WITH CLEAR

SDFS058B – D293, MARCH 1987 – REVISED MAY 2002

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER           | TEST CONDITIONS                                         | MIN  | TYP† | MAX  | UNIT          |
|---------------------|---------------------------------------------------------|------|------|------|---------------|
| $V_{IK}$            | $V_{CC} = 4.5 \text{ V}$ ,<br>$I_I = -18 \text{ mA}$    |      |      | -1.2 | V             |
| $V_{OH}$            | $V_{CC} = 4.5 \text{ V}$ ,<br>$I_{OH} = -1 \text{ mA}$  | 2.5  | 3.4  |      | V             |
|                     | $V_{CC} = 4.75 \text{ V}$ ,<br>$I_{OH} = -1 \text{ mA}$ | 2.7  |      |      |               |
| $V_{OL}$            | $V_{CC} = 4.5 \text{ V}$ ,<br>$I_{OL} = 20 \text{ mA}$  | 0.3  | 0.5  |      | V             |
| $I_I$               | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_I = 7 \text{ V}$       |      |      | 0.1  | mA            |
| $I_{IH}$            | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_I = 2.7 \text{ V}$     |      |      | 20   | $\mu\text{A}$ |
| $I_{IL}$            | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_I = 0.5 \text{ V}$     |      |      | -0.6 | mA            |
| $I_{OS}^{\ddagger}$ | $V_{CC} = 5.5 \text{ V}$ ,<br>$V_O = 0$                 | -60  |      | -150 | mA            |
| $I_{CC}$            | $V_{CC} = 5.5 \text{ V}$ ,<br>See Note 4                | 22.5 | 34   |      | mA            |

† All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

‡ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 4:  $I_{CC}$  is measured with outputs open, with 4.5 V applied to all data inputs after a momentary ground, followed by 4.5 V applied to CLK.

**timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)**

|             |                                                | $V_{CC} = 5 \text{ V}$ ,<br>$T_A = 25^\circ\text{C}$ | MIN | MAX | UNIT |
|-------------|------------------------------------------------|------------------------------------------------------|-----|-----|------|
|             |                                                | MIN                                                  | MAX |     |      |
| $f_{clock}$ | Clock frequency                                | 100                                                  | 100 |     | MHz  |
| $t_w$       | Pulse duration                                 | CLK high                                             | 4   | 4   | ns   |
|             |                                                | CLK low                                              | 5   | 5   |      |
|             |                                                | CLR low                                              | 5   | 5   |      |
| $t_{su}$    | Setup time, data before CLK↑                   | High or low                                          | 3   | 3   | ns   |
|             | Setup time, inactive state, data before CLK↑\$ | CLR high                                             | 5   | 5   |      |
| $t_h$       | Hold time, data after CLK↑                     | High or low                                          | 1   | 1   | ns   |

\$ Inactive-state setup time also is referred to as recovery time.

**switching characteristics (see Figure 1)**

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 5 \text{ V}$ ,<br>$T_A = 25^\circ\text{C}$ |     |      | UNIT |     |
|-----------|-----------------|----------------|------------------------------------------------------|-----|------|------|-----|
|           |                 |                | MIN                                                  | TYP | MAX  |      |     |
| $f_{max}$ |                 |                | 100                                                  | 140 |      | 100  | MHz |
| $t_{PLH}$ | CLK             | Q or $\bar{Q}$ | 3.2                                                  | 4.6 | 6.5  | 3.2  | ns  |
|           |                 |                | 3.2                                                  | 6.1 | 8.5  | 3.2  |     |
| $t_{PHL}$ | CLR             | $\bar{Q}$      | 3.2                                                  | 6.1 | 8.5  | 3.2  | ns  |
|           |                 | Q              | 3.7                                                  | 8.6 | 11.5 | 3.7  |     |

**SN74F175**  
**QUADRUPLE D-TYPE FLIP-FLOP**  
**WITH CLEAR**

SDF5058B – D293, MARCH 1987 – REVISED MAY 2002

**PARAMETER MEASUREMENT INFORMATION**



NOTES:

- $C_L$  includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics: PRR  $\leq 1$  MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 2.5$  ns,  $t_f \leq 2.5$  ns, duty cycle = 50%.
- The outputs are measured one at a time with one input transition per measurement.

**Figure 1. Load Circuit and Voltage Waveforms**

**PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|--------------|-----------------|------|-------------|-------------------------|------------------|------------------------------|
| SN74F175D        | ACTIVE                | SOIC         | D               | 16   | 40          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F175DE4      | ACTIVE                | SOIC         | D               | 16   | 40          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F175DG4      | ACTIVE                | SOIC         | D               | 16   | 40          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F175DR       | ACTIVE                | SOIC         | D               | 16   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F175DRE4     | ACTIVE                | SOIC         | D               | 16   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F175DRG4     | ACTIVE                | SOIC         | D               | 16   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F175N        | ACTIVE                | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN74F175N3       | OBsolete              | PDIP         | N               | 16   |             | TBD                     | Call TI          | Call TI                      |
| SN74F175NE4      | ACTIVE                | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN74F175NSR      | ACTIVE                | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74F175NSRE4    | ACTIVE                | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



## D (R-PDSO-G16)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- Falls within JEDEC MS-012 variation AC.

## MECHANICAL DATA

NS (R-PDSO-G\*\*)

14-PINS SHOWN

PLASTIC SMALL-OUTLINE PACKAGE



4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| <b>Products</b>  |                        | <b>Applications</b> |                                                                          |
|------------------|------------------------|---------------------|--------------------------------------------------------------------------|
| Amplifiers       | amplifier.ti.com       | Audio               | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                   |
| Data Converters  | dataconverter.ti.com   | Automotive          | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>         |
| DSP              | dsp.ti.com             | Broadband           | <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>           |
| Interface        | interface.ti.com       | Digital Control     | <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a> |
| Logic            | logic.ti.com           | Military            | <a href="http://www.ti.com/military">www.ti.com/military</a>             |
| Power Mgmt       | power.ti.com           | Optical Networking  | <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
| Microcontrollers | microcontroller.ti.com | Security            | <a href="http://www.ti.com/security">www.ti.com/security</a>             |
|                  |                        | Telephony           | <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>           |
|                  |                        | Video & Imaging     | <a href="http://www.ti.com/video">www.ti.com/video</a>                   |
|                  |                        | Wireless            | <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>             |

Mailing Address: Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated