

SN54ALS299, SN74ALS299  
8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS  
WITH 3-STATE OUTPUTS

SDAS220B – DECEMBER 1982 – REVISED DECEMBER 1994

- Multiplexed I/O Ports Provide Improved Bit Density
- Four Modes of Operation:
  - Hold (Store)
  - Shift Right
  - Shift Left
  - Load Data
- Operate With Outputs Enabled or at High Impedance
- 3-State Outputs Drive Bus Lines Directly
- Can Be Cascaded for n-Bit Word Lengths
- Direct Overriding Clear
- Applications:
  - Stacked or Push-Down Registers
  - Buffer Storage
  - Accumulator Registers
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

### description

These 8-bit universal shift/storage registers feature multiplexed I/O ports to achieve full 8-bit data handling in a single 20-pin package. Two function-select (S0, S1) inputs and two output-enable ( $\overline{OE}_1$ ,  $\overline{OE}_2$ ) inputs can be used to choose the modes of operation listed in the function table.

Synchronous parallel loading is accomplished by taking both S0 and S1 high. This places the 3-state outputs in the high-impedance state and permits data applied on the I/O ports to be clocked into the register. Reading out of the register can be accomplished while the outputs are enabled in any mode. Clearing occurs asynchronously when the clear ( $\overline{CLR}$ ) input is low. Taking either  $\overline{OE}_1$  or  $\overline{OE}_2$  high disables the outputs, but has no effect on clearing, shifting, or storing data.

The SN54ALS299 is characterized for operation over the full military temperature range of  $-55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . The SN74ALS299 is characterized for operation from  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ .

SN54ALS299 . . . J PACKAGE  
SN74ALS299 . . . DW OR N PACKAGE  
(TOP VIEW)



SN54ALS299 . . . FK PACKAGE  
(TOP VIEW)



**SN54ALS299, SN74ALS299  
8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS  
WITH 3-STATE OUTPUTS**

SDAS220B – DECEMBER 1982 – REVISED DECEMBER 1994

FUNCTION TABLE

| MODE           | INPUTS |    |    |                          |                          |            |    | I/O PORTS |                 |                 |                 |                 |                 |                 |                 | OUTPUTS         |                 |                 |
|----------------|--------|----|----|--------------------------|--------------------------|------------|----|-----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|                | CLR    | S1 | S0 | $\overline{OE1}^\dagger$ | $\overline{OE2}^\dagger$ | CLK        | SL | SR        | A/QA            | B/QB            | C/QC            | D/QD            | E/QE            | F/QF            | G/QG            | H/QH            | QA'             | QH'             |
| Clear          | L      | X  | L  | L                        | L                        | X          | X  | X         | L               | L               | L               | L               | L               | L               | L               | L               | L               |                 |
|                | L      | L  | X  | L                        | L                        | X          | X  | X         | L               | L               | L               | L               | L               | L               | L               | L               | L               |                 |
|                | L      | H  | H  | X                        | X                        | X          | X  | X         | X               | X               | X               | X               | X               | X               | X               | X               | L               |                 |
| Hold           | H      | L  | L  | L                        | L                        | X          | X  | X         | QA0             | QB0             | QC0             | QD0             | QE0             | QF0             | QG0             | QH0             | QA0             | QH0             |
|                | H      | X  | X  | L                        | L                        | L          | X  | X         | QA0             | QB0             | QC0             | QD0             | QE0             | QF0             | QG0             | QH0             | QA0             | QH0             |
| Shift<br>Right | H      | L  | H  | L                        | L                        | $\uparrow$ | X  | H         | H               | QA <sub>n</sub> | QB <sub>n</sub> | QC <sub>n</sub> | QD <sub>n</sub> | QE <sub>n</sub> | QF <sub>n</sub> | QG <sub>n</sub> | H               | QG <sub>n</sub> |
|                | H      | L  | H  | L                        | L                        | $\uparrow$ | X  | L         | L               | QA <sub>n</sub> | QB <sub>n</sub> | QC <sub>n</sub> | QD <sub>n</sub> | QE <sub>n</sub> | QF <sub>n</sub> | QG <sub>n</sub> | L               | QG <sub>n</sub> |
| Shift<br>Left  | H      | H  | L  | L                        | L                        | $\uparrow$ | H  | X         | QB <sub>n</sub> | QC <sub>n</sub> | QD <sub>n</sub> | QE <sub>n</sub> | QF <sub>n</sub> | QG <sub>n</sub> | QH <sub>n</sub> | H               | QB <sub>n</sub> |                 |
|                | H      | H  | L  | L                        | L                        | $\uparrow$ | L  | X         | QB <sub>n</sub> | QC <sub>n</sub> | QD <sub>n</sub> | QE <sub>n</sub> | QF <sub>n</sub> | QG <sub>n</sub> | QH <sub>n</sub> | L               | QB <sub>n</sub> |                 |
| Load           | H      | H  | H  | X                        | X                        | $\uparrow$ | X  | X         | a               | b               | c               | d               | e               | f               | g               | h               | a               | h               |

NOTE: a . . . h = the level of the steady-state input at inputs A through H, respectively. This data is loaded into the flip-flops while the flip-flop outputs are isolated from the I/O terminals.

† When one or both output-enable inputs are high, the eight I/O terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.

**logic symbol‡**



‡ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

SN54ALS299, SN74ALS299  
8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS  
WITH 3-STATE OUTPUTS

SDAS220B – DECEMBER 1982 – REVISED DECEMBER 1994

**logic diagram (positive logic)**



† I/O ports not shown: B/Q<sub>B</sub> (13), C/Q<sub>C</sub> (6), D/Q<sub>D</sub> (14), E/Q<sub>E</sub> (5), F/Q<sub>F</sub> (15), and G/Q<sub>G</sub> (4).

**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡**

|                                                                                 |                |
|---------------------------------------------------------------------------------|----------------|
| Supply voltage, V <sub>CC</sub>                                                 | 7 V            |
| Input voltage, V <sub>I</sub> : All inputs<br>I/O ports                         | 7 V            |
| Operating free-air temperature range, T <sub>A</sub> : SN54ALS299<br>SN74ALS299 | 5.5 V          |
|                                                                                 | –55°C to 125°C |
|                                                                                 | 0°C to 70°C    |
| Storage temperature range                                                       | –65°C to 150°C |

‡ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

**SN54ALS299, SN74ALS299  
8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS  
WITH 3-STATE OUTPUTS**

SDAS220B – DECEMBER 1982 – REVISED DECEMBER 1994

**recommended operating conditions**

|                 |                                |                                    |  | SN54ALS299 |      |     | SN74ALS299 |      |     | UNIT |
|-----------------|--------------------------------|------------------------------------|--|------------|------|-----|------------|------|-----|------|
|                 |                                |                                    |  | MIN        | NOM  | MAX | MIN        | NOM  | MAX |      |
| V <sub>CC</sub> | Supply voltage                 |                                    |  | 4.5        | 5    | 5.5 | 4.5        | 5    | 5.5 | V    |
| V <sub>IH</sub> | High-level input voltage       |                                    |  | 2          |      |     | 2          |      |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |                                    |  |            | 0.7  |     |            | 0.8  |     | V    |
| I <sub>OH</sub> | High-level output current      | Q <sub>A'</sub> or Q <sub>H'</sub> |  |            | −0.4 |     |            | −0.4 |     | mA   |
|                 |                                | Q <sub>A</sub> − Q <sub>H</sub>    |  |            | −1   |     |            | −2.6 |     |      |
| I <sub>OL</sub> | Low-level output current       | Q <sub>A'</sub> or Q <sub>H'</sub> |  |            | 4    |     |            | 8    |     | mA   |
|                 |                                | Q <sub>A</sub> − Q <sub>H</sub>    |  |            | 12   |     |            | 24   |     |      |
| T <sub>A</sub>  | Operating free-air temperature |                                    |  | −55        | 125  |     | 0          | 70   |     | °C   |

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER         |                                    | TEST CONDITIONS                   |                           | SN54ALS299          |      |      | SN74ALS299          |      |      | UNIT |
|-------------------|------------------------------------|-----------------------------------|---------------------------|---------------------|------|------|---------------------|------|------|------|
|                   |                                    |                                   |                           | MIN                 | TYP† | MAX  | MIN                 | TYP† | MAX  |      |
| V <sub>IK</sub>   |                                    | V <sub>CC</sub> = 4.5 V,          | I <sub>I</sub> = −18 mA   |                     |      | −1.5 |                     |      | −1.5 | V    |
| V <sub>OH</sub>   | All outputs                        | V <sub>CC</sub> = 4.5 V to 5.5 V, | I <sub>OH</sub> = −0.4 mA | V <sub>CC</sub> − 2 |      |      | V <sub>CC</sub> − 2 |      |      | V    |
|                   | Q <sub>A</sub> − Q <sub>H</sub>    | V <sub>CC</sub> = 4.5 V           | I <sub>OH</sub> = −1 mA   | 2.4                 | 3.3  |      |                     |      |      |      |
|                   |                                    |                                   | I <sub>OH</sub> = −2.6 mA |                     |      |      | 2.4                 | 3.2  |      |      |
| V <sub>OL</sub>   | Q <sub>A'</sub> or Q <sub>H'</sub> | V <sub>CC</sub> = 4.5 V           | I <sub>OL</sub> = 4 mA    | 0.25                | 0.4  | 0.25 | 0.4                 |      |      | V    |
|                   |                                    |                                   | I <sub>OL</sub> = 8 mA    |                     |      | 0.35 | 0.5                 |      |      |      |
|                   | Q <sub>A</sub> − Q <sub>H</sub>    | V <sub>CC</sub> = 4.5 V           | I <sub>OL</sub> = 12 mA   | 0.25                | 0.4  | 0.25 | 0.4                 |      |      |      |
|                   |                                    |                                   | I <sub>OL</sub> = 24 mA   |                     |      | 0.35 | 0.5                 |      |      |      |
| I <sub>I</sub>    | A − H                              | V <sub>CC</sub> = 5.5 V           | V <sub>I</sub> = 5.5 V    |                     | 0.1  |      | 0.1                 |      |      | mA   |
|                   | Any others                         |                                   | V <sub>I</sub> = 7 V      |                     | 0.1  |      | 0.1                 |      |      |      |
| I <sub>IH</sub> ‡ |                                    | V <sub>CC</sub> = 5.5 V,          | V <sub>I</sub> = 2.7 V    |                     | 20   |      | 20                  |      |      | µA   |
| I <sub>IL</sub> ‡ | S0, S1, SR, SL                     | V <sub>CC</sub> = 5.5 V,          | V <sub>I</sub> = 0.4 V    |                     | −0.2 |      | −0.2                |      |      | mA   |
|                   | Any others                         |                                   |                           |                     | −0.1 |      | −0.1                |      |      |      |
| I <sub>O</sub> §  | Q <sub>A'</sub> or Q <sub>H'</sub> | V <sub>CC</sub> = 5.5 V,          | V <sub>O</sub> = 2.25 V   | −15                 | −70  | −15  | −70                 |      |      | mA   |
|                   |                                    |                                   |                           | −20                 | −112 | −30  | −112                |      |      |      |
| I <sub>CC</sub>   |                                    | V <sub>CC</sub> = 5.5 V           | Outputs high              | 15                  | 28   | 15   | 28                  |      |      | mA   |
|                   |                                    |                                   | Outputs low               | 22                  | 38   | 22   | 38                  |      |      |      |
|                   |                                    |                                   | Outputs disabled          | 23                  | 40   | 23   | 40                  |      |      |      |

† All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

‡ For I/O ports (Q<sub>A</sub> − Q<sub>H</sub>), the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.

§ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>.

SN54ALS299, SN74ALS299  
8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS  
WITH 3-STATE OUTPUTS

SDAS220B – DECEMBER 1982 – REVISED DECEMBER 1994

timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                         |                         |      |     | SN54ALS299 | SN74ALS299 | UNIT |  |
|---------------------------------------------------------|-------------------------|------|-----|------------|------------|------|--|
|                                                         |                         | MIN  | MAX | MIN        | MAX        |      |  |
| $f_{clock}$ Clock frequency (at 50% duty cycle)         |                         | 0    | 17  | 0          | 30         | MHz  |  |
| $t_w$ Pulse duration                                    | CLK high or low         |      | 22  | 16.5       |            | ns   |  |
|                                                         | CLR low                 |      | 12  | 10         |            |      |  |
| $t_{su}$                                                | S0 or S1                |      | 25  | 20         |            | ns   |  |
|                                                         | Serial or parallel data | High | 18  | 16         |            |      |  |
|                                                         |                         |      | 15  | 6          |            |      |  |
| Inactive-state setup time before $CLK^\uparrow \dagger$ |                         | CLR  | 15  | 15         |            |      |  |
| $t_h$ Hold time after $CLK^\uparrow$                    | S0 or S1                |      | 0   | 0          |            | ns   |  |
|                                                         | Serial or parallel data |      | 0   | 0          |            |      |  |

† Inactive-state setup time is also referred to as recovery time.

switching characteristics (see Figure 1)

| PARAMETER | FROM<br>(INPUT)                  | TO<br>(OUTPUT) | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ ,<br>$C_L = 50 \text{ pF}$ ,<br>$R1 = 500 \Omega$ ,<br>$R2 = 500 \Omega$ ,<br>$T_A = \text{MIN to MAX}^\ddagger$ |     |            |     | UNIT |  |
|-----------|----------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-----|------|--|
|           |                                  |                | SN54ALS299                                                                                                                                                  |     | SN74ALS299 |     |      |  |
|           |                                  |                | MIN                                                                                                                                                         | MAX | MIN        | MAX |      |  |
| $f_{max}$ |                                  |                | 17                                                                                                                                                          | 30  |            |     | MHz  |  |
| $t_{PLH}$ | CLK                              | QA–QH          | 2                                                                                                                                                           | 19  | 4          | 13  | ns   |  |
|           |                                  |                | 4                                                                                                                                                           | 25  | 7          | 19  |      |  |
| $t_{PHL}$ | CLK                              | QA' or QH'     | 2                                                                                                                                                           | 21  | 5          | 15  | ns   |  |
|           |                                  |                | 4                                                                                                                                                           | 25  | 8          | 18  |      |  |
| $t_{PHL}$ | CLR                              | QA–QH          | 6                                                                                                                                                           | 29  | 6          | 22  | ns   |  |
|           |                                  | QA' or QH'     | 6                                                                                                                                                           | 29  | 6          | 22  |      |  |
| $t_{PZH}$ | $\overline{OE1}, \overline{OE2}$ | QA–QH          | 5                                                                                                                                                           | 22  | 6          | 16  | ns   |  |
|           |                                  |                | 6                                                                                                                                                           | 27  | 8          | 22  |      |  |
| $t_{PZL}$ | S0, S1                           | QA–QH          | 5                                                                                                                                                           | 27  | 7          | 17  | ns   |  |
|           |                                  |                | 6                                                                                                                                                           | 26  | 8          | 22  |      |  |
| $t_{PHZ}$ | $\overline{OE1}, \overline{OE2}$ | QA–QH          | 1                                                                                                                                                           | 15  | 1          | 8   | ns   |  |
|           |                                  |                | 4                                                                                                                                                           | 38  | 5          | 15  |      |  |
| $t_{PLZ}$ | S0, S1                           | QA–QH          | 1                                                                                                                                                           | 16  | 1          | 12  | ns   |  |
|           |                                  |                | 4                                                                                                                                                           | 34  | 8          | 25  |      |  |

‡ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

**SN54ALS299, SN74ALS299  
8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS  
WITH 3-STATE OUTPUTS**

SDAS220B – DECEMBER 1982 – REVISED DECEMBER 1994

**PARAMETER MEASUREMENT INFORMATION  
SERIES 54ALS/74ALS AND 54AS/74AS DEVICES**



- NOTES: A.  $C_L$  includes probe and jig capacitance.  
 B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
 C. When measuring propagation delay items of 3-state outputs, switch S1 is open.  
 D. All input pulses have the following characteristics:  $PRR \leq 1 \text{ MHz}$ ,  $t_r = t_f = 2 \text{ ns}$ , duty cycle = 50%.  
 E. The outputs are measured one at a time with one transition per measurement.

**Figure 1. Load Circuits and Voltage Waveforms**

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)        | Samples |
|------------------|---------------|--------------|-----------------|------|-------------|----------------------------|-------------------------|----------------------|--------------|--------------------------------|---------|
| 83021012A        | ACTIVE        | LCCC         | FK              | 20   | 1           | TBD                        | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | 83021012A<br>SNJ54ALS<br>299FK | Samples |
| 8302101RA        | ACTIVE        | CDIP         | J               | 20   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | 8302101RA<br>SNJ54ALS299J      | Samples |
| 8302101SA        | ACTIVE        | CFP          | W               | 20   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | 8302101SA<br>SNJ54ALS299W      | Samples |
| SN54ALS299J      | ACTIVE        | CDIP         | J               | 20   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | SN54ALS299J                    | Samples |
| SN74ALS299DW     | ACTIVE        | SOIC         | DW              | 20   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | ALS299                         | Samples |
| SN74ALS299DWR    | OBSOLETE      | SOIC         | DW              | 20   |             | TBD                        | Call TI                 | Call TI              | 0 to 70      | ALS299                         |         |
| SN74ALS299DWRE4  | OBSOLETE      | SOIC         | DW              | 20   |             | TBD                        | Call TI                 | Call TI              | 0 to 70      |                                |         |
| SN74ALS299DWRG4  | OBSOLETE      | SOIC         | DW              | 20   |             | TBD                        | Call TI                 | Call TI              | 0 to 70      |                                |         |
| SN74ALS299N      | ACTIVE        | PDIP         | N               | 20   | 20          | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | SN74ALS299N                    | Samples |
| SN74ALS299NSR    | OBSOLETE      | SO           | NS              | 20   |             | TBD                        | Call TI                 | Call TI              | 0 to 70      | ALS299                         |         |
| SN74ALS299NSRE4  | OBSOLETE      | SO           | NS              | 20   |             | TBD                        | Call TI                 | Call TI              | 0 to 70      |                                |         |
| SN74ALS299NSRG4  | OBSOLETE      | SO           | NS              | 20   |             | TBD                        | Call TI                 | Call TI              | 0 to 70      |                                |         |
| SNJ54ALS299FK    | ACTIVE        | LCCC         | FK              | 20   | 1           | TBD                        | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | 83021012A<br>SNJ54ALS<br>299FK | Samples |
| SNJ54ALS299J     | ACTIVE        | CDIP         | J               | 20   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | 8302101RA<br>SNJ54ALS299J      | Samples |
| SNJ54ALS299W     | ACTIVE        | CFP          | W               | 20   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | 8302101SA<br>SNJ54ALS299W      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54ALS299, SN74ALS299 :

- Catalog: [SN74ALS299](#)
- Military: [SN54ALS299](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

- NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

W (R-GDFP-F20)

## CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within Mil-Std 1835 GDFP2-F20

FK (S-CQCC-N\*\*)

28 TERMINAL SHOWN

LEADLESS CERAMIC CHIP CARRIER



- NOTES:
- A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a metal lid.
  - D. Falls within JEDEC MS-004

4040140/D 01/11

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

DW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



- NOTES:
- All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.
  - This drawing is subject to change without notice.
  - Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0.15).
  - Falls within JEDEC MS-013 variation AC.

DW (R-PDSO-G20)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)

Non Solder Mask Define Pad



4209202-4/F 08/13

- NOTES:
- All linear dimensions are in millimeters.
  - This drawing is subject to change without notice.
  - Refer to IPC7351 for alternate board design.
  - Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
  - Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## MECHANICAL DATA

**NS (R-PDSO-G\*\*)**

## PLASTIC SMALL-OUTLINE PACKAGE

**14-PINS SHOWN**



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |