

# **SNx4AHCT123A Dual Retriggerable Monostable Multivibrators**

#### 1 Features

- Inputs are TTL-voltage compatible
- Schmitt-trigger circuitry on A, B, and CLR inputs for slow input transition rates
- Edge triggered from active-high or active-low gated logic inputs
- Retriggerable for very long output pulses
- Overriding clear terminates output pulse
- Latch-up performance exceeds 100mA per JESD 78, class II

## 2 Description

These edge-triggered multivibrators feature output pulse-duration control by three methods. In the first method, the  $\overline{A}$  input is low, and the B input goes high. In the second method, the B input is high, and the  $\overline{A}$ input goes low. In the third method, the  $\overline{A}$  input is low, the B input is high, and the clear (CLR) input goes high.

The output pulse duration is programmed by selecting external resistance and capacitance values. The external timing capacitor must be connected between  $C_{\text{ext}}$  and  $R_{\text{ext}} / C_{\text{ext}}$  (positive) and an external resistor connected between  $R_{ext}/C_{ext}$  and  $V_{CC}$ . To obtain variable pulse durations, connect an external variable resistance between Rext/Cext and Vcc. The output pulse duration also can be reduced by taking CLR low.

#### **Device Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(3)      |
|--------------|------------------------|-----------------|-------------------|
|              | D (SOIC, 16)           | 9.90 mm × 6mm   | 9.90mm × 3.90mm   |
|              | DB (SSOP, 16)          | 6.20mm × 7.8mm  | 6.20mm × 5.30mm   |
| SNx4AHCT123A | DGV (TVSOP, 16)        | 3.6mm × 6.4mm   | 3.6mm × 4.4mm     |
|              | N (PDIP, 16)           | 19.31mm × 9.4mm | 19.31mm × 6.35mm  |
|              | PW (TSSOP, 16)         | 5.00mm × 6.4mm  | 5.00 mm × 4.40 mm |

- For more information, see Mechanical, Packaging, and Orderable Information.
- The package size (length × width) is a nominal value and includes pins, where applicable.
- The body size (length × width) is a nominal value and does not include pins.



Logic Diagram, Each Multivibrator (Positive Logic)



## **Table of Contents**

| 1 Features                           | 1              | 6.3 Feature Description                             | 9  |
|--------------------------------------|----------------|-----------------------------------------------------|----|
| 2 Description                        | 1              | 6.4 Device Functional Modes                         |    |
| 3 Pin Configuration and Functions    | 3              | 7 Application and Implementation                    | 11 |
| 4 Specifications                     | 4              | 7.1 Application Information                         | 11 |
| 4.1 Absolute Maximum Ratings         |                | 7.2 Power Supply Recommendations                    | 15 |
| 4.2 ESD Ratings                      | 4              | 7.3 Layout                                          | 15 |
| 4.3 Recommended Operating Conditions | 4              | 8 Device and Documentation Support                  | 18 |
| 4.4 Thermal Information              | <mark>5</mark> | 8.1 Documentation Support                           | 18 |
| 4.5 Electrical Characteristics       | <mark>5</mark> | 8.2 Receiving Notification of Documentation Updates | 18 |
| 4.6 Timing Requirements              | <mark>5</mark> | 8.3 Support Resources                               | 18 |
| 4.7 Switching Characteristics        | <mark>5</mark> | 8.4 Trademarks                                      | 18 |
| 4.8 Operating Characteristics        |                | 8.5 Electrostatic Discharge Caution                 | 18 |
| 4.9 Input/Output Timing Diagram      | 7              | 8.6 Glossary                                        | 18 |
| 5 Parameter Measurement Information  | 8              | 9 Revision History                                  | 18 |
| 6 Detailed Description               |                | 10 Mechanical, Packaging, and Orderable             |    |
| 6.1 Overview                         | 9              | Information                                         | 18 |
| 6.2 Functional Block Diagram         | 9              |                                                     |    |



# 3 Pin Configuration and Functions



NC - No internal connection

Figure 3-2. SN54AHCT123A FK Package (Top View)

**Table 3-1. Pin Functions** 

| P                                   | IN  | I/O1 | DESCRIPTION                                                                                                                                                      |
|-------------------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                | NO. | 1/01 | DESCRIPTION                                                                                                                                                      |
| 1 Ā                                 | 1   | I    | Channel 1 falling edge trigger input when 1B = H; Hold low for other input methods                                                                               |
| 1B                                  | 2   | I    | Channel 1 rising edge trigger input when 1 A = L; Hold high for other input methods                                                                              |
| 1 CLR                               | 3   | I    | Channel 1 rising edge trigger when 1 $\overline{A}$ = L and 1B = H; Hold high for other input methods; Can cut pulse length short by driving low during output   |
| 1 Q                                 | 4   | 0    | Channel 1 inverted output                                                                                                                                        |
| 2Q                                  | 5   | 0    | Channel 2 output                                                                                                                                                 |
| 2C <sub>ext</sub>                   | 6   | _    | Channel 2 external capacitor negative connection                                                                                                                 |
| 2R <sub>ext</sub> /C <sub>ext</sub> | 7   | _    | Channel 2 external capacitor and resistor junction connection                                                                                                    |
| GND                                 | 8   | _    | Ground                                                                                                                                                           |
| 2 Ā                                 | 9   | I    | Channel 2 falling edge trigger input when 2B = H; Hold low for other input methods                                                                               |
| 2B                                  | 10  | I    | Channel 2 rising edge trigger input when 2 A = L; Hold high for other input methods                                                                              |
| 2 CLR                               | 11  | I    | Channel 2 rising edge trigger when $2\overline{A} = L$ and $2B = H$ ; Hold high for other input methods; Can cut pulse length short by driving low during output |
| 2 Q                                 | 12  | 0    | Channel 2 inverted output                                                                                                                                        |
| 1Q                                  | 13  | 0    | Channel 1 output                                                                                                                                                 |
| 1C <sub>ext</sub>                   | 14  | _    | Channel 1 external capacitor negative connection                                                                                                                 |
| 1R <sub>ext</sub> /C <sub>ext</sub> | 15  | _    | Channel 1 external capacitor and resistor junction connection                                                                                                    |
| V <sub>CC</sub>                     | 16  | _    | Power supply                                                                                                                                                     |

1. I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power



## 4 Specifications

## 4.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)(1)

|                               |                                                   |                                                  | MIN  | MAX | UNIT |
|-------------------------------|---------------------------------------------------|--------------------------------------------------|------|-----|------|
| V <sub>CC</sub> (2)           | Supply voltage range                              |                                                  | -0.5 | 7   | V    |
| V <sub>I</sub> (3)            | Input voltage range                               | -0.5                                             | 7    | V   |      |
| V <sub>O</sub> <sup>(2)</sup> | Output voltage range                              | ut voltage range                                 |      |     |      |
| I <sub>IK</sub>               | Input clamp current                               | (V <sub>I</sub> < 0)                             |      | -20 | mA   |
| I <sub>OK</sub>               | Output clamp current                              | $(V_O < 0 \text{ or } V_O > V_{CC})$             |      | ±20 | mA   |
| Io                            | Continuous output current                         | rent $(V_O = 0 \text{ to } V_{CC})$              |      | ±25 | mA   |
|                               | Continuous current through V <sub>CC</sub> or GND | ontinuous current through V <sub>CC</sub> or GND |      |     |      |
| T <sub>stg</sub>              | Storage temperature range                         |                                                  | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 4.2 ESD Ratings

|                    |                                                                                |       | VALUE    | UNIT |
|--------------------|--------------------------------------------------------------------------------|-------|----------|------|
| V <sub>(ESD)</sub> | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V        |      |
|                    | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | <b>V</b> |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 4.3 Recommended Operating Conditions

over operating free-air temperature (unless otherwise noted)(1)

|                     |                                | SN54AHC | T123A           | SN74AHC | T123A           | UNIT |
|---------------------|--------------------------------|---------|-----------------|---------|-----------------|------|
|                     |                                | MIN     | MAX             | MIN     | MAX             | UNII |
| V <sub>CC</sub>     | Supply voltage                 | 4.5     | 5.5             | 4.5     | 5.5             | V    |
| V <sub>IH</sub>     | High-level input voltage       | 2       |                 | 2       |                 | V    |
| V <sub>IL</sub>     | Low-level input voltage        |         | 0.8             |         | 0.8             | V    |
| VI                  | Input voltage                  | 0       | 5.5             | 0       | 5.5             | V    |
| Vo                  | Output voltage                 | 0       | V <sub>CC</sub> | 0       | V <sub>CC</sub> | V    |
| I <sub>OH</sub>     | High-level output current      |         | -8              |         | -8              | mA   |
| I <sub>OL</sub>     | Low-level output current       |         | 8               |         | 8               | mA   |
| R <sub>ext</sub>    | External timing resistance     | 1k      |                 | 1k      |                 | Ω    |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate             | 1       |                 | 1       |                 | ms/V |
| T <sub>A</sub>      | Operating free-air temperature | -55     | 125             | -40     | 85              | °C   |

<sup>(1)</sup> Unused R<sub>ext</sub>/C<sub>ext</sub> terminals should be left unconnected. All remaining unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

<sup>(2)</sup> Voltage values are with respect to the network ground terminal.

<sup>(3)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 4.4 Thermal Information

|                   |                                        | SN74AHCT123A |           |                |          |            |      |  |
|-------------------|----------------------------------------|--------------|-----------|----------------|----------|------------|------|--|
| THERMAL METRIC(1) |                                        | D (SOIC)     | DB (SSOP) | DGV<br>(TVSOP) | N (PDIP) | PW (TSSOP) | UNIT |  |
|                   |                                        | 16 PINS      | 16 PINS   | 16 PINS        | 16 PINS  | 16 PINS    |      |  |
| $R_{\theta JA}$   | Junction-to-ambient thermal resistance | 73           | 82        | 120            | 67       | 108        | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 4.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| D/               | DAMETER                                              | TEST CO                                  | NDITIONS                                | V               | TA   | = 25 °C |       | SN54AH0 | CT123A            | SN74AHC | T123A | UNIT |
|------------------|------------------------------------------------------|------------------------------------------|-----------------------------------------|-----------------|------|---------|-------|---------|-------------------|---------|-------|------|
| PA               | RAMETER                                              | IESI CO                                  | NDITIONS                                | V <sub>cc</sub> | MIN  | TYP     | MAX   | MIN     | MAX               | MIN     | MAX   | UNII |
| V                |                                                      | I <sub>OH</sub> = -50 μA                 |                                         | 4.5 V           | 4.4  | 4.5     |       | 4.4     |                   | 4.4     |       | V    |
| V <sub>OH</sub>  |                                                      | I <sub>OH</sub> = -8 mA                  |                                         | 4.5 V           | 3.94 |         |       | 3.8     |                   | 3.8     |       | V    |
| \/               | $V_{OL}$ $I_{OL} = 50 \mu A$ $I_{OL} = 8 \text{ mA}$ |                                          |                                         | 4.5 V           |      |         | 0.1   |         | 0.1               |         | 0.1   | V    |
| VOL              |                                                      |                                          | 4.5 V                                   |                 |      | 0.36    |       | 0.5     |                   | 0.44    | V     |      |
|                  | R <sub>ext</sub> /C <sub>ext</sub> (2)               | $V_I = V_{CC}$ or $Q$                    | / <sub>I</sub> = V <sub>CC</sub> or GND |                 |      |         | ±0.25 |         | ±2.5              |         | ±2.5  |      |
| l <sub>l</sub>   | A, B, and                                            | V <sub>I</sub> = V <sub>CC</sub> or GND  |                                         | 0 V to 5.5 V    |      |         | ±0.1  |         | ±1 <sup>(1)</sup> |         | ±1    | μΑ   |
| I <sub>CC</sub>  | Quiescent                                            | V <sub>I</sub> = V <sub>CC</sub> or GND, | I <sub>O</sub> = 0                      | 5.5 V           |      |         | 4     |         | 40                |         | 40    | μΑ   |
| I <sub>CC</sub>  | Active state (per circuit)                           | $V_I = V_{CC}$ or $C_{ext} = 0.5 V_C$    |                                         | 5.5 V           |      | 560     | 750   |         | 975               |         | 975   | μΑ   |
| ΔI <sub>CC</sub> | (3)                                                  | One input at inputs at V <sub>C0</sub>   | 3.4 V, Other or GND                     | 5.5 V           |      |         | 1.35  |         | 1.5               |         | 1.5   | mA   |
| Ci               |                                                      | $V_I = V_{CC}$ or $Q$                    | GND                                     | 5 V             |      | 1.9     | 10    |         |                   |         | 10    | pF   |

- (1) On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC} = 0 \text{ V}$ .
- (2) This test is performed with the terminal in the off-state condition.
- (3) This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or VCC.

### 4.6 Timing Requirements

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

|                 |                                        |                   | TEST CONDITIONS                                           | T <sub>A</sub> = 25 °C |     |     | SN54AHCT123A |     | SN74AHCT123A |     | UNIT |
|-----------------|----------------------------------------|-------------------|-----------------------------------------------------------|------------------------|-----|-----|--------------|-----|--------------|-----|------|
|                 |                                        |                   | TEST CONDITIONS                                           | MIN                    | TYP | MAX | MIN          | MAX | MIN          | MAX | ONIT |
|                 | Pulse CLR                              |                   |                                                           | 5                      |     |     | 5            |     | 5            |     |      |
| t <sub>w</sub>  | $ t_{w} $ duration $ \overline{A} $ or | Ā or B<br>trigger |                                                           | 5                      |     |     | 5            |     | 5            |     | ns   |
|                 |                                        |                   | $R_{\text{ext}}$ = 1 k $\Omega$ $C_{\text{ext}}$ = 100 pF | (1)                    | 60  |     | (1)          |     | (1)          |     | ns   |
| t <sub>rr</sub> |                                        |                   | $R_{ext}$ = 1 k $\Omega$ , $C_{ext}$ = 0.01 $\mu$ F       | (1)                    | 1.5 |     | (1)          |     | (1)          |     | μs   |

<sup>(1)</sup> See retriggering data in the application information section.

### 4.7 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | FROM          | TO<br>(OUTPUT)            | TEST<br>CONDITIONS     | T <sub>A</sub> = 25°C |                    | SN54AHCT123A      |                  | SN74AHC           | UNIT |     |      |
|------------------|---------------|---------------------------|------------------------|-----------------------|--------------------|-------------------|------------------|-------------------|------|-----|------|
|                  | (INPUT)       |                           |                        | MIN                   | TYP                | MAX               | MIN              | MAX               | MIN  | MAX | ONII |
| t <sub>PLH</sub> | Ā or B Q or Q | O or $\overline{\square}$ | C <sub>L</sub> = 15 pF |                       | 5.3 <sup>(1)</sup> | 10 <sup>(1)</sup> | 1 <sup>(1)</sup> | 13 <sup>(1)</sup> | 1    | 11  | ns   |
| t <sub>PHL</sub> |               | DID QOTQ                  |                        |                       | 5.3 <sup>(1)</sup> | 10 <sup>(1)</sup> | 1 <sup>(1)</sup> | 13 <sup>(1)</sup> | 1    | 11  | 115  |



over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER                    | FROM    | то                           | TEST                                                                            | Т   | A = 25°C           |                   | SN54AHC          | CT123A            | SN74AHC | T123A | UNIT |
|------------------------------|---------|------------------------------|---------------------------------------------------------------------------------|-----|--------------------|-------------------|------------------|-------------------|---------|-------|------|
| PARAMETER                    | (INPUT) | (OUTPUT)                     | CONDITIONS                                                                      | MIN | TYP                | MAX               | MIN              | MAX               | MIN     | MAX   | UNII |
| t <sub>PLH</sub>             | CLR     | Q or $\overline{\mathbb{Q}}$ | C = 15 pF                                                                       | ,   | 7.7 <sup>(1)</sup> | 12 <sup>(1)</sup> | 1 <sup>(1)</sup> | 15 <sup>(1)</sup> | 1       | 13    |      |
| t <sub>PHL</sub>             | CLR     | QOIQ                         | $C_L = 15 pF$                                                                   |     | 7.7 <sup>(1)</sup> | 12 <sup>(1)</sup> | 1 <sup>(1)</sup> | 15 <sup>(1)</sup> | 1       | 13    | ns   |
| t <sub>PLH</sub>             | CLR     | Q or Q                       | C = 15 pF                                                                       |     | 8(1)               | 13 <sup>(1)</sup> | 1 <sup>(1)</sup> | 16 <sup>(1)</sup> | 1       | 14    |      |
| t <sub>PHL</sub>             | trigger | QOIQ                         | C <sub>L</sub> = 15 pF                                                          |     | 8(1)               | 13 <sup>(1)</sup> | 1 <sup>(1)</sup> | 16 <sup>(1)</sup> | 1       | 14    | ns   |
| t <sub>PLH</sub>             | Ā or B  | Q or $\overline{\mathbb{Q}}$ | C = 50 pF                                                                       |     | 6.8                | 11                | 1                | 14                | 1       | 12    |      |
| t <sub>PHL</sub>             | AOID    | QUQ                          | $C_L = 50 \text{ pF}$                                                           | ,   | 6.8                | 11                | 1                | 14                | 1       | 12    | ns   |
| t <sub>PLH</sub>             | CLR     | Q or $\overline{\mathbb{Q}}$ | C = 50 pF                                                                       |     | 9.2                | 13                | 1                | 16                | 1       | 14    |      |
| t <sub>PHL</sub>             | CLR     | QUIQ                         | C <sub>L</sub> = 50 pF                                                          |     | 9.2                | 13                | 1                | 16                | 1       | 14    | ns   |
| t <sub>PLH</sub>             | CLR     | CLR<br>trigger Q or Q        | C <sub>L</sub> = 50 pF                                                          |     | 9.5                | 14                | 1                | 17                | 1       | 15    | no   |
| t <sub>PHL</sub>             | trigger |                              | C <sub>L</sub> = 50 pr                                                          |     | 9.5                | 14                | 1                | 17                | 1       | 15    | ns   |
|                              |         |                              | $C_L$ = 50 pF, $C_{ext}$<br>= 28 pF, $R_{ext}$ = 2 k $\Omega$                   |     | 133                | 200               |                  | 240               |         | 240   | ns   |
| t <sub>w</sub> (2)           |         | Q or Q                       | $C_L = 50 \text{ pF, } C_{\text{ext}}$<br>= 0.01 µF R <sub>ext</sub><br>= 10 kΩ | 90  | 100                | 110               | 90               | 110               | 90      | 110   | μs   |
|                              |         |                              | $C_L$ = 50 pF, $C_{ext}$ = 0.1 µF, $R_{ext}$ = 10 k $\Omega$                    | 0.9 | 1                  | 1.1               | 0.9              | 1.1               | 0.9     | 1.1   | ms   |
| $\Delta_{tw}$ <sup>(3)</sup> |         |                              |                                                                                 |     | ±1                 |                   |                  |                   |         |       | %    |

- (1) On products compliant to MIL-PRF-38535, this parameter is not production tested.
- (2)  $t_w$  = Pulse duration at Q and  $\overline{Q}$  outputs (3)  $\Delta_{tw}$  = Output pulse-duration variation (Q and  $\overline{Q}$ ) between circuits in same package

## 4.8 Operating Characteristics

 $V_{CC}$  = 5 V,  $T_A$  = 25°C

|                 | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |  |
|-----------------|-------------------------------|-----------------|-----|------|--|
| C <sub>pd</sub> | Power dissipation capacitance | No load         | 29  | pF   |  |



# 4.9 Input/Output Timing Diagram





## **5 Parameter Measurement Information**



- A. C<sub>L</sub> includes probe and jig capacitance.
- 3. All input pulses are supplied by generators having the following characteristics:  $Z_0 = 50 \Omega$ ,  $t_r 3$  ns. 3 ns,  $t_f = 10 \Omega$
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 5-1. Load Circuit and Voltage Waveforms



## 6 Detailed Description

### 6.1 Overview

Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. The  $\overline{A}$ , B, and  $\overline{CLR}$  inputs have Schmitt triggers with sufficient hysteresis to handle slow input transition rates with jitter-free triggering at the outputs.

Once triggered, the basic pulse duration can be extended by retriggering the gated low-level-active ( $\overline{A}$ ) or high-level-active (B) input. Pulse duration can be reduced by taking  $\overline{CLR}$  low.  $\overline{CLR}$  input can be used to override  $\overline{A}$  or B inputs. The input/output timing diagram illustrates pulse control by retriggering the inputs and early clearing.

The variance in output pulse duration from device to device typically is less than ±0.5% for given external timing components. An example of this distribution for the 'AHCT123A is shown in Figure 7-9. Variations in output pulse duration versus supply voltage and temperature are shown in Figure 7-5.

During power up, Q outputs are in the low state, and  $\overline{Q}$  outputs are in the high state. The outputs are glitch free, without applying a reset pulse.

For additional application information on multivibrators, see the application report, *Designing With the SN74AHC123A and SN74AHC1123A*, literature number SCLA014.

## 6.2 Functional Block Diagram



Figure 6-1. Logic Diagram, Each Multivibrator (Positive Logic)

## **6.3 Feature Description**

## 6.3.1 CMOS Schmitt-Trigger Inputs

This device includes inputs with the Schmitt-trigger architecture. These inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics* table from the input to ground. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings* table, and the maximum input leakage current, given in the *Electrical Characteristics* table, using Ohm's law  $(R = V \div I)$ .

The Schmitt-trigger input architecture provides hysteresis as defined by  $\Delta V_T$  in the *Electrical Characteristics* table, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs with slow transitioning signals will increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see *Understanding Schmitt Triggers*.

### 6.3.2 TTL-Compatible CMOS Inputs

This device includes TTL-compatible CMOS inputs. These inputs are specifically designed to interface with TTL logic devices by having a reduced input voltage threshold.

TTL-compatible CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law ( $R = V \div I$ ).



TTL-compatible CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the *Implications of Slow or Floating CMOS Inputs* application report.

Do not leave TTL-compatible CMOS inputs floating at any time during operation. Unused inputs must be terminated at  $V_{CC}$  or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a  $10k\Omega$  resistor is recommended and typically will meet all requirements.

#### 6.4 Device Functional Modes

Table 6-1. Function Table (Each Multivibrator)

|     | INPUTS   | OUTPUTS |      |                  |  |  |  |
|-----|----------|---------|------|------------------|--|--|--|
| CLR | Ā        | В       | Q    | Q                |  |  |  |
| L   | X        | X       | L    | Н                |  |  |  |
| X   | Н        | X       | լ(1) | H <sup>(1)</sup> |  |  |  |
| X   | X        | L       | լ(1) | H <sup>(1)</sup> |  |  |  |
| Н   | L        | 1       | Л    | Ъ                |  |  |  |
| Н   | <u> </u> | Н       | Л    | Ъ                |  |  |  |
| 1   | L        | Н       | Л    | Т                |  |  |  |

<sup>(1)</sup> These outputs are based on the assumption that the indicated steady-state conditions at the  $\overline{A}$  and B inputs have been set up long enough to complete any pulse started before the setup.



## 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

#### 7.1.1 Caution in Use

To prevent malfunctions due to noise, connect a high-frequency capacitor between  $V_{CC}$  and GND, and keep the wiring between the external components and  $C_{ext}$  and  $R_{ext}/C_{ext}$  terminals as short as possible.

#### 7.1.2 Power-down Considerations

Large values of  $C_{ext}$  may cause problems when powering down the 'AHCT123A devices because of the amount of energy stored in the capacitor. When a system containing this device is powered down, the capacitor may discharge from  $V_{CC}$  through the protection diodes at pin 2 or pin 14. Current through the input protection diodes must be limited to 30 mA; therefore, the turn-off time of the  $V_{CC}$  power supply must not be faster than  $t = V_{CC} \times C_{ext}/30$  mA. For example, if  $V_{CC} = 5$  V and  $C_{ext} = 15$  pF, the  $V_{CC}$  supply must turn off no faster than  $t = (5 \text{ V}) \times (15 \text{ pF})/30\text{mA} = 2.5$  ns. Usually, this is not a problem because power supplies are heavily filtered and cannot discharge at this rate. When a more rapid decrease of  $V_{CC}$  to zero occurs, the 'AHCT123A devices may sustain damage. To avoid this possibility, use external clamping diodes.

#### 7.1.3 Output Pulse Duration

The output pulse duration,  $t_w$ , is determined primarily by the values of the external capacitance ( $C_T$ ) and timing resistance ( $R_T$ ). The timing components are connected as shown in Figure 7-1.



Figure 7-1. Timing-Component Connections

The pulse duration is given by:

$$t_w = K \times R_T \times C_T (1)$$

if  $C_T$  is  $\ge 1000$  pF, K = 1.0 or

if C<sub>T</sub> is < 1000 pF, K can be determined from Figure 7-4

where:

t<sub>w</sub> = pulse duration in ns

 $R_T$  = external timing resistance in  $k\Omega$ 



C<sub>T</sub> = external capacitance in pF

K = multiplier factor

Equation 1 and Figure 7-2 can be used to determine values for pulse duration, external resistance, and external capacitance.

#### 7.1.4 Retriggering Data

The minimum input retriggering time ( $t_{MIR}$ ) is the minimum time required after the initial signal before retriggering the input. After  $t_{MIR}$ , the device retriggers the output. Experimentally, it also can be shown that to retrigger the output pulse, the two adjacent input signals should be  $t_{MIR}$  apart, where  $t_{MIR}$  = 0.30 ×  $t_w$ . The retrigger pulse duration is calculated as shown in Figure 7-2.



Figure 7-2. Retrigger Pulse Duration

The minimum value from the end of the input pulse to the beginning of the retriggered output should be approximately 15 ns to ensure a retriggered output (see Figure 7-3).



 $t_{\mbox{MRT}}$  = Minimum Time Between the End of the Second Input Pulse and the Beginning of the Retriggered Output  $t_{\mbox{MRT}}$  = 15 ns

Figure 7-3. Input/Output Requirements



Figure 7-4. Output Pulse Duration vs External Timing Capacitance



Figure 7-5. Variations in Output Pulse Duration vs Temperature





Figure 7-6. Minimum Trigger Time vs  $v_{\text{CC}}$  Characteristics



Figure 7-7. Output Pulse-duration Constant vs Supply Voltage



Figure 7-8. External Capacitance vs Multiplier Factor



Figure 7-9. Distribution of Units vs Output Pulse Duration

## 7.2 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in the *Recommended Operating Conditions*.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For the SNx4AHCT123A, a 0.1 $\mu$ F bypass capacitor is recommended. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel.

#### 7.3 Layout

#### 7.3.1 Layout Guidelines

- Bypass capacitor placement
  - Place near the positive supply terminal of the device
  - Provide an electrically short ground return path
  - Use wide traces to minimize impedance
  - Keep the device, capacitors, and traces on the same side of the board whenever possible
- Signal trace geometry



- 8mil to 12mil trace width
- Lengths less than 12cm to minimize transmission line effects
- Avoid 90° corners for signal traces
- Use an unbroken ground plane below signal traces
- Flood fill areas around signal traces with ground
- For traces longer than 12cm
  - Use impedance controlled traces
  - · Source-terminate using a series damping resistor near the output
  - · Avoid branches; buffer signals that must branch separately

### 7.3.2 Layout Example



Figure 7-10. Example Trace Corners for Improved Signal Integrity



Figure 7-11. Example Bypass Capacitor Placement for TSSOP and Similar Packages



Figure 7-12. Example Bypass Capacitor Placement for WQFN and Similar Packages



Figure 7-13. Example Bypass Capacitor Placement for SOT, SC70 and Similar Packages



Figure 7-14. Example Damping Resistor Placement for Improved Signal Integrity



## 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, CMOS Power Consumption and Cpd Calculation application report
- Texas Instruments, *Designing With Logic* application report
- Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application report

## 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision G (April 2003) to Revision H (January 2025)

Pag

- Added Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device Functional Modes, Application and Implementation section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

24-Jul-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)                           |
|-----------------------|------------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------------------------------------|
| 5962-9861601Q2A       | Active     | Production    | LCCC (FK)   20   | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-<br>9861601Q2A<br>SNJ54AHCT<br>123AFK |
| 5962-9861601QEA       | Active     | Production    | CDIP (J)   16    | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-9861601QE<br>A<br>SNJ54AHCT123AJ      |
| 5962-9861601QFA       | Active     | Production    | CFP (W)   16     | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-9861601QF<br>A<br>SNJ54AHCT123AW      |
| SN74AHCT123AD         | Obsolete   | Production    | SOIC (D)   16    | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | AHCT123A                                   |
| SN74AHCT123ADBR       | Active     | Production    | SSOP (DB)   16   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HB123A                                     |
| SN74AHCT123ADBR.A     | Active     | Production    | SSOP (DB)   16   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HB123A                                     |
| SN74AHCT123ADGVR      | Active     | Production    | TVSOP (DGV)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HB123A                                     |
| SN74AHCT123ADGVR.A    | Active     | Production    | TVSOP (DGV)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HB123A                                     |
| SN74AHCT123ADR        | Active     | Production    | SOIC (D)   16    | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | AHCT123A                                   |
| SN74AHCT123ADR.A      | Active     | Production    | SOIC (D)   16    | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | AHCT123A                                   |
| SN74AHCT123AN         | Active     | Production    | PDIP (N)   16    | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | SN74AHCT123AN                              |
| SN74AHCT123AN.A       | Active     | Production    | PDIP (N)   16    | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | SN74AHCT123AN                              |
| SN74AHCT123APWR       | Active     | Production    | TSSOP (PW)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HB123A                                     |
| SN74AHCT123APWR.A     | Active     | Production    | TSSOP (PW)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HB123A                                     |
| SN74AHCT123APWR.B     | Active     | Production    | TSSOP (PW)   16  | 2000   LARGE T&R      | -    | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HB123A                                     |
| SNJ54AHCT123AFK       | Active     | Production    | LCCC (FK)   20   | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-<br>9861601Q2A<br>SNJ54AHCT<br>123AFK |
| SNJ54AHCT123AFK.A     | Active     | Production    | LCCC (FK)   20   | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-<br>9861601Q2A<br>SNJ54AHCT<br>123AFK |
| SNJ54AHCT123AJ        | Active     | Production    | CDIP (J)   16    | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-9861601QE<br>A<br>SNJ54AHCT123AJ      |



24-Jul-2025



www.ti.com

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/      | Op temp (°C) | Part marking                          |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|------------------|--------------|---------------------------------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow      |              | (6)                                   |
|                       |        |               |                |                       |      | (4)           | (5)              |              |                                       |
| SNJ54AHCT123AJ.A      | Active | Production    | CDIP (J)   16  | 25   TUBE             | No   | SNPB          | N/A for Pkg Type | -55 to 125   | 5962-9861601QE<br>A<br>SNJ54AHCT123AJ |
| SNJ54AHCT123AW        | Active | Production    | CFP (W)   16   | 25   TUBE             | No   | SNPB          | N/A for Pkg Type | -55 to 125   | 5962-9861601QF<br>A<br>SNJ54AHCT123AW |
| SNJ54AHCT123AW.A      | Active | Production    | CFP (W)   16   | 25   TUBE             | No   | SNPB          | N/A for Pkg Type | -55 to 125   | 5962-9861601QF<br>A<br>SNJ544HCT123AW |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 24-Jul-2025

### OTHER QUALIFIED VERSIONS OF SN54AHCT123A, SN74AHCT123A:

● Catalog : SN74AHCT123A

● Military: SN54AHCT123A

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT123ADBR  | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74AHCT123ADGVR | TVSOP           | DGV                | 16 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHCT123ADR   | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74AHCT123APWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 24-Jul-2025



\*All dimensions are nominal

| Device           | Package Type | Type Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|----------------------|----|------|-------------|------------|-------------|
| SN74AHCT123ADBR  | SSOP         | DB                   | 16 | 2000 | 353.0       | 353.0      | 32.0        |
| SN74AHCT123ADGVR | TVSOP        | DGV                  | 16 | 2000 | 353.0       | 353.0      | 32.0        |
| SN74AHCT123ADR   | SOIC         | D                    | 16 | 2500 | 353.0       | 353.0      | 32.0        |
| SN74AHCT123APWR  | TSSOP        | PW                   | 16 | 2000 | 353.0       | 353.0      | 32.0        |

www.ti.com 24-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9861601Q2A   | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| 5962-9861601QFA   | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN74AHCT123AN     | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74AHCT123AN.A   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54AHCT123AFK   | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ54AHCT123AFK.A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ54AHCT123AW    | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SNJ54AHCT123AW.A  | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220   | NA     |

## DGV (R-PDSO-G\*\*)

## 24 PINS SHOWN

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

# W (R-GDFP-F16)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP2-F16



8.89 x 8.89, 1.27 mm pitch

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.





- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated