

SN74CBTD3306C  
**DUAL FET BUS SWITCH WITH LEVEL SHIFTING  
5-V BUS SWITCH WITH -2-V UNDERSHOT PROTECTION**  
SCDS128A – SEPTEMBER 2003 – REVISED OCTOBER 2003

- Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V
- Integrated Diode to  $V_{CC}$  Provides 5-V Input Down To 3.3-V Output Level Shift
- Bidirectional Data Flow, With Near-Zero Propagation Delay
- Low ON-State Resistance ( $r_{on}$ ) Characteristics ( $r_{on} = 3 \Omega$  Typical)
- Low Input/Output Capacitance Minimizes Loading and Signal Distortion ( $C_{io(OFF)} = 5 \text{ pF}$  Typical)
- Data and Control Inputs Provide Undershoot Clamp Diodes
- $V_{CC}$  Operating Range From 4.5 V to 5.5 V
- Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V)
- Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs
- $I_{off}$  Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)
- Supports Both Digital and Analog Applications: USB Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating

**D OR PW PACKAGE  
(TOP VIEW)**



### description/ordering information

The SN74CBTD3306C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. This device features an integrated diode in series with  $V_{CC}$  to provide level shifting for 5-V input down to 3.3-V output levels. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBTD3306C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state.

The SN74CBTD3306C is organized as two 1-bit bus switches with separate output-enable ( $1\overline{OE}$ ,  $2\overline{OE}$ ) inputs. It can be used as two 1-bit bus switches or as one 2-bit bus switch. When  $\overline{OE}$  is low, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When  $\overline{OE}$  is high, the associated 1-bit bus switch is OFF, and a high-impedance state exists between the A and B ports.

### ORDERING INFORMATION

| $T_A$         | PACKAGE <sup>†</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |
|---------------|----------------------|---------------|-----------------------|------------------|--|--|
| -40°C to 85°C |                      |               | Tube                  | SN74CBTD3306CD   |  |  |
|               |                      |               | Tape and reel         | SN74CBTD3306CDR  |  |  |
| TSSOP – PW    |                      | Tube          | SN74CBTD3306CPW       |                  |  |  |
|               |                      | Tape and reel | SN74CBTD3306CPWR      |                  |  |  |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at [www.ti.com/sc/package](http://www.ti.com/sc/package).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

**PRODUCTION DATA** information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

Copyright © 2003, Texas Instruments Incorporated



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

## description/ordering information (continued)

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

FUNCTION TABLE  
(each bus switch)

| INPUT<br>$\overline{OE}$ | INPUT/OUTPUT<br>A | FUNCTION        |
|--------------------------|-------------------|-----------------|
| L                        | B                 | A port = B port |
| H                        | Z                 | Disconnect      |

## logic diagram (positive logic)



## simplified schematic, each FET switch (SW)



† EN is the internal enable signal applied to the switch.

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltages are with respect to ground unless otherwise specified.

1. All voltages are with respect to ground unless otherwise specified.
2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
3.  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .
4.  $I_I$  and  $I_O$  are used to denote specific conditions for  $I_{I/O}$ .
5. The package thermal impedance is calculated in accordance with JESD 51-7.

### **recommended operating conditions (see Notes 6 and 7)**

|           |                                  | MIN | MAX | UNIT |
|-----------|----------------------------------|-----|-----|------|
| $V_{CC}$  | Supply voltage                   | 4.5 | 5.5 | V    |
| $V_{IH}$  | High-level control input voltage | 2   | 5.5 | V    |
| $V_{IL}$  | Low-level control input voltage  | 0   | 0.8 | V    |
| $V_{I/O}$ | Data input/output voltage        | 0   | 5.5 | V    |
| $T_A$     | Operating free-air temperature   | -40 | 85  | °C   |

NOTES: 6. All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

7. In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect.

**SN74CBTD3306C****DUAL FET BUS SWITCH WITH LEVEL SHIFTING  
5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION**

SCDS128A – SEPTEMBER 2003 – REVISED OCTOBER 2003

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER             |                | TEST CONDITIONS                                                                  |           |                               | MIN | TYP† | MAX      | UNIT    |
|-----------------------|----------------|----------------------------------------------------------------------------------|-----------|-------------------------------|-----|------|----------|---------|
| $V_{IK}$              | Control inputs | $V_{CC} = 4.5$ V, $I_{IN} = -18$ mA                                              |           |                               |     |      | -1.8     | V       |
| $V_{IKU}$             | Data inputs    | $V_{CC} = 5$ V, $0$ mA > $I_I \geq -50$ mA, $V_{IN} = V_{CC}$ or GND, Switch OFF |           |                               |     |      | -2       | V       |
| $V_{OH}$              |                | See Figures 4 and 5                                                              |           |                               |     |      |          |         |
| $I_{IN}$              | Control inputs | $V_{CC} = 5.5$ V, $V_{IN} = V_{CC}$ or GND                                       |           |                               |     |      | $\pm 1$  | $\mu A$ |
| $I_{OZ}^{\ddagger}$   |                | $V_{CC} = 5.5$ V, $V_O = 0$ to $5.5$ V, $V_I = 0$ , $V_{IN} = V_{CC}$ or GND     |           |                               |     |      | $\pm 10$ | $\mu A$ |
| $I_{off}$             |                | $V_{CC} = 0$ , $V_O = 0$ to $5.5$ V, $V_I = 0$                                   |           |                               |     |      | 10       | $\mu A$ |
| $I_{CC}$              |                | $V_{CC} = 5.5$ V, $I_{I/O} = 0$ , $V_{IN} = V_{CC}$ or GND, Switch ON or OFF     |           |                               |     |      | 1.5      | mA      |
| $\Delta I_{CC}^{\$}$  | Control inputs | $V_{CC} = 5.5$ V, One input at $3.4$ V, Other inputs at $V_{CC}$ or GND          |           |                               |     |      | 2.5      | mA      |
| $C_{in}$              | Control inputs | $V_{IN} = 3$ V or 0                                                              |           |                               |     |      | 3.5      | pF      |
| $C_{io(OFF)}$         |                | $V_{I/O} = 3$ V or 0, Switch OFF, $V_{IN} = V_{CC}$ or GND                       |           |                               |     |      | 5        | pF      |
| $C_{io(ON)}$          |                | $V_{I/O} = 3$ V or 0, Switch ON, $V_{IN} = V_{CC}$ or GND                        |           |                               |     |      | 12.5     | pF      |
| $r_{on}^{\mathbb{1}}$ |                | $V_{CC} = 4.5$ V                                                                 | $V_I = 0$ | $I_O = 64$ mA                 |     |      | 3        | 6       |
|                       |                |                                                                                  |           | $I_O = 30$ mA                 |     |      | 3        | 6       |
|                       |                |                                                                                  |           | $V_I = 2.4$ V, $I_O = -15$ mA |     |      | 9        | 20      |

 $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data pins.† All typical values are at  $V_{CC} = 5$  V (unless otherwise noted),  $T_A = 25^{\circ}\text{C}$ .‡ For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current.§ This is the increase in supply current for each input that is at the specified voltage level, rather than  $V_{CC}$  or GND.

¶ Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

**switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)**

| PARAMETER     | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 5$ V<br>$\pm 0.5$ V |      | UNIT |
|---------------|-----------------|----------------|-------------------------------|------|------|
|               |                 |                | MIN                           | MAX  |      |
| $t_{pd}^{\#}$ | A or B          | B or A         |                               | 0.15 | ns   |
| $t_{en}$      | $\overline{OE}$ | A or B         | 1.5                           | 4.7  | ns   |
| $t_{dis}$     | $\overline{OE}$ | A or B         | 1.5                           | 4.7  | ns   |

# The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

**undershoot characteristics (see Figures 1 and 2)**

| PARAMETER  | TEST CONDITIONS                                        | MIN | TYP†           | MAX | UNIT |
|------------|--------------------------------------------------------|-----|----------------|-----|------|
| $V_{OUTU}$ | $V_{CC} = 5.5$ V, Switch OFF, $V_{IN} = V_{CC}$ or GND | 2   | $V_{OH} - 0.3$ |     | V    |

† All typical values are at  $V_{CC} = 5$  V (unless otherwise noted),  $T_A = 25^\circ\text{C}$ .



Figure 1. Device Test Setup



Figure 2. Transient Input Voltage ( $V_I$ ) and Output Voltage ( $V_{OUTU}$ ) Waveforms (Switch OFF)

PARAMETER MEASUREMENT INFORMATION  
FOR LEVEL SHIFTER

| TEST                               | V <sub>CC</sub> | S1   | R <sub>L</sub> | V <sub>I</sub>         | C <sub>L</sub> | V <sub>Δ</sub> |
|------------------------------------|-----------------|------|----------------|------------------------|----------------|----------------|
| t <sub>pd(s)</sub>                 | 5 V ± 0.5 V     | Open | 500 Ω          | V <sub>CC</sub> or GND | 50 pF          |                |
| t <sub>PZL</sub> /t <sub>PZL</sub> | 5 V ± 0.5 V     | 7 V  | 500 Ω          | GND                    | 50 pF          | 0.3 V          |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | 5 V ± 0.5 V     | Open | 500 Ω          | V <sub>CC</sub>        | 50 pF          | 0.3 V          |

VOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMES (t<sub>pd(s)</sub>)VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES

NOTES:

- C<sub>L</sub> includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub> ≤ 2.5 ns, t<sub>f</sub> ≤ 2.5 ns.
- The outputs are measured one at a time with one transition per measurement.
- t<sub>PZL</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd(s)</sub>. The t<sub>pd</sub> propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).
- All parameters and waveforms are not applicable to all devices.

Figure 3. Test Circuit and Voltage Waveforms

**TYPICAL CHARACTERISTICS**



Figure 4.  $V_{OH}$  Values

## TYPICAL CHARACTERISTICS (continued)



Figure 5. Data Output Voltage vs Data Input Voltage

## PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish | MSL Peak Temp<br>(3) | Op Temp (°C) | Top-Side Markings<br>(4) | Samples                                                                         |
|--------------------|---------------|--------------|-----------------|------|-------------|-------------------------|------------------|----------------------|--------------|--------------------------|---------------------------------------------------------------------------------|
| SN74CBTD3306CD     | ACTIVE        | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CDE4   | ACTIVE        | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CDG4   | ACTIVE        | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CDR    | ACTIVE        | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CDRE4  | ACTIVE        | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CDRG4  | ACTIVE        | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CPW    | ACTIVE        | TSSOP        | PW              | 8    | 150         | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CPWE4  | ACTIVE        | TSSOP        | PW              | 8    | 150         | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CPWG4  | ACTIVE        | TSSOP        | PW              | 8    | 150         | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CPWR   | ACTIVE        | TSSOP        | PW              | 8    | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CPWRE4 | ACTIVE        | TSSOP        | PW              | 8    | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74CBTD3306CPWRG4 | ACTIVE        | TSSOP        | PW              | 8    | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CC306C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74CBTD3306CDR  | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN74CBTD3306CPWR | TSSOP        | PW              | 8    | 2000 | 330.0              | 12.4               | 7.0     | 3.6     | 1.6     | 8.0     | 12.0   | Q1            |
| SN74CBTD3306CPWR | TSSOP        | PW              | 8    | 2000 | 330.0              | 12.4               | 7.0     | 3.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74CBTD3306CDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN74CBTD3306CPWR | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |
| SN74CBTD3306CPWR | TSSOP        | PW              | 8    | 2000 | 364.0       | 364.0      | 27.0        |

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

△C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

△D Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E. Reference JEDEC MS-012 variation AA.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-2/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PW (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

 C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 D Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

4040064-2/G 02/11

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |