

High-performance, 32-bit Audio Decoder DSP Family

# **CDB48500-USB**

**Evaluation Kit Guide** 





#### **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative.

To find the one nearest to you go to www.cirrus.com

#### IMPORTANT NOTICE

"Preliminary" product information describes products that are in production, but for which full characterization data is not yet available.

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, the Cirrus Logic logo designs, and DSP Composer are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.

DTS is a registered trademark of the Digital Theater Systems, Inc. DTS NEO:6 is a trademark of the Digital Theater Systems, Inc. It is hereby notified that a third-party license from DTS is necessary to distribute software of DTS in any finished end-user or ready-to-use final product.

SRS, Circle Surround, and Trusurround are registered trademarks of SRS Labs, Inc. SRS Focus and Dialog Clarity are trademarks of SRS Labs, Inc. The CIRCLE SURROUND TECHNOLOGY rights incorporated in the Cirrus Logic chip are owned by SRS Labs, Inc. and by Valence Technology Ltd., and licensed to Cirrus Logic. Inc.

Users of any Cirrus Logic chip containing enabled CIRCLE SURROUND TECHNOLOGY<sup>®</sup> (i.e., CIRCLE SURROUND® LICENSEES) must first sign a license to purchase production quantities for consumer electronics applications which may be granted upon submission of a preproduction sample to, and the satisfactory passing of performance verification tests performed by SRS Labs, Inc., or Valence Technology Ltd. E-mail requests for performance specifications and testing rate schedule may be made to cslicense@srslabs.com. SRS Labs, Inc. and Valence Technology, Ltd., reserve the right to decline a use license for any submission that does not pass performance specifications or is not in the consumer electronics classification.

All equipment manufactured using any Cirrus Logic chip containing enabled CIRCLE SURROUND® TECHNOLOGY must carry the Circle Surround® logo on the front panel in a manner approved in writing by SRS Labs, Inc., or Valence Technology Ltd. If the Circle Surround® logo is printed in users manuals, service manuals or advertisements, it must appear in a form approved in writing by SRS Labs, Inc., or Valence Technology, Ltd. The rear panel of Circle Surround® products, users manuals, service manuals, and all advertising must all carry the legends as described in LICENSOR'S most current version of the CIRCLE SURROUND Trademark Usage Manual.

Dolby, Dolby Digital, the double-D symbol, ProLogic, and Audistry are registered trademarks of Dolby Laboratories, Inc. Supply of an implementation of Dolby technology does not convey a license nor imply a right under any patent, or any other industrial or intellectual property right of Dolby Laboratories, to use the implementation in any finished end-user or ready-to-use final product. It is hereby notified that a license for such use is required from Dolby Laboratories.

Intel is a registered trademark of Intel Corporation.

Motorola is a registered trademark and SPI is a trademark of Motorola, Inc.

I<sup>2</sup>C is a registered trademark of Philips Semiconductor Corp.

Microsoft, Windows, and Windows XP are registered trademarks of Microsoft Corporation.



## Contents

|               | S                                                           |     |
|---------------|-------------------------------------------------------------|-----|
| Figures       |                                                             | V   |
| Chapter 1 In  | troduction to the CRD48500-USB Evaluation Kit               | 1_1 |
|               | 48500-USB Kit Contents and Requirements                     |     |
|               | 1.1 CDB48500-USB Kit                                        |     |
|               | I.2 PC Requirements                                         |     |
|               | I.3 Software Requirements                                   |     |
|               | I.4 Support Hardware Requirements                           |     |
|               | I.5 Cabling Requirements                                    |     |
|               | ducing the CDB48500-USB Customer Development Kit            |     |
|               | 2.1 Identifying CDB48500-USB Components                     |     |
|               | 2.2 Related Documentation                                   |     |
| 1.2           | 1.2.2.1 Additional CDB48500 Evaluation Board Information    |     |
|               | 1.2.2.2 CS485xx Family DSP Hardware Information             |     |
|               | 1.2.2.3 CS485xx Family DSP Software Information             |     |
|               | 1.2.2.4 DSP Software Utility Information                    |     |
|               | 1.2.2.5 Audio CODEC Information                             |     |
|               | 1.2.2.6 S/PDIF Receiver Information                         |     |
|               |                                                             |     |
| Chapter 2. Bo | oard Setup and Installing the Evaluation Kit Software       | 2-1 |
|               | duction                                                     |     |
|               | I.1 Installing the Evaluation Kit Software                  |     |
|               | I.2 Setting up the Evaluation Kit Boards                    |     |
|               | I.3 Connecting to a PC                                      |     |
|               | I.4 Running a Stereo PCM Application on CDB48500-USB        |     |
|               | I.5 Downloading Other Applications                          |     |
|               | 3 11                                                        |     |
| Chapter 3. Cl | DB48500 System Description                                  | 3-1 |
|               | 48500 System Block Descriptions                             |     |
|               | I.1 Audio Inputs                                            |     |
| <b>5</b>      | 3.1.1.1 Analog Line-level Inputs                            |     |
|               | 3.1.1.2 Digital Optical Input                               |     |
|               | 3.1.1.3 Digital Coaxial Input                               |     |
|               | 3.1.1.4 Microphone Input                                    | 3-2 |
| 3.1           | I.2 Audio Outputs                                           | 3-2 |
|               | 3.1.2.1 Analog Line-level Outputs                           |     |
|               | 3.1.2.2 Headphone Output                                    |     |
|               | 3.1.2.3 Optical Digital Output (PCM)                        |     |
|               | I.3 DC Power Input                                          |     |
|               | I.4 Control Header                                          |     |
|               | I.5 On-Board Voltage Selection Headers                      |     |
|               | I.6 Audio Input Source Multiplexer Selection Headers        |     |
|               | I.7 Cirrus Logic CS485xx Audio DSP                          |     |
|               | I.8 CS8416 S/PDIF RX                                        |     |
|               | I.9 CS42448 Audio CODEC                                     |     |
|               | I.10 Memory                                                 |     |
| 3.1           | I.11 Audio Clocking                                         |     |
|               | 3.1.11.1 Clock and Data Flow for up to 8 Channel ADC inputs |     |
|               | 3.1.11.2 Clock and Data Flow for S/PDIF Input               | 3-7 |



| 3.1.11.3 Clock and Data Flow for CDB USB Master Card Source                  | 3-8         |
|------------------------------------------------------------------------------|-------------|
| Chapter 4. Configuring the CDB48500                                          |             |
| 4.1 Introduction                                                             |             |
| 4.2 Basic Application Download and System Configuration for PCM Pass-through |             |
| 4.2.1 System Block                                                           |             |
| 4.2.2 Changing the Audio Input Source                                        |             |
| 4.2.2.1 Audio In via S/PDIF                                                  |             |
| 4.2.2.2 Audio In via 8-channel ADC                                           |             |
| 4.2.2.3 Audio In via USB                                                     |             |
| 4.2.2.4 DAI Input of CS485xx                                                 |             |
| 4.2.3 Changing Audio Output Configuration                                    |             |
| 4.2.3.1 DAO Output of CS485xx                                                |             |
| 4.2.3.2 CS42448 DAC Properties                                               |             |
| 4.2.4 Changing Serial Control Protocol (I2C or SPI)                          |             |
| 4.2.5 Headphone Output                                                       |             |
| 4.2.6 S/PDIF Transmitter                                                     | 4-9         |
| Appendix A. Schematics                                                       | A-1         |
| A.1 Introduction                                                             | A-1         |
| A.1.1 Schematic Pages                                                        | A-1         |
| A.1.1.1 Detailed Schematic Descriptions                                      |             |
| A.1.1.1.1 CS48500 System Block Diagram (See Figure A-1)                      |             |
| A.1.1.1.2 DSP Input Data Multiplexing (See Figure A-2)                       |             |
| A.1.1.1.3 Coyote DSP Core (See Figure A-3)                                   |             |
| A.1.1.1.4 Serial Flash Memory (See Figure A-4)                               |             |
| A.1.1.1.5 S/PDIF Receiver (See Figure A-5)                                   |             |
| A.1.1.1.6 Codec #1(CS42448) (See Figure A-6)                                 |             |
| A.1.1.1.7 Codec #2 (CS42448) (See Figure A-7)                                |             |
| A.1.1.1.8 Codec 1 and Codec 2 Input Filters (See Figure A-8)                 |             |
| A.1.1.1.9 Output Filters & Headphone Output (See Figure A-9)                 |             |
| A.1.1.1.10 Mic and Pre-Amp (See Figure A-10)                                 |             |
| Appendix B. Troubleshooting Guide                                            | D 4         |
| - · ·                                                                        |             |
| B.1 Intoduction                                                              |             |
| B.1.1 Solutions to Possible Problems                                         |             |
| B.1.1.1 Power LEDs are Not illuminated                                       |             |
| B.1.1.2 CDB48500 is Not Recognized by the PC                                 |             |
| B.1.1.3 Unable to Run a Stereo PCM Application                               |             |
| Revision History                                                             | <b>B</b> -1 |



## **Figures**

| Figure 1-1. CDB48500-USB System Block Diagram                             | 1-2  |
|---------------------------------------------------------------------------|------|
| Figure 1-2. CDB48500-USB Top View                                         | 1-3  |
| Figure 2-1. CDB USB MASTER Driver Setup                                   | 2-2  |
| Figure 2-2. Board Setup Diagram                                           | 2-3  |
| Figure 2-3. Found New Hardware Service Window                             | 2-4  |
| Figure 2-4. Found New Hardware Wizard Welcome Window                      | 2-4  |
| Figure 2-5. Found New Hardware Wizard Finish Window                       | 2-5  |
| Figure 2-6. Microsoft Windows XP <sup>®</sup> Windows                     | 2-5  |
| Figure 3-1. CDB48500 Block Diagram                                        | 3-1  |
| Figure 3-2. Simplified Clock and Data Flow for up to 8 Channel ADC Inputs | 3-6  |
| Figure 3-3. Simplified Clock and Data Flow for S/PDIF Input               | 3-7  |
| Figure 3-4. CDB USB Master Card Clocking and Data Flow                    | 3-8  |
| Figure 4-1. PCM Pass-through Example Application                          | 4-2  |
| Figure 4-2. System Configuration                                          | 4-2  |
| Figure 4-3. Audio In via S/PDIF In                                        | 4-3  |
| Figure 4-4. Audio In via 8 Channel ADC                                    | 4-4  |
| Figure 4-5. DAI Device Properties                                         | 4-5  |
| Figure 4-6. CDB48500 Digital Audio Output Properties                      | 4-6  |
| Figure 4-7. Codec DAC Properties                                          | 4-7  |
| Figure 4-8. CDB48500 Comm Mode                                            | 4-8  |
| Figure 4-9. Remap Tab                                                     | 4-8  |
| Figure A-1. CS48500 System Block Diagram                                  | A-6  |
| Figure A-2. DSP Input Data Multiplexing Schematic                         | A-7  |
| Figure A-3. DSP Schematic                                                 | A-8  |
| Figure A-4. Serial Flash Memory Schematic                                 | A-9  |
| Figure A-5. SPDIF Receiver Schematic                                      | A-10 |
| Figure A-6. Codec #1(CS42448) Schematic                                   | A-11 |
| Figure A-7. Codec #2 (CS42448) Schematic                                  | A-12 |
| Figure A-8. Codec 1 and Codec 2 Input Filters Schematic                   | A-13 |
| Figure A-9. Output Filters & Headphone Output                             | A-14 |
| Figure A-10. Mic Preamp Schematic                                         | A-15 |
| Figure A-11. Control Connector and Power Schematic                        | A-16 |





## **Chapter 1**

#### Introduction to the CRD48500-USB Evaluation Kit

## 1.1 CDB48500-USB Kit Contents and Requirements

#### 1.1.1 CDB48500-USB Kit

Each CDB48500-USB kit comes with the following:

- CDB48500 Development Board (See Figure 1-2)
- Power Supply: +9V, 1.67A, 100V 240V, with AC Power Cord
- CDB USB MASTER Digital I/O Card (See Figure 1-2)
- USB Cable
- 3 Board Overlays Identifying the Outputs for CS48520, CS48540, and CS48560
- · Document Card Explaining How to Get the Latest Board Software

#### 1.1.2 PC Requirements

- Microsoft Windows XP<sup>®</sup> Operating System
- USB 2.0 Support

#### 1.1.3 Software Requirements

• Cirrus Evaluation Software Package (available from your local Cirrus Logic representative)

## 1.1.4 Support Hardware Requirements

- Digital or Analog Audio Source (e.g. DVD player, PC with a digital audio card/device)
- Amplified Speakers for audio playback (e.g. powered PC speakers, AVR/amp + speakers)

## 1.1.5 Cabling Requirements

- Digital Audio Inputs S/PDIF Optical or Coaxial RCA Cables (Connect to digital audio card, audio analyzer, or DVD player.)
- Digital Audio Output S/PDIF Optical Cable (Connect to digital audio card, audio analyzer, or AVR.)
- Analog Audio Inputs RCA Audio Cables (Connect CDB48500 line-level inputs to analog audio source.)
- Analog Audio Outputs RCA Audio Cables (Connect CDB48500 line-level outputs to powered speakers.)

## 1.2 Introducing the CDB48500-USB Customer Development Kit

The CDB48500-USB kit is composed of the CDB48500 customer development board and the CDB USB MASTER Control board. The CDB48500 provides a practical platform for emulating a typical multichannel audio system application. The CDB USB MASTER is a USB control board used to interface the



host PC to the CDB48500 board, and convert GUI commands into the serial control protocol required for configuring the CS485XX DSP, (2)CS42448 codecs, and CS8416 S/PDIF receiver ICs. Figure 1-1 shows the relationship between the PC, CS485XX, and the CDB USB MASTER



Figure 1-1. CDB48500-USB System Block Diagram

This document will concentrate on the features and basic operation of the CDB48500-USB board. Detailed information regarding the operation and programming of the CS485XX DSP is covered by the CS485XX data sheet, CS485XX Hardware User's Manual, and application note AN298 (see Section 1.2.2, "Related Documentation" on page 1-4 for more details).

The CDB48500-USB is a convenient and easy-to-operate evaluation platform. It has been designed to demonstrate the majority of the CS485XX functions on a small 6" x 6.5" base board. These features include:

- PC control of the CS485XX using the DSP Composer™ graphical user interface
- Serial control of audio devices on CDB48500 via I<sup>2</sup>C<sup>®</sup> or SPI™ protocols
- Digital audio input of PCM via optical or coaxial S/PDIF (does not support compressed data input)
- Up to 12-channel analog audio input via the two CS42448 audio codecs
- Up to 12-channel analog output through the two CS42448 audio codecs
- Digital audio output of PCM data via optical S/PDIF
- · Headphone output jack
- Multi-channel digital audio input via the CDB USB MASTER card (not yet supported)
- Separate input and output clocking domains to allow 1FS-to-2FS audio processing on the CS485XX
- Fast boot host-controlled master boot (HCMB) of custom applications from 4 Mbit serial SPI flash device.
- Microphone input with integrated amplifier for Intelligent Room Calibration (IRC) evaluation (future)
- Supports all members of the CS485XX family in the 48-pin LQFP package.

**Note:** Not all features of the CS485xx are exercised on the CDB48500.

## 1.2.1 Identifying CDB48500-USB Components

Figure 1-2 shows the top side of the CDB48500-USB Evaluation Board. The accompanying legend identifies the main components of the board.



#### Legend:

| 9                                                    |                                                        |  |  |
|------------------------------------------------------|--------------------------------------------------------|--|--|
| A.CS485XX DSP, U6                                    | B.CS42448 Audio CODEC, U4                              |  |  |
| E.4 Mbit Serial Flash, U11                           | F.Headphone jack, J20                                  |  |  |
| I. Coaxial S/PDIF Input Jacks (PCM only), J31        | J.Analog Inputs, 2 Vrms Max                            |  |  |
| M.+3.3V Switching Regulator (1.5A), U8               | N.+3.3V Selection Header (Regulator/<br>External), J17 |  |  |
| Q.+5V Selection Header (Regulator/<br>External), J19 | R.+5V Linear Regulator (1A), U7                        |  |  |
| U.Optical S/PDIF Output Jack, J24                    | V.Power Indicator LEDs                                 |  |  |
|                                                      |                                                        |  |  |

C.CS42448 Audio CODEC, U5 G.1/8" Microphone Input Jack, J5

K.USB Connector on CDB USB Master, P1

O.+1.8V Selection Header (Regulator/ External), J18

**S.Analog Audio Outputs** 

W.On-board/External Digital Audio Mux, U1 & U2 (U1 & U2 are on back of PCB.) D.CS8416 S/PDIF Receiver, U3 H.Optical S/PDIF Input Jacks (PCM only), J2

L.Alternate +12V Jumper, J3

P.+1.8V Linear Regulator (1A), U14

T.DC Power Input Jack, +9Vdc to +12Vdc, J25



#### 1.2.2 Related Documentation

The documents described in this section are updated periodically and may be more up-to-date than the information in this document. Check the Cirrus Logic Internet site for the latest updates.

#### 1.2.2.1 Additional CDB48500 Evaluation Board Information

The following information about the CDB48500 Evaluation Board can be obtained from your Cirrus Logic representative:

- Schematics
- BOM
- · Artwork and PCB stackup

#### 1.2.2.2 CS485xx Family DSP Hardware Information

The following documents are installed with the CS485xx System Development Kit (SDK).

- CS485xx Family Data Sheet
- CS485xx Hardware Users Manual
- CS485xx Errata

#### 1.2.2.3 CS485xx Family DSP Software Information

The following document is installed with the CS485xx SDK:

• AN298, CS485xx Firmware User's Manual

#### 1.2.2.4 DSP Software Utility Information

The following document is installed with the CS485xx SDK:

• DSP Composer User's Manual

The documents listed above are updated periodically and may be more up to date than the information in this document. Check the Cirrus Logic Internet site for the latest updates.

#### 1.2.2.5 Audio CODEC Information

The following information is located on the <a href="https://www.cirrus.com">www.cirrus.com</a> Internet site:

- CS42448 Data Sheet
- CS42448 Errata

#### 1.2.2.6 S/PDIF Receiver Information

The following information is located on the <a href="https://www.cirrus.com">www.cirrus.com</a> Internet site:

- CS8416 Data Sheet
- CS8416 Errata

 $\S\S^1$ 

<sup>1.</sup> The "§§" symbol is used throughout this manual to indicate the end of the text flow in a chapter.



## **Chapter 2**

## **Board Setup and Installing the Evaluation Kit Software**

#### 2.1 Introduction



It is important to install the Evaluation Software BEFORE connecting the USB cable from the PC to the CDB USB MASTER card. Failure to install the evaluation software before the initial connection can result in an inability to communicate with the CBD485xx.

## 2.1.1 Installing the Evaluation Kit Software

The DSP evaluation software installation will first install the Cirrus Logic DSP evaluation software followed by the USB drivers required to communicate with the CDB USB MASTER.

- 1. Run the latest DSP evaluation software installation executable (*CS485xx\_eval\_kit\_rc<revision number>.exe*). This executable is supplied by your Cirrus Logic representative.
- 2. At the Welcome screen, click Next.
- 3. At the **Licensing Agreement** window, select the "I accept the agreement" radio button to agree to the terms and then select **Next**.
- 4. Select the **Destination Location** window, Select the default location "C:\CirrusDSP" and click **Next**.
- 5. Select Start Menu Folder window, Select the default location "C:\CirrusDSP" and click Next.
- 6. The **Ready to Install** window indicates the selected destination location and the **Start** menu folder for confirmation, select **Install** to begin the install process which should take less than one minute.
- 7. After the DSP evaluation software is installed, the installer will launch the Front Panel Driver Setup



Wizard (below). Click Next to continue the installation.



Figure 2-1. CDB USB MASTER Driver Setup

- 8. The **Opal Kelly Licensing Agreement** window will appear next. Click "**I Agree**" to agree to the terms and continue.
- 9. The next window asks the user to choose components for installation. By default, only one component is available and is pre-selected **Unified USB Driver.** Click **Next** to continue.
- 10. The wizard will then ask the user to choose the install location. Select the default location of "C:\Program Files\Opal Kelly\FrontPanel" and click Install. This should take only a few seconds.
- 11. Click **Finish** once the wizard has completed installation of the drivers.
- 12. The Cirrus DSP evaluation software will then prompt the user to click Finish to exit the Setup wizard.



#### 2.1.2 Setting up the Evaluation Kit Boards



Figure 2-2. Board Setup Diagram

- 1. Place the CDB48500 and the CDB USB MASTER on a static-free surface.
- If the boards are not mated, connect them together as shown in Figure 2-2. Notice that the USB connector on the CDB USB MASTER and the power connector on the CDB48500 are on the same side.
- 3. Connect the Power Supply as follows:
  - A. Connect the power supply jack to the CDB48500 board at J25 and the adapter to a wall power socket or power strip.
  - B. Check that the D3 (green, 3.3V), D2 (red, 1.8V), and D4 (orange, 5V) power indicator LEDs illuminate on the CDB48500.
- 4. Setup Audio Input connections to the CDB48500 as follows:
  - A. Connect one end of the digital audio S/PDIF optical cable to SPDIF\_RXP on the CDB48500 board.
  - B. Connect the other end of the optical cable to the optical output on the back of a DVD player or other digital audio source.
- 5. Setup Audio Output connections from CDB48500 as follows:
  - A. The RCA connectors labeled AOUT\_1A and AOUT\_1B are the left and right analog output channels.



B. Use the RCA audio cables to connect these line-level analog outputs to powered speakers.

#### 2.1.3 Connecting to a PC

Follow these steps to connect to a PC:

- 1. Connect the "B" end of the USB cable to P1 on the CDB USB MASTER USB Digital I/O Card.
- 2. Connect the "A" end of the USB Cable to a USB 2.0 port on a notebook or PC running Win XP.
- 3. Windows<sup>®</sup> should recognize that a new device has been attached and display a notice saying "Found New Hardware".



Figure 2-3. Found New Hardware Service Window

4. Windows will display the **Found New Hardware Wizard** (below). Select the *No, not at this time* radio button so that Windows does not connect to Windows Update for the drivers. Click *Next*.



Figure 2-4. Found New Hardware Wizard Welcome Window

5. Windows will then ask whether to use automatic installation or manual installation. Allow Windows to install the software automatically and click *Next*.





Figure 2-5. Found New Hardware Wizard Finish Window

6. It is possible that during the installation, Windows might issue a warning that the drivers have not passed "Windows Logo" testing. Select *Continue Anyway*.



Figure 2-6. Microsoft<sup>®</sup> Windows XP<sup>®</sup> Message Screen

7. Windows should now locate the correct drivers and complete the installation.



#### 2.1.4 Running a Stereo PCM Application on CDB48500-USB

To run a stereo PCM application, follow these steps:

- Launch DSP composer (Start→ Program → Cirrus Logic DSP →CS485XX→DSP Composer).
- 2. In DSP Composer, go to **File** →**Open** and open *C:\CirrusDSP\CS485XX\projects\pcm.cpa*.
- 3. Press the GO button
- 4. Insert PCM material into the DVD player (e.g., music CD). If a DVD is being used as the audio source, make sure that the DVD Player (or other digital audio source) is configured to output PCM data.
- 5. Press **Play** on the DVD player (or other digital audio source). You should now hear audio from the speakers.

#### 2.1.5 Downloading Other Applications

Separate project files (.*cpa*) are provided for other applications such as Dolby<sup>®</sup> Pro Logic<sup>®</sup> II, DTS Neo6<sup>™</sup>, Audistry<sup>®</sup> by Dolby<sup>®</sup>, SRS<sup>®</sup> Circle Surround<sup>®</sup>. In order to evaluate these, please contact your local FAE to ensure the necessary licensing agreements have been completed. Please note that the CDB48500-USB does not support multi-channel decoding such as Dolby Digital<sup>®</sup> or DTS<sup>®</sup> because the CS485XX DSP is only a post-processor and does not contain a decoder.



## **Chapter 3**

## **CDB48500 System Description**

A detailed block diagram of the CDB48500 Customer Development Board is shown in Figure 3-1. The sections that follow provide a detailed description of each block.



Figure 3-1. CDB48500 Block Diagram



## 3.1 CDB48500 System Block Descriptions

#### 3.1.1 Audio Inputs

#### 3.1.1.1 Analog Line-level Inputs

· Connector Type: RCA Female

Absolute Maximum Signal Level: +6.5V

Absolute Minimum Signal Level: GND - 0.7V

Full Scale Amplitude: 2VRMS

Reference Designators: J4, J6-J10, J12, J26-J30, or AIN1A - AIN6B

#### 3.1.1.2 Digital Optical Input

**Note:** Digital Optical Input is PCM only as there is no multi-channel decoder present on CDB48500-USB.

- Connector Type: Fiber Optic RX for Digital Audio, JIS F05 (JIS C5974-1993 F05)
- · Reference Designator: J2, or SPDIF\_RXP

#### 3.1.1.3 Digital Coaxial Input

**Note:** Digital Coaxial Input is PCM only as there is no multi-channel decoder present on CDB48500-USB.

Connector Type: RCA Female

Maximum Signal Level: +3.3V

Minimum Signal Level: GND - 0.7V

· Reference Designator: J31, or SPDIF\_RXN

#### 3.1.1.4 Microphone Input

Absolute Maximum Signal Level: +5V

Absolute Minimum Signal Level: GND - 0.7V

Full Scale Amplitude: 7mVp-p

Reference Designator: J5

The microphone preamplifier shares the AIN1\_5 ADC with the AIN3\_A RCA jack. Only one analog source can be sampled at any given time. When the microphone input is selected, the AIN3\_A audio jack is ignored. The default configuration enables the AIN3\_A audio jack.

## 3.1.2 Audio Outputs

#### 3.1.2.1 Analog Line-level Outputs

Connector Type: RCA FemaleFull Scale Amplitude: 1.21VRMS

Reference Designators: J13-J16, J33-J40, or AOUT\_1A - AOUT\_6B



#### 3.1.2.2 Headphone Output

Connector Type: 1/8" TRS FemaleFull Scale Amplitude: 3.53 VRMS

· Reference Designator: J20, or HP\_OUT

#### 3.1.2.3 Optical Digital Output (PCM)

Connector Type: Fiber Optic TX for Digital Audio, JIS F05 (JIS C5974-1993 F05)

Reference Designator: J24, or SPDIF\_TX

The S/PDIF output uses the same data line as AOUT\_4A and AOUT\_4B. When the digital output has been enabled, and you have speakers connected to AOUT\_4A and AOUT\_4B white noise will be heard. This could damage the speakers.

#### 3.1.3 DC Power Input

Voltage Range: +9VDC TO +12VDC

Minimum Power: 8W supply

· Connector Type: 2mm Female, positive center pin

Reference Designator: J25

#### 3.1.4 Control Header

• Connector Type: 2x25, 0.100 inch Shrouded Male

· Reference Designator: J11

This connector is the interface between the CDB48500 and the CDB USB MASTER. Control signals, clocks, data, and +3.3V power are passed across this connector.

### 3.1.5 On-Board Voltage Selection Headers

· Connector Type: 1x3, 0.100 inch, Stake Header

• Reference Designator: J17 - J19

The CDB48500-USB is designed to operate from a single DC power input. The 9V power supply provided with the kit is connected to the DC power input jack (J25) and is regulated down to the system voltages (5V, 3.3V, 1.8V). The power selection headers should be set to the 'REG' position when using the DC wall supply. This is the default mode of operation and should not need to be changed for most applications.

It is possible to bypass the regulated power supplies for any of the voltages by removing the jumper from the appropriate power selection header, and connecting an external voltage supply to the center pin of that selection header.

The third configuration for the power selection headers is the 'EXT' position. This is a special mode of operation, and cannot be used while connected to the CDB USB MASTER control board. Placing the power selection headers in the 'EXT' position while connected to the CDB USB MASTER will prevent the board from operating.

The unpopulated header, J3, is also designed for a special mode that brings 12V from the control header, but cannot be used when connected to the CDB USB MASTER.



#### 3.1.6 Audio Input Source Multiplexer Selection Headers

The CDB48500-USB includes jumpers to change DSP DAI inputs.

- Source 0: CDB USB MASTER Board, controlled from Software (Refer to Section 4.2.2, "Changing the Audio Input Source" on page 4-3)
- Source 1: 2 Channels from CS8416 and 8 channels from (2)CS42448, short pins 2 and 3 of J100
- Source 2: 12 Channels from (2)CS42448 codecs, short pins 1 and 2 of J100
- Reference Designators: U1, U2, U9, U18, and J100

These multiplexers are used to select which audio sources feed the CS485XX DAI pins. When the onboard sources (CS8416, U3 and CS42448, U4 and U5) are being used, the CDB USB MASTER data cannot be processed.

The CDB48500 contains a header to connect DAI pins, DAO pins, and clocks to external circuitry. The DAO and clock pins are

- DAI[5,3:0] feed from J102 header, short pins 1 and 3 on J101
- DAI[5,3:0] feed from on board sources, short pins 3 and 5 on J101
- DAI[4] feed from J102 header, short pins 2 and 4 on J101
- DAI[4] feed from on board sources, short pins 4 and 6 on J101
- The DAO pins and clocks are paralleled to both the on board devices and J102, J103 headers

#### 3.1.7 Cirrus Logic CS485xx Audio DSP

The CS485xx audio DSP (U6) are a family of 32-bit fixed point processors designed specifically for audio applications. The CDB48500 allows a designer to evaluate the CS485xx DSPs in many different modes of multi-channel input and output. The 48-pin footprint on this board is compatible with any CS485XX chip.

Audio input data to the DSP can come from any of the following sources:

- CS8416 (U3)
- CS42448 (U4 and U5)
- · CDB USB MASTER card
- Header for external codecs (not yet supported)

Audio output data from the DSP can be sent to the following destinations:

- Both CS42448's for conversion to Analog Output (AOUT\_1A AOUT\_6B)
- Optical S/PDIF Out (SPDIF\_TX), this option disables AOUT\_4A and AOUT\_4B
- · CDB USB MASTER card

The CS485XX has many applications stored in internal ROM, but a host is still required to configure the application for a particular system. The CDB48500-USB allows the PC to act as a host to boot and configure the DSP through the GUI software.

The CS485XX can also be booted from external serial flash for custom applications that are not stored in the DSP's ROM.

**Note:** The 48-pin footprint on this board is also compatible with the CS485XX family of DSPs. The CDB48500 can support any CS485XX chip if the alternate stuffing options shown on the DSP schematic page have been followed.



#### 3.1.8 CS8416 S/PDIF RX

The CS8416 (U3) is a 192 kHz S/PDIF receiver with an integrated input multiplexer. The two S/PDIF input jacks (RXP-RXN) are connected to the CS8416. Only one of the optical or coaxial S/PDIF jacks can be used at a time and is automatically selected by the CS8416. When S/PDIF audio is being processed, the CS8416 must master MCLK for the system (see "Audio Clocking" on page 3-5 for details).

#### 3.1.9 CS42448 Audio CODEC

The CS42448 (U4 and U5) is a high-performance, multi-channel audio CODEC capable of supporting sample rates up to 192 kHz on its 6ADCs and 8 DACs. There are two of these devices on the CDB48500 and are used for all analog-to-digital and digital-to-analog conversions.

All analog inputs (AIN\_1A-AIN\_6B) and all analog outputs (AOUT\_1A-AOUT\_6B) are connected to the CS42448s. The microphone input shares the AIN1\_5 ADC with the AIN\_3A RCA jack. When the microphone is in use, the AIN\_3A RCA jack is ignored.

When analog audio is being processed, the 24.576 MHz crystal for the CS485XX must master MCLK for the system (see Section 3.1.11. for details).

#### 3.1.10 **Memory**

The CDB48500 is populated with two 4 Mbit SPI flash devices and one I<sup>2</sup>C EEPROM. Selection from SPI to I<sup>2</sup>C is changed in Software. There are 2 SPI flash footprints (U11, U13) on the board for compatibility with both standard 8-pin serial flash pinouts. The serial control lines are shared by both footprints, and a chip select 0 ohm jumper resistor (R101) is populated to make U13 the active device. To make U11 the active device remove R101 and populate R110 with a 0 ohm resistor.

There is also a jumper (J105) to select Program or Normal (Run) operation of the SPI flash devices. In program mode the CDB USB MASTER card will use the DSP\_CS line to control the flash while holding the DSP in reset with the DSP\_RST line. For program mode jumper pins 2 and 3 on J105. In normal the DSP controls the SPI device. In I<sup>2</sup>C mode no jumper change is required for program or normal mode of EEPROM. For normal mode jumper pins 1 and 2. The feature to program flash from the CDB USB MASTER is not yet supported.

## 3.1.11 Audio Clocking

Clocking architecture is one of the most important aspects of a digital audio system. The input and output clock domains of the DSP must be synchronous when delivering audio data in an isochronous fashion (constant bitrate delivery), even if the input/output domains operate at different frequencies (e.g. 48 kHz input/96 kHz output). The CDB48500 can operate in three different clocking modes. Each of these modes is explained in the following sections.



#### 3.1.11.1 Clock and Data Flow for up to 8 Channel ADC inputs



Figure 3-2. Simplified Clock and Data Flow for up to 8 Channel ADC Inputs

The ADC clocking architecture is used when the ADCs are used as the only audio input (i.e. S/PDIF is disabled as described in Section 4.2.2, "Changing the Audio Input Source" on page 4-3), and the audio input source multiplexer (U1, U2) is used to select on-board audio sources. Figure 3-2 illustrates this clocking configuration. The jumpers must be set as described above.

XTAL\_OUT from the CS485xx is MCLK for the system. The CS8416 slaves to this MCLK and generates SCLK and LRCLK for the ADC side of the CS42448 and the DAI side of the DSP.

On the output side, the CS485xx slaves to MCLK from CS8416 and masters SCLK and LRCLK for the DAC side of the CS42448.

An example of this clocking scheme can be found in pcm\_mc\_1fs.cpa.



#### 3.1.11.2 Clock and Data Flow for S/PDIF Input



Figure 3-3. Simplified Clock and Data Flow for S/PDIF Input

Figure 3-3 illustrates the S/PDIF clocking architecture used when any S/PDIF RX is used as an audio source, as described in Section 4.2.2, "Changing the Audio Input Source" on page 4-3). MCLK recovered from the incoming S/PDIF stream is the MCLK for the system. The CS8416 also generates SCLK and LRCLK for the DAI side of the DSP from the recovered MCLK.

On the output side, the CS485XX slaves to MCLK from CS8416 and masters SCLK and LRCLK for the DAC side of the CS42448.

An example of this clocking scheme can be found in pcm.cpa.



#### 3.1.11.3 Clock and Data Flow for CDB USB Master Card Source



Figure 3-4. CDB USB Master Card Clocking and Data Flow

Figure 3-4 illustrates the clocking architecture used when IIS(USB) is used as an audio source, as described in Section 4.2.2, "Changing the Audio Input Source" on page 4-3). MCLK is generated by the PLL on the USB Master card. The PLD on the USB Master Card generates SCLK and LRCLK for the DAI side of the DSP from the MCLK.

On the output side, the CS485xx slaves to MCLK from the USB Master Card and masters SCLK and LRCLK for the DAC side of the CS42448. The CS485XX always masters its output clocks (DSP\_SCLK/DSP\_LRCLK).



## **Chapter 4**

## **Configuring the CDB48500**

#### 4.1 Introduction

The DSP Composer<sup>™</sup> software is a graphical user interface (GUI) that is used to program the CS485XX DSP, and to configure the CDB48500. With the exception of the power selection and DAI input jumpers, the CDB48500 is configured exclusively through software. This section provides basic instruction for using the GUI to control the CDB48500, but detailed information can be found in the DSP Composer<sup>™</sup> User's Manual. Both the DSP Composer<sup>™</sup> software, and the User's Manual for the software package will be provided by your local Cirrus Logic representative.

## 4.2 Basic Application Download and System Configuration for PCM Pass-through

Follow the instructions in Chapter 2, "Board Setup and Installing the Evaluation Kit Software" in order to install the USB drivers on your PC and launch DSP Composer (the GUI used to control the CDB48500).

After following the instructions in Section 2.1.4, "Running a Stereo PCM Application on CDB48500-USB" on page 2-6, the DSP Composer main window will appear as shown in Figure 4-1.

Figure 4-1 shows the DSP Composer<sup>™</sup> main window for a PCM pass-through application on the CDB48500. The blocks shown in the main window of DSP Composer<sup>™</sup> can be selected from the folders in the left-hand window pane, and then connected together by "wires" to indicate the processing path as shown.

The "Audio In" and "Audio Out" blocks represent the hardware ports that need to be configured. The "Audio In" block is used to select the S/PDIF Input, Analog input or USB input that is to be processed. It configures the digital audio format for the CS8416, ADC side of CS42448 and the DAI port of the CS485XX. The "Audio Out" block is used to configure the digital audio format for the DAC side of the CS42448, the DAO port of the CS485XX and enables or disables the S/PDIF TX output port of the CS485XX.





Figure 4-1. PCM Pass-through Example Application

#### 4.2.1 System Block

The CDB48500 board is populated with a CS48560. However it is possible to evaluate the CS48520 and the CS48540 on this board. When you drag the system block on to the work space, a popup menu is displayed as shown in Figure 4-2. This menu lets you choose the target chip that you need to evaluate. When you select the target chip, place the template of the target chip on the analog connectors. The template is a guide that shows which input/output channels are valid for the selected chip.



Figure 4-2. System Configuration



#### 4.2.2 Changing the Audio Input Source

The audio input to the DSP is selected through the "Audio In" block in DSP Composer. The Audio can be delivered to the DSP via the following:

- 1. S/PDIF
- 2. 8ch ADC
- 3. USB
- 4. 12-channel ADC (Currently not supported)

#### 4.2.2.1 Audio In via S/PDIF

To deliver data to the DSP via S/PDIF, drag the Audio In block to the work space and select "SPDIF" as the Input Source. Double click the Audio In block to see the signal flow. Right Click on SPDIF Rx. The device properties of the S/PDIF IN element lets you select if the SPDIF input is on SPDIF\_RXP (Optical In) or on SPDIF\_RXN (Coaxial). The Input FS depends on input stream and must not be changed. The Master/Slave property must always be set to Master to indicate that the S/PDIF transmitter masters MCLK, SCLK and LRCLK as described in Section 3.1.11.2, "Clock and Data Flow for S/PDIF Input" on page 3-7. The Audio In module with S/PDIF In as the input source is shown in Figure 4-3.



Figure 4-3. Audio In via S/PDIF In

#### 4.2.2.2 Audio In via 8-channel ADC

To deliver data to the DSP via 8ch ADC, drag the Audio In block to the work space and select "Analog (8 ch)" as the Input Source. Double click the Audio In block to see the signal flow. The device properties of the Analog (8 ch) element lets you select if the sampling frequency of the ADC on the CS42448 CODEC. The Master/Slave property must always be set to Master to indicate that the ADC will master SCLK and LRCLK as described in Section 3.1.11.1, "Clock and Data Flow for up to 8 Channel ADC inputs" on page 3-6. The Audio In module with Analog (8-channel) as the input source is shown in Figure 4-4.





Figure 4-4. Audio In via 8 Channel ADC

#### 4.2.2.3 Audio In via USB

This feature is currently not supported.

#### 4.2.2.4 DAI Input of CS485xx

Each of the Audio In Elements listed above are connected to a DAI element. This represent the DAI port of the DSP. As shown in Figure 4-5. This dialog allows the user to set the following parameters for the CS485xx:

- SCLK Polarity
- LRCLK Polarity
- Reference Clock Set to the frequency of the crystal driving the CS485XX(Y1). This is the reference clock is used to determine the clock dividers needed to derive Fs in ADC-only applications. If this number changes, then all dividers for LRCLK/SCLK will change by the same ratio (e.g., @24.576 MHz MCLK/512 = 1Fs = LRCLK, @12.288 MHz MCLK/256 = 1Fs = LRCLK.



Audio In

Audio

Figure 4-5. DAI Device Properties

#### 4.2.3 Changing Audio Output Configuration

The audio output section of the CDB48500 is configured through the "Audio Out" block in DSP Composer.

#### 4.2.3.1 DAO Output of CS485xx

The digital audio output (DAO) of the CS485XX is very flexible, making it compatible with a wide variety of audio devices. This port can configured using the dialog box shown in Figure 4-6. Right-click on the "Audio Out" block, then select *Device Properties*. Right-clicking the "DAO" block and selecting *Device Properties* produces the *DAO Properties* dialog.

Audio Out

Audio Out

Input

DAO Properties

LRCLK polarity Left low

SCLK polarity Rising edge valid

DAO1/DAO2 relationship Dependent

MCLK/SCLK ratios Automatic

OK Cancel

Figure 4-6. CDB48500 Digital Audio Output Properties

This dialog allows the user to set the following parameters for the CS485XX Audio Output:

- LRCLK polarity Select the phase of LRCLK when the left-sample will be shifted out.
- SCLK polarity Select which edge of SCLK for which the output data will be valid.
- DAO1/DAO2 relationship- Select independent or unified clock domains for the DAO1 and DAO2 audio output ports.
- MCLK/SCLK Ratios Select the ratio of LRCLK to MCLK, and LRCLK to SCLK.

#### 4.2.3.2 CS42448 DAC Properties

The analog output properties are selected through the CODEC DAC *Properties* dialog box in DSP Composer, as shown in Figure 4-7. Right-click on the "Audio Out" block, then select *Device Properties*. and select "Codec/DAC" to edit the device properties of the Codec/DAC. Right-clicking on the "DAC" block does not reveal the device properties of the Codec/DAC as the Codec/DAC device properties are previously set at the higher level, the Audio Out Block.



Audio Out

Audio Out

Input

DAO

Schematic

Audio Out Properties

It sclk/Irclk master device

Data format

Output Fs 1 Fs

Enable SPDIF output

OK

Cancel

Figure 4-7. Codec DAC Properties

This Audio Out dialog allows the user to set the following parameters for the CS42448 DACs:

- Audio Data Format -1<sup>2</sup>S or Left-Justified 24-bit
- Output Sampling Frequency Range Select the Fs range where 1FS = 32 kHz, 44.1 kHz, or 48 kHz, 2Fs = 64 kHz, 88.2 kHz, 96 kHz, etc.
- Select CODEC/DAC as SCLK and LRCLK Master device.
- S/PDIF Enable-Checking this box configures DAO3 for S/PDIF instead of I<sup>2</sup>S.

## 4.2.4 Changing Serial Control Protocol (I<sup>2</sup>C or SPI)

The CDB48500 is designed to communicate using either  $I^2C$  or SPI protocols. In order to change the communication mode in DSP Composer go to the menu bar and select *File*  $\Rightarrow$  *Properties*, which brings up the *Project Properties* dialog shown in Figure 4-8. The *Board Comm Mode* pull-down menu allows the user to select the serial protocol mode.

The "Advanced.." button of the Project Properties dialog is currently not active.

**Project Properties** PRAM size 4K Codebase Sample Rate (KHz) Control poll rate (x/sec) Board comm mode SPI Select Board COMM mode IZC Slave boot Coefficient Ramp Time Constant (s) 0.075 Clip Hold Time (s) Compile message level Use JP1 customer board control header JP1 customer board configuration batch file Advanced... ΟK Cancel

Figure 4-8. CDB48500 Comm Mode

### 4.2.5 Headphone Output

The CDB48500 is designed with one Stereo Headphone output. The content of the Headphone output is controlled by the Remap tab in the System Block module. The left right headphone channels match the settlings for DAO-DATA1Left and Right controls on the Remap tab as shown in Figure 4-9.



Figure 4-9. Remap Tab



#### 4.2.6 S/PDIF Transmitter

The CDB48500 is designed with one S/PDIF Transmitter output. The content of the S/PDIF Transmitter output is controlled by the Remap tab in the SPP and APP module. The 6/SPDIF L is used to select the channel that will be output on the left channel and 7/SPDIF R is used to select the channel that will be output on the right channel. The Remap tab is shown in Figure 4-9.





# Appendix A Schematics

#### A.1 Introduction

Updates to the schematics for the CDB48500 Development Board can be can be obtained from your local Cirrus Logic representative as part of a design package including the associated BOM, and layout artwork. The schematics are provided in Adobe's portable document format (PDF) and PADS<sup>™</sup> format.

#### A.1.1 Schematic Pages

The schematics included in this document are the original Revision A schematics of the CDB48500 and reflect the board as it was manufactured. Newer schematics may be available which incorporate feature additions or corrections, and may not reflect Rev. A hardware.

#### A.1.1.1 Detailed Schematic Descriptions

#### A.1.1.1.1 CS48500 System Block Diagram (See Figure A-1)

The CS48560 system block diagram shows the various system components

#### A.1.1.1.2 DSP Input Data Multiplexing (See Figure A-2)

CS48560 System Block diagram shows the data clock muxing schema. Also notice that the multiplexer shown as ADC\_SPDIF\HDMI\_SEL\ (J11), is inside the FPGA the USB Master Card.

#### A.1.1.1.3 Coyote DSP Core (See Figure A-3)

The Coyote DSP core is driven by an external crystal circuit. This fixed 24.576 MHz clock is buffered and driven out the XTAL\_OUT pin of the CS485XX chip and can be used as the audio MCLK for analog sampling in the CS42448 CODEC.

The DSP has a dedicated reset line (DSP\_RESET) that must be driven by the host to initialize the CS485XX's communication mode and initiate the first boot sequence. This signal is independent of any other reset on the board and can be used to sequence device power up.

The host communication protocol of the DSP is determined by the state of the HS[4:0] pins at the rising edge of reset. When DSP\_RESET is low, the FPGA driver HS[4:0] pin to the communication mode set in Project properties dialog. The lines are till reset goes High.

The serial host control port (SCP1\_CLK, SCP1\_MOSI, SCP1\_MISO/SDA, SCP1\_CS, SCP1\_IRQ, SCP1\_BSY) is used by the host controller to boot and control the DSP. Note that the pull-up resistors on the SCP1\_IRQ and SCP1\_BSY pins are required for both SPI and I<sup>2</sup>C control, since these are open-drain pins. The pull-ups on the SCP1\_CLK and SCP1\_SDA pins are required only for I<sup>2</sup>C operation.

The DSP has a debug port (DBDA, DBCK) that allows a developer to debug the DSP during normal operation. This is a slave port that can be connected to an I<sup>2</sup>C master, or it can be simply terminated with pull-up resistors.

The audio input pins of the CS485XX are driven by a multiplexer (U1, U2, U9, U18) that chooses between I<sup>2</sup>S audio from an off-board source (CDB USB MASTER CARD audio), on-board S/PDIF RX (CS8416),



and audio CODEC (CS42448); as well as changing clock modes. This multiplexer defaults to choose the on-board audio sources. The CDB USB MASTER CARD audio delivery interface is currently under development.

The input and output audio clocking domains are separated. This allows the DSP to accept audio in one Fs and produce output samples at a different sample rate such as 2Fs or 4Fs. The CS485XX is slave only on the input clock domain (MUXED\_SCLK, MUXED\_LRCLK). On the audio outputs, the CS485XX is slave-only for the MUXED\_MCLK master audio clock, and master-only for DSP\_SCLK and DSP\_LRCLK which are used to shift data out of the CS485XX.

The CDB USB MASTER USB board acts as the host controller in the CDB48500 platform, and is connected to the CDB48500 via J11 on page 11 of the schematics. The CDB USB MASTER drives several DSP interfaces including the serial host control port (SCP1), the debug port, and DSP\_RESET.

The optical jack for S/PDIF output is listed on this page too. The S/PDIF output line also goes to the serial data input of U5. Therefore when the S/PDIF port is enabled, noise will be heard on AOUT\_4A and AOUT\_4B.

#### A.1.1.1.4 Serial Flash Memory (See Figure A-4)

The CDB48500 was designed with an Atmel 4 Mbit and SST 4 Mbit serial flash on-board. However only the SST Flash is connected to the DSP. To connect the Atmel part remove R101 and add a 0 Ohm resistor to R110. In addition to serial flash a 512 Kb Serial I<sup>2</sup>C is also provided. Information on programming these devices and booting from them can be found in the AN298MPMF.

#### A.1.1.1.5 S/PDIF Receiver (See Figure A-5)

The CS8416 is a S/PDIF receiver capable of supporting sample rates up to 192 kHz.

The serial host control port (SCL/CCLK, SDA/CDOUT, AD1/CDIN, AD0/CS) shares clock and data lines with the CS485XX and CS42448. The CS8416\_CS line is unique to this chip and driven only when in SPI mode. The pull-ups required for the SCL and SDA pins are shared with the other devices on the CDB48500 board.

The BRD RST signal is a shared reset signal.

The reference clock for the CS8416 is the XTAL\_OUT (buffered 24.576 MHz crystal) output from the CS485XX.

The CS8416\_MCLK signal is the master audio clock for on-board audio sources. This clock can be either an MCLK recovered from a S/PDIF stream or the XTAL\_OUT reference, depending on the setting of the CS8416's internal multiplexer.

The CS8416 is master only for the CS8416\_MCLK signal, which is one possible source for the MUXED MCLK master audio clock.

The CS8416 slaves to the CS8416\_SCLK and CS8416\_LRCLK signals which are used to shift I<sup>2</sup>S data out of the CS8416 and shift I<sup>2</sup>S data into the CS485XX.

The CS8416 has 2 different S/PDIF inputs available to it. One is optical on one is coaxial. Refer to Section 4.2.2.1, "Audio In via S/PDIF" on page 4-3 to determine how to configure the board for optical or coaxial input.

A general-purpose output of the CS8416 is used to generate an independent reset signal for the CS42448 audio CODEC. Providing a separate reset line for each audio device allows the system to sequence the order in which audio devices come out of reset.



The CDB USB MASTER drives the serial host control port and CS8416 RESET signals on this page.

The RCA jack for coaxial S/PDIF input and optical jack for optical S/PDIF input is listed on this page too.

### A.1.1.1.6 Codec #1(CS42448) (See Figure A-6)

The CS42448 is a multi-channel ADC/DAC that is capable of simultaneously supporting up to 6 channels of analog input and 8 channels analog output. This is one of the two CODEC.

The serial host control port (SCL/CCLK, SDA/CDOUT, AD1/CDIN, AD0/CS) shares clock and data lines with the CS485XX and CS8416. Both CODECS share the CS42448\_CS line to this chip and driven only when in SPI mode. The pull-ups required for the SCL and SDA pins are shared with the other devices on the CDB48500 board.

The CS42448\_RST signal is a dedicated reset signal driven by a general-purpose output of the CS8416.

The CS42448 is a slave to the MUXED\_MCLK signal, which is the master audio clock for the entire CDB48500 system.

The CS42448 masters the CS8416\_SCLK and CS8416\_LRCLK signals which are used to shift I<sup>2</sup>S data out of the CS42448 and shift I<sup>2</sup>S data into the CS485XX when ADC is used as the data input for the DSP.

The CS42448 slaves to the DSP\_SCLK and DSP\_LRCLK signals which are used to shift I<sup>2</sup>S data out of the CS485XX and shift I<sup>2</sup>S data into the CS42448.

The analog inputs and outputs of the CS42448 are being used in single-ended mode. This is evident when looking at the input and output filter circuitry on page 6 of the schematics.

AIN5 of the CS42448 has an internal analog multiplexer that can be used to select between single-ended inputs on the AIN5+ and AIN5- pins. This feature is used to share AIN5 between the microphone input and RCA jack J5.

The transistor connected to MUTEC (Q1) provides the current drive necessary to drive all of the mute transistors (see page 9 of schematic) into saturation.

The CDB USB MASTER drives the serial host control port signals on this page.

### A.1.1.1.7 Codec #2 (CS42448) (See Figure A-7)

The CS42448 is a multi-channel ADC/DAC that is capable of simultaneously supporting up to 6 channels of analog input and 8 channels analog output. This is one of the two CODEC.

The serial host control port (SCL/CCLK, SDA/CDOUT, AD1/CDIN, AD0/CS) shares clock and data lines with the CS485XX and CS8416. Both CODECS share the CS42448\_CS line to this chip and driven only when in SPI mode. The pull-ups required for the SCL and SDA pins are shared with the other devices on the CDB48500 board.

The CS42448\_RST signal is a dedicated reset signal driven by a general-purpose output of the CS8416.

The CS42448 is a slave to the MUXED\_MCLK signal, which is the master audio clock for the entire CDB48500 system.

The CS42448 masters the CS8416\_SCLK and CS8416\_LRCLK signals which are used to shift I<sup>2</sup>S data out of the CS42448 and shift I<sup>2</sup>S data into the CS485XX when ADC is used as the data input for the DSP.

The CS42448 slaves to the DSP\_SCLK and DSP\_LRCLK signals which are used to shift I<sup>2</sup>S data out of the CS485XX and shift I<sup>2</sup>S data into the CS42448.



The analog inputs and outputs of the CS42448 are being used in single-ended mode. This is evident when looking at the input and output filter circuitry on page 6 of the schematics.

The transistor connected to MUTEC (Q11) provides the current drive necessary to drive all of the mute transistors (see page 9 of schematic) into saturation.

Each output of the CS42448 has an output filter that consists of an AC-coupling cap  $(3.3 \, \mu F)$ , a pull-down resistor to prevent the output from floating when not connected to a load, a series resistor  $(470 \, \Omega)$  to provide a voltage drop when the muting transistor is enabled, and a mute transistor that will pull the output low when the mute control signal is enabled. The series resistor is small enough that it does not affect the signal in normal operation, assuming a load of at least 10 k $\Omega$  is connected to the analog output of the board. The 12 RCA jacks for analog outputs are also shown on this page.

### A.1.1.1.8 Codec 1 and Codec 2 Input Filters (See Figure A-8)

Each input of the CS42448 has its own input filter that consists of a voltage divider, an AC-coupling capacitor (10  $\mu$ F), and a anti-aliasing capacitor (2700 pF). The voltage divider is provided to make the CDB48500 capable of accepting analog signals of up to 2 VRMs. The CS42448 analog inputs register full-scale for an input amplitude of 1 VRMs. The 12 RCA jacks for analog inputs are also shown on this page.

### A.1.1.1.9 Output Filters & Headphone Output (See Figure A-9)

A headphone Amp is provided on the AOUT7 and AOUT8 of the second CODEC. The output of the headphone amp is connected to an 1/8" headphone output. The headphone maps to DAO2\_D1 on the DSP. Refer to section Section 4.2.5, "Headphone Output" on page 4-8 for more details on the headphone output.

#### A.1.1.1.10 Mic and Pre-Amp (See Figure A-10)

The CDB48500 has a 1/8" microphone input jack to allow direct connection to an encapsulated condenser microphone (ECM). Because the output of the ECM is so small, a pre-amplifier is needed to boost the signal to a line-level voltage.

These specifications for the amplifier are noted on the schematic page. These parameters should be considered when choosing the microphone to be connected to the CDB48500. Too large of a signal on the CS42448 analog input will result in distortion of the sampled signal.

It is important to note that although the amplifier circuit shown is non-inverting (the input to U12-B is the same polarity as the output from U12-C), the output of an ECM is inherently inverted since it acts as an open-collector device. Therefore the microphone signal driven to the CS42448 should be considered an inverted signal for processing purposes.

#### A.1.1.1.11 Control Connector and Power (See Figure A-11)

There is one control connector on the board, J11. This 50-pin connector provides pins for the following functions:

- Serial control interface for configuring the DSP, codecs, and S/PDIF RX
- Reset lines for the DSP and other board devices
- Pins to provide power to the CDB USB MASTER USB control board
- An interface for delivering audio data to and from the USB board (feature not yet available)

The DC input connector (J25) for the CDB48500 can accept 9 to 12 VDC, and the power supply should be capable of supplying at least 1 amp of current.

The 3 voltage regulators on the CDB48500 generate the 1.8V, 3.3V, and 5V necessary for powering all of the ICs on the board. Note that the 5 V and 3.3 V regulators run directly off the DC input supply connected



to the CDB48500, while the 1.8 V regulator is dependent upon 3.3 V system power (not necessarily the 3.3 V regulator).

The 3 power jumpers (J17, J18, J19) are used to choose between the on-board regulators, and an external source for 5 V, 3.3 V, and 1.8 V. This is a feature intended only for special applications, so these jumpers should be left in the 'REG' position for normal operation.

The DC input power jumper (J3) is used to bring the main 9 to 12VDC supply voltage from the control connector (J11) rather than the standard DC input connector (J25). This jumper is not populated on the board, and is intended only for special applications. J3 should not be used in normal operation.



Figure A-1. CS48500 System Block Diagram







Figure A-3. DSP Schematic



Figure A-4. Serial Flash Memory Schematic



Figure A-5. SPDIF Receiver Schematic



Figure A-6. Codec #1(CS42448) Schematic



Figure A-7. Codec #2 (CS42448) Schematic





Figure A-8. Codec 1 and Codec 2 Input Filters Schematic



Figure A-9. Output Filters & Headphone Output Schematic





Figure A-10. Mic Preamp Schematic



Figure A-11. Control Connector and Power Schematic



# **Appendix B**

# **Troubleshooting Guide**

### **B.1 Intoduction**

This chapter describes many common problems users may have with the CDB48500-USB, possible causes, and their solutions.

### **B.1.1 Solutions to Possible Problems**

#### B.1.1.1 Power LEDs are Not illuminated

- DC power supply is not connected to CDB48500 make sure the DC wall supply is connected to the DC power input jack (J25), and the supply is plugged into a wall outlet.
- Power selection headers (J17, J18, J19) are set incorrectly if you are using the DC wall supply provided with the CDB48500-USB, all jumpers should be in the 'REG' position.

If you are using an external power supply for any of the system voltages (5V, 3.3V, 1.8V) make sure that the jumper for that voltage has been removed and power is applied to the center pin of the appropriate header.

### B.1.1.2 CDB48500 is Not Recognized by the PC

- DC power supply is not connected to CDB48500 the CDB48500 is not a USB-powered device.
   Make sure the DC wall supply is connected to the DC power input jack (J25), and the supply is plugged into a wall outlet
- CDB48500 USB Drivers not installed before connecting to PC Pull the DC power plug on the CDB48500,. Open the device manager on the PC and search for the "Opal Kelly" device under "USB Devices". If there is a question mark next to the device, right click on it and open "Properties." Press the "Update Driver" button and let Windows automatically find the driver. Wait 3 seconds, and plug DC power supply back in.

### B.1.1.3 Unable to Run a Stereo PCM Application

If after unsuccessfully following the instructions in Section 2.1.4, "Running a Stereo PCM Application on CDB48500-USB" on page 2-6, check to see if the following condition exists:

• S/PDIF Source is not connected to SPDIF\_RXP - Connect the audio source to SPDIF\_RXP, or change the S/PDIF input to the appropriate connector according to the instructions in Section 4.2.2, "Changing the Audio Input Source" on page 4-3.

# **Revision History**

| Revision | Date               | Changes         |
|----------|--------------------|-----------------|
| DB1      | September 11, 2006 | Initial release |



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Cirrus Logic: CDB48500-USB