



SLUS623A - SEPTEMBER 2004 - REVISED AUGUST 2006

# PRIMARY-SIDE PUSH-PULL OSCILLATOR WITH DEAD-TIME CONTROL

#### **FEATURES**

- Push-Pull Oscillator With Programmable Deadtime
- High-Current Totem-Pole Dual Output Stage Drives Push-Pull Configuration with 1-A Sink and 0.5-A Source Capability
- Can be Used in Push-Pull, Half-Bridge, or Full-Bridge Topologies
- Oscillator Synchronization Output
- Low Start-Up Current of 130 μA and 1.4-mA
   Typical Run Current
- Over-Current Shutdown
- Digitally Controlled Over-Current/Retry Feature
- Undervoltage Lockout With Hysteresis

#### **APPLICATIONS**

- High Efficiency Cascaded Converters
- Inverters
- Electronic Ballasts
- Uninterruptable Power Supplies (UPS)
- AC or DC Links

#### DESCRIPTION

The UCC28089 is a versatile BiCMOS controller for dc-to-dc or off-line fixed-frequency switching power supplies. The UCC28089 has dual alternating output stages in dual-alternating push-pull configuration. Both outputs switch at half the oscillator frequency using a toggle flip-flop and duty cycle is limited to less than 50%.

#### TYPICAL APPLICATION



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **DESCRIPTION (CONTINUED)**

The UCC28089 is optimized for use as the primary-side companion controller for a cascaded converter that has secondary-side control. The device incorporates dead-time programming. The synchronization output also provides dead-time information. The retry and soft-start duration scales with the oscillator clock frequency for high performance fault recovery.

The UCC28089 also provides primary side under-voltage protection (UVLO), and over-current protection. Both the soft start and retry after fault durations scale with oscillator frequency for high performance. The turn-on/off UVLO thresholds are 10.5 V/8.0 V.

#### ORDERING INFORMATION

| TEMPERATURE RANGE | PACKAGED DEVICES† |
|-------------------|-------------------|
| $T_A = T_J$       | SOIC-8 (D)        |
| -40°C to 105°C    | UCC28089D         |

<sup>†</sup> D (SOIC-8) package is available taped and reeled. Add R suffix to device type (e.g. UCC28089DR) to order quantities of 2,500 devices per reel (for D).

#### CONNECTION DIAGRAM





# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature (unless otherwise noted)<sup>†‡</sup>

| PARAMETER                                                | SYMBOL                   | RATING                                         | UNITS |
|----------------------------------------------------------|--------------------------|------------------------------------------------|-------|
| Supply voltage (I <sub>DD</sub> < 10 mA)                 | $V_{DD}$                 | 15                                             | V     |
| Supply current                                           | I <sub>DD</sub>          | 20                                             | mA    |
| OUTA/OUTB sink current (peak)                            | I <sub>OUT(sink)</sub>   | 1.0                                            |       |
| OUTA/OUTB source current (peak)                          | I <sub>OUT(source)</sub> | -0.5                                           | Α     |
| SYNC sink current (peak)                                 |                          | 50                                             | 4     |
| SYNC source current (peak)                               |                          | -50                                            | mA    |
| Analog inputs (DIS, CT, CS)                              |                          | -0.3 to V <sub>DD</sub> + 0.3, not to exceed 5 | V     |
| Power dissipation at T <sub>A</sub> = 25°C (D package)   |                          | 650                                            |       |
| Power dissipation at T <sub>A</sub> = 25°C (DRB package) |                          | TBD                                            | mW    |
| Junction operating temperature                           | T <sub>J</sub>           | -55 to 150                                     |       |
| Storage temperature                                      | T <sub>stg</sub>         | -65 to 150                                     | °C    |
| Lead temperature (soldering, 10 sec.)                    | T <sub>sol</sub>         | +300                                           |       |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **RECOMMENDED OPERATION CONDITIONS**

| Parameter                                | Symbol                  | MIN | TYP | MAX     | UNITS |
|------------------------------------------|-------------------------|-----|-----|---------|-------|
| Supply voltage (I <sub>DD</sub> < 10 mA) | $V_{DD}$                | 8.5 |     | 14      | V     |
| SYNC sink current (peak)                 |                         | 0   | 10  | 25      |       |
| SYNC source current (peak)               |                         | -25 | -10 | 0       | mA    |
| Analog inputs (DIS, CT, CS)              |                         | 0   |     | 4       | V     |
| Timing capacitor range                   | СТ                      | 100 |     | 100,000 | pF    |
| Timing charge resistor range             | RA                      | 32  |     | 750     | 10    |
| Discharge resistor range                 | RB                      | 0   |     | 250     | kΩ    |
| Timing charge current                    | I <sub>CHG(RA+RB)</sub> | 10  |     | 300     | μΑ    |
| Switching Frequency                      | f <sub>SW</sub>         |     |     | 1000    | kHz   |
| Junction temperature                     | TJ                      | -40 |     | 105     | °C    |

<sup>&</sup>lt;sup>‡</sup> All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the Databook for thermal limitations and considerations of packages.

# **ELECTRICAL CHARACTERISTICS:**

 $T_A = -40^{\circ}C$  to 105°C for UCC28089,  $V_{DD} = 9$  V (see Note 1), 1  $\mu$ F capacitor from VDD to GND, RA = 110  $k\Omega$ , RB = 182  $\Omega$ , CT = 220 pF,  $T_A = T_J$ , (unless otherwise noted).

| PARAMETER                             | TEST CONDITION                                                        | MIN   | TYP   | MAX   | UNITS  |
|---------------------------------------|-----------------------------------------------------------------------|-------|-------|-------|--------|
| Overall Section                       |                                                                       |       | 1     | •     | •      |
| Startup current                       | VDD < UVLO start threshold (see Note 2)                               |       | 130   | 260   | μΑ     |
| Operating supply current              | CS = 0 V, (see Note 1, Note 2)                                        |       | 1.4   | 2.0   | mA     |
| Undervoltage Lockout                  |                                                                       | . N   | 1     |       | 1      |
| Start threshold                       | See Note 1                                                            | 9.5   | 10.5  | 11.5  |        |
| Minimum operating voltage after start |                                                                       | 7.4   | 8.0   | 8.4   | V      |
| Hysteresis                            |                                                                       | 2.1   | 2.5   | 2.9   |        |
| Oscillator                            |                                                                       | •     |       |       |        |
| Oscillator frequency                  | 2 x OUTx frequency, Measured at output(s)                             | 180   | 200   | 220   | kHz    |
| Current Sense                         |                                                                       | •     |       | •     | •      |
| Current Shutdown threshold            | Resetting current limit                                               | 0.650 | 0.725 | 0.800 | V      |
| CS to output delay                    | CS from 0 mV to 900 mV                                                |       | 45    | 100   | ns     |
| Output                                |                                                                       | •     |       | •     | •      |
|                                       | Measured at OUTA or OUTB                                              | 90    | 100   | 110   |        |
| Dead Time                             | Over temperature                                                      | 80    |       | 125   | ns     |
| Minimum duty cycle                    | CS = 0.9 V                                                            |       |       | 0     | %      |
| VOL (OUTA or OUTB)                    | I <sub>OUT</sub> = 75 mA                                              |       | 0.5   | 1     |        |
| VOH (OUTA or OUTB)                    | I <sub>OUT</sub> = -35 mA, (VDD – VOUT)                               |       | 1.0   | 1.3   | V      |
| Output resistance high                | T <sub>A</sub> = 25°C I <sub>OUT</sub> = -1 mA (see Note 4)           | 70    | 80    | 90    |        |
|                                       | T <sub>A</sub> = full range I <sub>OUT</sub> = -1 mA (see Note 4)     | 40    | 80    | 135   |        |
| Output resistance low                 | T <sub>A</sub> = 25°C I <sub>OUT</sub> = 1 mA (see Note 4)            | 6.5   | 7.5   | 8.5   | Ω      |
|                                       | T <sub>A</sub> = full range I <sub>OUT</sub> = 1 mA (see Note 4)      | 4     | 7.5   | 14    |        |
| tr, Rise Time                         | C <sub>LOAD</sub> = 1 nF                                              |       | 28    | 50    |        |
| tf, Fall Time                         | C <sub>LOAD</sub> = 1 nF                                              |       | 13    | 30    | ns     |
| SYNC                                  |                                                                       |       |       |       | -      |
| SYNC duration                         | Measured at SYNC pin                                                  | 75    | 95    | 115   |        |
| tr, delay                             | Rising SYNC until falling OUTA or OUTB                                | 0     | 8.5   | 30    | ns     |
| tf, delay                             | Falling SYNC until rising OUTA or OUTB                                | 0     | 14    | 50    |        |
| SYNC V <sub>OH</sub>                  | I <sub>SYNC</sub> = -5 mA (VDD - VSYNC)                               |       | 0.3   | 1     | .,     |
| SYNC V <sub>OL</sub>                  | I <sub>SYNC</sub> = 5 mA                                              |       | 0.3   | 1     |        |
| tr, Rise Time                         | C <sub>LOAD</sub> = 100 pF                                            |       | 15    | 30    |        |
| tf, Fall Time                         | C <sub>LOAD</sub> = 100 pF                                            |       | 15    | 30    | ns     |
| Soft Start & Fault                    |                                                                       |       |       |       |        |
| OUTA/OUTB start delay time            | Cycles as measured at CT pin                                          | 57    | 59    | 62    |        |
| OUTA/OUTB soft start duration         | First output stage cycle to first full output stage cycle, CS ≤ 0.6 V | 4     | 5     | 7     | cycles |

- NOTES: 1. Set VDD above the start threshold before setting at 9V.
  - 2. Does not include current of the external oscillator network.
  - 3. Ensured by design. Not 100% tested in production.
  - 4. The pullup / pulldown circuits of the driver are bipolar and MOSFET transistors in parallel. The output resisstance is the RDS(ON) of the MOSFET transistor when the voltage of the driver output is less than the saturation voltage of the bipolar transistor.



# **FUNCTIONAL BLOCK DIAGRAM**



| PIN# | NAME | I/O | FUNCTION                                                                                                                                                                                                                                                                                        |
|------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | SYNC | 0   | Active when OUTA and OUTB are active, logic LO at all other times such as during under-voltage lock-out and over-current shutdown. When active, SYNC is logic HI (VDD) during the discharge time of the oscillator and logic LO (GND) at all other times. The pulse occur during the dead time. |
| 2    | DIS  | ı   | Separate oscillator timing capacitor discharge pin that allows the dead time to be externally programmed.                                                                                                                                                                                       |
| 3    | CT   | I   | Oscillator timing capacitor connection.                                                                                                                                                                                                                                                         |
| 4    | cs   | ı   | Current sense pin. An over current shutdown event is triggered when the voltage of this pin rises above 0.75 V.                                                                                                                                                                                 |
| 5    | GND  | -   | Ground pin. Analog and digital signals reference this pin and output drivers return current through this pin                                                                                                                                                                                    |
| 6    | OUTB | 0   | Driver output, capable of sinking 1 A and sourcing 0.5 A. OUTB signal alternates with OUTA.                                                                                                                                                                                                     |
| 7    | OUTA | 0   | Driver output, capable of sinking 1 A and sourcing 0.5 A. OUTA signal alternates with OUTB.                                                                                                                                                                                                     |
| 8    | VDD  | I   | Power input connection for this device.                                                                                                                                                                                                                                                         |

UCC28089 is an alternating dual-driver output oscillator with over-current and under-voltage fault protection. This feature set is ideal as a start-up controller for isolated power systems where the majority of control functions are performed on the secondary side. This device is especially useful for dc link for topologies such as the cascaded buck converter [1], ac link inverter topologies [2], and inexpensive modified square wave inverters. The UCC28089 has a brief 5 to 7 cycle leading-edge modulated soft-start cycle so that it will not interfere with secondary-side controlled soft start. Both systems with off-line self bias and auxiliary bias supplies are more fault tolerant with the UCC28089 because it consistently responds to a fault with a delay of at least 56 oscillator cycles before retry.

# **Detailed Functional Description**

**VDD:** Power input connection for this device. Although quiescent VDD current is very low, total supply current is higher, depending on OUTA and OUTB current and the programmed oscillator frequency. During fault response, the current drops to a lower level because the oscillator is disabled.

In order to avoid noise problems, position a  $1-\mu F$  ceramic bypass capacitor, connected from VDD to GND, as close to the chip as possible. The ceramic bypass capacitor is in addition to any energy storage capacitance that would be used to hold up the VDD voltage during start-up transients.

**GND:** Ground pin. Analog signals reference this pin and output drivers return current through this pin. For best results, use this pin as a local ground point in a star ground configuration.

**OUTA and OUTB:** Output drivers capable of sinking 1 A and sourcing 0.5 A. The output pulse alternates between OUTA and OUTB. In addition, a T latch forces the output pulses to alternate in order to reduce flux build up in a transformer during low duty ratio operation. Each output is capable of driving the gate of a power MOSFET.

**CT and DIS:** Oscillator timing capacitor pin and timing capacitor discharge pin. The UCC28089 oscillator tracks VDD and GND internally in order to minimize oscillator frequency changes due to variations in the voltage of VDD. Figure 1 shows the oscillator block diagram.



Figure 1. Block Diagram for Oscillator



The recommended oscillator frequency range is up to 1 MHz. In order to avoid noise issues,  $R_A$  and  $R_B$  should be small enough for the oscillator to have at least 10  $\mu$ A of current. There are two sets of oscillator programming equations that model the oscillator over its wide programming range. Measure the charge and the discharge times at the SYNC pin in order to avoid affecting the oscillator with probe impedances or output driver delays.

The approximate first order equations in the table are adequate for switching frequencies below 50 kHz and/or discharge times that are greater than 1  $\mu$ s. The specific requirements for using the first order equations versus the second order equations are related to the timing capacitor size and the discharge resistor. Keep in mind that the 1st order equations and 2nd order equations are merely approximations that are typically within +/-20% of the actual operating point. The frequency, charge and discharge times are relatively insensitive to temperature but larger values of  $C_T$  and  $R_B$  exhibit the least sensitivity to temperature. Incidentally, the second order equations apply for the operating conditions that are in the Electrical Characteristics table. The oscillator frequency is set according to the following equations:

|                        | 1 <sup>ST</sup> ORDER EQUATIONS                        | 2 <sup>ND</sup> ORDER EQUATIONS                                                                                                |
|------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Condition              | $R_A > 300 \text{ k}\Omega$ AND $C_T > 300 \text{ pF}$ | $32 \text{ k}\Omega < \text{R}_\text{A} < 300 \text{ k}\Omega \text{ OR } 100 \text{ pF} < \text{C}_\text{T} < 300 \text{ pF}$ |
| T <sub>CHARGE</sub>    | $0.169(R_A + R_B)C_T$                                  | $0.175(R_A + R_B)(C_T + 40 pF) + 20 ns$                                                                                        |
| T <sub>DISCHARGE</sub> | 1.36 R <sub>B</sub> C <sub>T</sub>                     | $(1.37)(R_B + 44)(C_T + 14 pF) + 20 ns$                                                                                        |
| f <sub>OSC</sub>       | $\frac{5.9}{\left(R_A + 8.0 R_B\right)C_T}$            | 1<br><sup>T</sup> CHARGE <sup>+ T</sup> DISCHARGE                                                                              |

Where  $R_A$  and  $R_B$  are in Ohms;  $C_T$  is in Farads;  $f_{OSC}$  is in Hz;  $t_{CHARGE}$  and  $t_{DISCHARGE}$  are in seconds.

The oscillator is optimized for a  $C_T$  timing capacitor range from 100 pF to 1000 nF and  $R_B$  more than 100  $\Omega$ . If the shortest discharge time possible is desired, it is permissible to short DIS to  $C_T$  for all recommended  $C_T$  values (100 pF to 0.100  $\mu$ F).

**SYNC:** This SYNC pin produces an output pulse from 0 to VDD that can be used to synchronize a secondary side-buck controller to the free running isolating power stage. The proper timing of this signal enables zero voltage switching on the primary side MOSFETs. The clean signal also solves a problem of getting a synchronization signal from the secondary side of the transformer, which can have leakage inductance voltage spikes that may cause false triggering. The SYNC pulse width is the oscillator discharge time, which is approximately equal to the dead time. Pulse frequency is the oscillator frequency. During fault conditions, the SYNC pulses are terminated and the SYNC output is held low for at least 56 oscillator cycles. During soft start, SYNC precedes the first output pulse by at least one oscillator cycle.

CS: Connect the current sense device to this pin. A voltage threshold of 0.725 V triggers a shutdown sequence.

An over-current fault triggers an immediate shutdown. After the fault clears, a total of 64 oscillator cycles are required for an entire soft start sequence to occur. First, the outputs and SYNC are kept OFF for at least 56 oscillator cycles. Next, after one or two SYNC pulses, the soft start progressively increases the output duty ratio over the next five to seven oscillator cycles.



# Using the UCC28089 as the Primary-Side start-up Controller in a Cascaded Push-Pull Buck Two-Stage Converter

The cascaded push-pull topology is ideal for converting from moderate bus voltages, such as 48-V telecom buses, to sub 2-V output voltages. The general topology is shown in Figure 2 using the UCC28089 as the primary-side start-up controller and the UCC2540 as the secondary-side regulator [3].



Figure 2. Cascaded Push-Pull Buck Two-Stage Converter



Program the oscillator frequency of the UCC28089 to equal the desired switching frequency of the output post regulator. The secondary-side controller may also need corresponding switching frequency programming, such as RAMP and G2C capacitor values for the UCC2540. Program the dead time to be approximately 1/4 of the resonant period of the equivalent parasitic L–C circuit that is established by the primary leakage inductance of the transformer and the total drain-source capacitance of the primary-side power MOSFET transistors ( $C_{OSS}$  + stray capacitances). Remember that  $C_{OSS}$  predictably varies over input line voltage. If the variation is too great and/or 1/4 the resonant period is less than 100 ns, connect additional capacitance ( $C_{R1}$  and  $C_{R2}$  in Figure 2) between the drain and source of the primary transistors, which stabilizes the capacitance and raise the total capacitance value.

If the secondary-side controller is compatible with pulse edges, the pulse edge transformer circuit in Figure 3 can provide an isolated pulse edge signal on the secondary side using a transformer core that is 6-mm diameter or less. The recommended transformer (COEV #MGBBT-0001101) is compatible with all switching frequencies and it is smaller than many opto-isolators.



Figure 3. Isolation and clamping the SYNC signal for Cascaded Buck Converters

Notice that the peak-pulse voltage is proportional to the UCC28089 bias voltage. The circuit in Figure 3 is well suited to the full VDD bias voltage range of the UCC28089 bias voltage because it has a clamp circuit. The clamp circuit in Figure 3 ( $R_{CB}$ ,  $R_{BE}$  and  $Q_{CL}$ ) is a  $V_{BE}$  clamp rather than a Zener diode. A  $V_{BE}$  clamp is used here because it has much lower capacitance than typical Zener diodes so that the clamp does not affect the narrow 50-ns pulse width. The clamp may be replaced by a single resistor in applications, as in Figure 2, where the VDD bias voltage of the UCC28089 is regulated within a +/-5% window.

# Synchronization of Multiple UCC28089 Controllers to an External Signal

In systems where multiple UCC28089 parts need to be synchronized to a common clock, a 3.3-V logic-level signal can be directly applied to the CT pin (the SYNC pin on UCC28089 only provides output sync signals). As shown in Figure 4, the externally supplied sync pulse width determines the frequency and the dead time between OUT A and OUT B. In this configuration, the discharge pin DIS should be grounded since it is not used. The external sync signal should exceed the oscillator trip level of  $V_{DD}/5$  when high, and pull CT below  $V_{DD}/20$  when low.



Figure 4. Synchronizing the UCC28089 to an External Signal



# Using the UCC28089 as a Modified Square Wave Inverter

Remote or dc-only power systems often require a limited amount of 60-Hz ac line power to supply small appliances. Compatible loads include universal motors, incandescent lamps, and other electronic devices with switched mode power supplies to convert the  $110\text{-V}_{AC}$  to lower dc voltages. Many of these devices do not require a perfect sinusoidal line voltage, and acceptable performance can be obtained with a modified square wave voltage. Using the circuit in Figure 5, the UCC28089 can provide the appropriate waveform along with primary side over-current protection. Components RA, RB, and CT are selected to program the desired modified square waveform with the appropriate dead time.



Figure 5. Modified Square Wave Inverter

The high-side gate drives of the inverter in Figure 5 are suitable for low frequency applications with relatively constant duty ratio. The NPN transistors and the charge pump diodes on the high-side gate drives must be rated for high voltage (at least 145 V + VDD). The gates are protected from excessive negative voltage by the diodes shown from gate to source.

If desired, the 60-Hz modified square wave inverter frequency could be programmed using an external sync signal that might originate from a separate oscillator or digital controller. The following diagram in Figure 6 shows a 50% duty cycle square wave fed into the CT pin, with a frequency of 120 Hz, and the resulting OUTA/OUTB wave shapes.



Figure 6. External Synchronization Example with 50% Duty Cycle Square Wave

# **RELATED PRODUCTS**

| DEVICE  | DESCRIPTION                                                    |
|---------|----------------------------------------------------------------|
| UCC2540 | High-Efficiency Secondary-Side Synchronous-Buck PWM Controller |



#### **TYPICAL CHARACTERISTICS**









# TYPICAL CHARACTERISTICS





# PROPAGATION DELAY (SYNC RISE TO OUTPUT FALL)



# PROPAGATION DELAY (SYNC FALL TO OUTPUT RISE)



# OSCILLATOR DISCHARGE ON-RESISTANCE



#### **CURRENT SENSE THRESHOLD**





#### **TYPICAL CHARACTERISTICS**



TYPICAL SOFT START WAVEFORMS



Figure 21



**TYPICAL OVERALL START-UP WAVEFORMS** 



Figure 22



# **REFERENCES**

- Power Supply Seminar SEM-1300 Topic 1: Unique Cascaded Power Converter Topology for High Current Low Output Voltage Applications, by L. Balogh, C. Bridge and B. Andreycak, Texas Instruments Literature No. SLUP133
- 2. Low Cost Inverter Suitable for Medium-Power Fuel Cell Sources, by P.T. Krein and R Balog, IEEE Power Electronics Specialists Conference Proceedings, 2002, vol. 1, pp. 321–326.
- 3. Datasheet, UCC2540 *High-Efficiency Secondary-Side Synchronous-Buck PWM Controller*, Texas Instruments Literature No. SLUS539



www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | (1)    | (2)           |                |                       | (0)  | (4)                           | (5)                        |              | (0)              |
| UCC28089D             | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 28089            |
| UCC28089D.A           | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 28089            |
| UCC28089DR            | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 28089            |
| UCC28089DR.A          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 28089            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. Tl bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. Tl and Tl suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC28089DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025



### \*All dimensions are nominal

| Ì | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | UCC28089DR | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

# **TUBE**



#### \*All dimensions are nominal

|   | Device      | Device Package Name |      | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---|-------------|---------------------|------|------|-----|--------|--------|--------|--------|
| ĺ | UCC28089D   | D                   | SOIC | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| ĺ | UCC28089D.A | D                   | SOIC | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated