

# LOW INPUT OFFSET VOLTAGE C-MOS OPERATIONAL AMPLIFIER

### **■ GENERAL DESCRIPTION**

The NJU7061,62 and 64 are single, dual and quad C-MOS Operational Amplifiers operated on a single-power-supply, low voltage and low operating current.

The input offset voltage is lower than 2mV, and the input bias current is as low as less than 1pA, consequently the very small signal around the ground level can be amplified.

The minimum operating voltage is 3V and the output stage permits output signal to swing between both of the supply rails.

Furthermore, the operating current is also as low as  $150\mu A$  ( typ ) per circuit, therefore it can be applied especially to battery operated items.

### **■ FEATURES**

• Single-Power-Supply

Low Input Offset Voltage (V<sub>IO</sub>=2mV max)
Wide Operating Voltage (V<sub>DD</sub>=3~16V)

• Wide Output Swing Range (V<sub>OM</sub>=9.98V typ. @ V<sub>DD</sub>=10V)

Low Operating Current (150µA/circuit)
Low Bias Current (I<sub>IB</sub>=1pA typ.)

• Internal Compensation Capacitor

External Offset Null Adjustment (Only NJU7061)

Package Outline
DIP/DMP/SSOP8 (NJU7061)

DIP/DMP8 ( NJU7062 )

DIP/DMP/SSOP14 (NJU7064)

C-MOS Technology

### **■ PACKAGE OUTLINE**





NJU7061D NJU7062D

NJU7061M NJU7062M





NJU7064D

**NJU7064M** 





NJU7061V

**NJU7064V** 

### **■ PIN CONFIGURATION**





## **■ EQUIVALENT CIRCUIT**



 $^{\ast}$  IN1,IN2 are only for NJU7061 ( NJU7062/64 don't have these terminals ).

## **■ ABSOLUTE MAXIMUM RATINGS**

(Ta=25°C)

| PARAMETER                   | SYMBOL           | RATINGS                                                              | UNIT |
|-----------------------------|------------------|----------------------------------------------------------------------|------|
| Supply Voltage              | $V_{DD}$         | 18                                                                   | V    |
| Differential Input Voltage  | $V_{ID}$         | ± 18 (note1)                                                         | V    |
| Common Mode Input Voltage   | V <sub>IC</sub>  | -0.3~18                                                              | V    |
| Power Dissipation           | P <sub>D</sub>   | ( DIP14 ) 700<br>( DIP8 ) 500<br>( DMP8,14 ) 300<br>( SSOP8,14 ) 300 | mW   |
| Operating Temperature Range | T <sub>opr</sub> | -20~+75                                                              | °C   |
| Storage Temperature Range   | T <sub>stg</sub> | -40~+125                                                             | °C   |

(note1) If the supply voltage (VDD) is less than 18V, the input voltage must not over the VDD level though 18V is limit specified.

## **■ ELECTRICAL CHARACTERISTICS**

 $(Ta=25^{\circ}C, V_{DD}=10V, R_{L}=\infty)$ 

| PARAMETER                       | SYMBOL          | TEST CONDITION                   | MIN. | TYP. | MAX. | UNIT |
|---------------------------------|-----------------|----------------------------------|------|------|------|------|
| Input Offset Voltage            | V <sub>IO</sub> | R <sub>S</sub> =50Ω              | -    | -    | 2    | mV   |
| Input Offset Current            | I <sub>IO</sub> |                                  | -    | 1    | -    | pА   |
| Input Bias Current              | I <sub>IB</sub> |                                  | -    | 1    | -    | pА   |
| Input Impedance                 | R <sub>IN</sub> |                                  | -    | 1    | -    | ΤΩ   |
| Large Signal Voltage Gain       | Av              |                                  | 80   | 95   | -    | dB   |
| Input Common Mode Voltage Range | $V_{ICM}$       |                                  | 0~9  | -    | -    | V    |
| Maximum Output Swing Voltage    | $V_{OM}$        | R <sub>L</sub> =1MΩ              | 9.80 | 9.98 | -    | V    |
| Common Mode Rejection Ratio     | CMR             |                                  | 60   | 75   | -    | dB   |
| Supply Voltage Rejection Ratio  | SVR             |                                  | 60   | 75   | -    | dB   |
| Operating Current/Circuit       | $I_{DD}$        |                                  | -    | 150  | 300  | μA   |
| Slew Rate                       | SR              |                                  | -    | 0.40 | -    | V/µs |
| Unity Gain Bandwidth            | Ft              | $A_V$ =40dB,C <sub>L</sub> =10pF | -    | 0.4  | -    | MHz  |

## ■ OFFSET ADJUSTMENT CIRCUIT (Only For NJU7061)



## [CAUTION]

The specifications on this databook are only given for information, without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.