

# LMC568 Low Power Phase-Locked Loop

Check for Samples: LMC568

### **FEATURES**

- Demodulates ±15% Deviation FM/FSK Signals
- **Carrier Detect Output with Hysteresis**
- Operation to 500 kHz Input Frequency
- Low THD—0.5% Typ. for ±10% Deviation
- 2V to 9V Supply Voltage Range
- **Low Supply Current Drain**

### DESCRIPTION

The LMC568 is an amplitude-linear phase-locked loop consisting of a linear VCO, fully balanced phase detectors, and a carrier detect output. LMCMOS technology is employed for high performance with low power consumption.

The VCO has a linearized control range of ±30% to allow demodulation of FM and FSK signals. Carrier detect is indicated when the PLL is locked to an input signal greater than 26 mVrms. LMC568 applications include FM SCA and TV second audio program decoders, FSK data demodulators, and voice pagers.

# **Typical Application**

(100 kHz input frequency, refer to Notes to Typical Application)



Figure 1. 8-Pin SOIC or PDIP See D or P Package

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)(2)

| Absolute Maxillulli Nat        | iiiga        |                          |                    |  |  |  |
|--------------------------------|--------------|--------------------------|--------------------|--|--|--|
| Input Voltage, Pin 3           |              |                          | 2 V <sub>p-p</sub> |  |  |  |
| Supply Voltage, Pin 4          |              |                          | 10V                |  |  |  |
| Output Voltage, Pin 8          |              |                          | 13V                |  |  |  |
| Voltage at All Other Pins      |              |                          |                    |  |  |  |
| Output Current, Pin 8          |              |                          |                    |  |  |  |
| Package Dissipation            |              |                          |                    |  |  |  |
| Operating Temperature Range (T | -A)          |                          | −25°C to +125°C    |  |  |  |
| Storage Temperature Range      |              |                          | −55°C to +150°C    |  |  |  |
| Soldering Information          | PDIP Package | Soldering (10 seconds)   | 260°C              |  |  |  |
|                                | SOIC Package | Vapor Phase (60 seconds) | 215°C              |  |  |  |
|                                |              | Infrared (15 seconds)    | 220°C              |  |  |  |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits.

#### **Electrical Characteristics**

Test Circuit, T<sub>A</sub>= 25°C, V<sub>S</sub>= 5V, RtCt #2, Sw. 1 Pos. 0; and no input unless otherwise noted.

| Symbol           | Parameter                          | Conditions                                                                                                                 | Min                 | Тур | Max  | Units |       |  |
|------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------|-----|------|-------|-------|--|
| 14               | Power Supply Current               | RtCt # 1, Quiescent or Activated                                                                                           | V <sub>S</sub> = 2V |     | 0.35 |       |       |  |
|                  |                                    |                                                                                                                            | V <sub>S</sub> = 5V |     | 0.75 | 1.5   | mAdc  |  |
|                  |                                    |                                                                                                                            | V <sub>S</sub> = 9V |     | 1.2  | 2.4   |       |  |
| V3               | Input D.C. Bias                    |                                                                                                                            |                     |     | 0    |       | mVdc  |  |
| R3               | Input Resistance                   |                                                                                                                            |                     |     | 40   |       | kΩ    |  |
| 18               | Output Leakage                     |                                                                                                                            |                     |     | 1    | 100   | nAdc  |  |
| $f_0$            | Center Frequency Fosc ÷ 2          | RtCt #2, Measure Oscillator Frequency and                                                                                  | V <sub>S</sub> = 2V |     | 98   |       |       |  |
|                  |                                    | Divide by 2                                                                                                                | V <sub>S</sub> = 5V | 90  | 103  | 115   | kHz   |  |
|                  |                                    |                                                                                                                            | V <sub>S</sub> = 9V |     | 105  |       |       |  |
| $\Delta f_0$     | Center Frequency Shift with Supply | $\frac{f_0 _{9V} - f_0 _{2V}}{7 f_0 _{5V}} \times 100$                                                                     |                     |     | 1.0  | 2.0   | %/V   |  |
| V <sub>in</sub>  | Input Threshold                    | Set Input Frequency Equal to fo Measured                                                                                   | V <sub>S</sub> = 2V | 8   | 16   | 25    | mVrms |  |
|                  |                                    | Above, Increase Input Level until Pin 8 Goes                                                                               | V <sub>S</sub> = 5V | 15  | 26   | 42    |       |  |
|                  |                                    | Low.                                                                                                                       | V <sub>S</sub> = 9V |     | 45   |       |       |  |
| $\Delta V_{in}$  | Input Hysteresis                   | Starting at Input Threshold, Decrease Input Lo<br>8 Goes High                                                              | evel until Pin      |     | 1.5  |       | mVrms |  |
| V8               | Output "Sat" Voltage               | Input Level > Threshold Choose RL for                                                                                      | 18 = 2 mA           |     | 0.06 | 0.15  | Vdc   |  |
|                  |                                    | Specified I8                                                                                                               | 18 = 20 mA          |     | 0.7  |       |       |  |
| L.D.B.W.         | Largest Detection                  | Measure F <sub>osc_with</sub> Sw. 1 in Pos. 0, 1, and 2;                                                                   | V <sub>S</sub> = 2V |     | 30   |       |       |  |
|                  | Bandwidth                          |                                                                                                                            | $V_S = 5V$          | 40  | 55   |       | %     |  |
|                  |                                    | Measure $F_{osc}$ with Sw. 1 in Pos. 0, 1, and 2;<br>L.D.B.W. = $\frac{F_{osc} P_2 - F_{osc} P_1}{F_{osc} P_0} \times 100$ | V <sub>S</sub> = 9V |     | 60   |       |       |  |
| ΔBW              | Bandwidth Skew                     | $Skew = \left(\frac{F_{osc} P2 - F_{osc} P1}{2 F_{osc} P0} - 1\right) X 100$                                               |                     |     | 1    | ±5    | %     |  |
| V <sub>out</sub> | Recovered Audio                    | Typical Application Circuit                                                                                                | V <sub>S</sub> = 2V |     | 170  |       | mVrms |  |
|                  |                                    | Input = 100 mVrms, F = 100 kHz                                                                                             | $V_S = 5V$          |     | 270  |       |       |  |
|                  |                                    | $F_{\text{mod}} = 400 \text{ Hz}, \pm 10 \text{ kHz Dev}.$                                                                 | $V_S = 9V$          |     | 400  |       |       |  |

Submit Documentation Feedback

Copyright © 1999–2013, Texas Instruments Incorporated

<sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.



# **Electrical Characteristics (continued)**

Test Circuit,  $T_A$ = 25°C,  $V_S$ = 5V, RtCt #2, Sw. 1 Pos. 0; and no input unless otherwise noted.

| Symbol            | Parameter                 | Conditions                                                                                         | Min | Тур | Max | Units |
|-------------------|---------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| THD               | Total Harmonic Distortion | Typical Application Circuit as Above, Measure V <sub>out</sub> Distortion.                         |     | 0.5 |     | %     |
| <u>S + N</u><br>N | Signal to Noise Ratio     | Typical Application Circuit Remove Modulation, Measure $V_n$ (S + N)/N = 20 log ( $V_{out}/V_n$ ). |     | 65  |     | dB    |
| f <sub>max</sub>  | Highest Center Freq.      | RtCt #3, Measure Oscillator Frequency and Divide by 2                                              |     | 700 |     | kHz   |

# **Test Circuit**



| RtCt |    | Rt   | Ct     |
|------|----|------|--------|
|      | #1 | 100k | 300 pF |
|      | #2 | 10k  | 300 pF |
|      | #3 | 5.1k | 62 pF  |

Copyright © 1999–2013, Texas Instruments Incorporated

Submit Documentation Feedback



### **Notes to Typical Application**

### **SUPPLY DECOUPLING**

The decoupling of supply pin 4 becomes more critical at high supply voltages with high operating frequencies, requiring C4 to be placed as close to possible to pin 4. Also, due to pin voltages tracking supply, a large C4 is necessary for low frequency PSRR.

#### OSCILLATOR TIMING COMPONENTS

The voltage-controlled oscillator (VCO) on the LMC568 must be set up to run at twice the frequency of the input signal. The components shown in the typical application are for  $F_{\rm osc}$  = 200 kHz (100 kHz input frequency). For operation at lower frequencies, increase the capacitor value; for higher frequencies proportionally reduce the resistor values.

If low distortion is not a requirement, the series diode/resistor between pins 6 and 5 may be omitted. This will reduce VCO supply dependence and increase  $V_{out}$  by approximately 2 dB with THD = 2% typical. The center frequency as a function of Rt and Ct is given by:

$$F_{OSC} \simeq \frac{1}{1.4 \text{ RtCt}} \text{ Hz}$$
 (1)

To allow for I.C. and component value tolerences, the oscillator timing components will require a trim. This is generally accomplished by using a variable resistor as part of Rt, although Ct could also be padded. The amount of initial frequency variation due to the LMC568 itself is given in the electrical specifications; the total trim range must also accommodate the tolerances of Rt and Ct.

#### **INPUT PIN**

The input pin 3 is internally ground-referenced with a nominal 40 k $\Omega$  resistor. Signals that are centered on 0V may be directly coupled to pin 3; however, any d.c. potential must be isolated via C3.

### **OUTPUT TAKEOFF**

The output signal is taken off the loop filter at pin 2. Pin 2 is the combined output of the phase detector and control input of the VCO for the phase-locked loop (PLL). The nominal pin 2 source resistance is  $80 \text{ k}\Omega$ , requiring the use of an external buffer transistor to drive nominal loads.

For small values of C2, the PLL will have a fast acquisition time and the pull-in range will be set by the built-in VCO frequency stops, which also determine the largest detection bandwidth (LDBW). Increasing C2 results in improved noise immunity at the expense of acquisition time, and the pull-in range will become narrower than the LDBW. However, the maximum hold-in range will always equal the LDBW. The 2 kHz de-emphasis pole shown may be modified or omitted as required by the application.

### **CARRIER DETECT**

Pin 1 is the output of a negative-going amplitude detector which has a nominal 0 signal output of 7/9  $V_s$ . The output at pin 8 is an N-channel FET switch to ground which is activated when the PLL is locked and the input is of sufficient amplitude to cause pin 1 to fall below 2/3  $V_s$ . The carrier detect threshold is internally set to 26 mVrms typical on a 5V supply.

Capacitor C1 in conjunction with the nominal 40 k $\Omega$  pin 1 internal resistance forms the output filter. The size of C1 is a tradeoff between slew rate and carrier ripple at the output comparator. Optional resistor R<sub>H</sub> increases the hysteresis in the pin 8 output for applications such as audio mute control. The minimum allowable value for R<sub>H</sub> is 330 k $\Omega$ .

Submit Documentation Feedback



# **LMC568 Typical Performance Characteristics**







### SNAS559B -MAY 1999-REVISED APRIL 2013



# **REVISION HISTORY**

| Changes from Revision A (April 2013) to Revision B |                                                    |  |   |  |
|----------------------------------------------------|----------------------------------------------------|--|---|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | Ę |  |



# PACKAGE OPTION ADDENDUM

11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| LMC568CM/NOPB    | ACTIVE | SOIC         | D                  | 8    | 95             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -25 to 100   | LMC<br>568CM      | Samples |
| LMC568CMX/NOPB   | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -25 to 100   | LMC<br>568CM      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

# PACKAGE MATERIALS INFORMATION

www.ti.com 8-Apr-2013

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMC568CMX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 8-Apr-2013



#### \*All dimensions are nominal

| Device         | Device Package Type |   | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|---------------------|---|------|------|-------------|------------|-------------|--|
| LMC568CMX/NOPB | SOIC                | D | 8    | 2500 | 349.0       | 337.0      | 45.0        |  |

# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>