

# 16-Mbit (1M x 16 / 2M x 8) Static RAM

### **Features**

■ TSOP I Package Configurable as 1M x 16 or 2M x 8 SRAM

■ Very High Speed: 45 ns
■ Temperature Ranges
□ Industrial: -40°C to +85°C
□ Automotive-A: -40°C to +85°C

■ Wide Voltage Range: 2.20V to 3.60V

■ Ultra Low Standby Power

□ Typical standby current: 1.5 µA

□ Maximum standby current: 1.3 μA

■ Ultra Low Active Power

□ Typical active current: 2.2 mA @ f = 1 MHz

■ Easy Memory Expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  Features

■ Automatic Power Down when Deselected

■ CMOS for Optimum Speed and Power

Offered in Pb-free 48-Ball VFBGA and 48-Pin TSOP I Packages

## **Functional Description**

The CY62167EV30 is a high performance CMOS static RAM organized as 1M words by 16 bits or 2M words by 8 bits. This device features an advanced circuit design that provides an ultra

low active current. Ultra low active current is ideal for providing More Battery Life  $^{\text{TM}}$  (MoBL  $^{\textcircled{\tiny{B}}}$ ) in portable applications such as cellular telephones. The device also has an automatic power down feature that reduces power consumption by 99 percent when addresses are not toggling. Place the device into standby mode when deselected (CE1 HIGH or CE2 LOW or both BHE and BLE are HIGH). The input and output pins (I/O0 through I/O15) are placed in a high impedance state when: the device is deselected (CE1 HIGH or CE2 LOW), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or a write operation is in progress (CE1 LOW, CE2 HIGH and WE LOW).

To write to the device, take Chip Enables  $(\overline{CE}_1 \text{ LOW})$  and  $CE_2 \text{ HIGH}$ ) and Write Enable  $(\overline{WE})$  input LOW. If Byte Low Enable  $(\overline{BLE})$  is LOW, then data from I/O pins  $(I/O_0 \text{ through } I/O_7)$  is written into the location specified on the address pins  $(A_0 \text{ through } A_{19})$ . If Byte High Enable  $(\overline{BHE})$  is LOW, then data from the I/O pins  $(I/O_8 \text{ through } I/O_{15})$  is written into the location specified on the address pins  $(A_0 \text{ through } A_{19})$ .

To read from the device, take Chip Enables ( $\overline{\text{CE}}_1$  LOW and CE<sub>2</sub> HIGH) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appears on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See the "Truth Table" on page 9 for a complete description of read and write modes.

For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines.





## Pin Configuration

Figure 1. 48-Ball VFBGA (6 x 7 x 1mm) / (6 x 8 x 1mm) Top View [1, 2, 3]



Figure 2. 48-Pin TSOP I Top View [3, 4]



### **Product Portfolio**

|               |                   |                | Voo Range (V) |     |            |                           | ı         | Power Di                  | ssipation | 1                         |                    |
|---------------|-------------------|----------------|---------------|-----|------------|---------------------------|-----------|---------------------------|-----------|---------------------------|--------------------|
| Product       | Range             | V <sub>C</sub> | V - Ranne (V) |     | Speed (ns) | C                         | Operating | J I <sub>CC</sub> (mA     | 7)        | Stand                     | y I <sub>SB2</sub> |
|               |                   |                |               |     | ` '        | f = 1                     | MHz       | f = 1                     | :<br>max  | <b>(</b> µ                | A)                 |
|               |                   | Min            |               |     |            | <b>Typ</b> <sup>[5]</sup> | Max       | <b>Typ</b> <sup>[5]</sup> | Max       | <b>Typ</b> <sup>[5]</sup> | Max                |
| CY62167EV30LL | Industrial/Auto-A | 2.2            | 3.0           | 3.6 | 45         | 2.2                       | 4.0       | 25                        | 30        | 1.5                       | 12                 |

### Notes

- 1. The information related to 6 x 7 x 1 mm VFBGA package is preliminary.
- 2. Ball H6 for the VFBGA package can be used to upgrade to a 32M density.
- 3. NC pins are not connected on the die.
- 4. The BYTE pin in the 48-TSOPI package has to be tied to V<sub>CC</sub> to use the device as a 1M X 16 SRAM. The 48-TSOPI package can also be used as a 2M X 8 SRAM by tying the BYTE signal to V<sub>SS</sub>. In the 2M x 8 configuration, Pin 45 is A20, while BHE, BLE and IO<sub>8</sub> to IO<sub>14</sub> pins are not used.
- 5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC}$ (typ),  $T_A = 25^{\circ}C$ .



## **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested.

Ambient Temperature with

Power Applied ...... –55°C to + 125°C

Supply Voltage to Ground

Potential .....-0.3V to 3.9V V<sub>CC(max)</sub> + 0.3V

DC Voltage Applied to Outputs in High Z State  $^{[6,\ 7]}$ .....-0.3V to 3.9V V  $_{\rm CC(max)}$  + 0.3V

| DC Input Voltage <sup>[6, 7]</sup> 0.3V to 3.9V (V <sub>CC</sub> (max | () + 0.3V |
|-----------------------------------------------------------------------|-----------|
| Output Current into Outputs (LOW)                                     | 20 mA     |
| Static Discharge Voltage(MIL-STD-883, Method 3015)                    | >2001V    |
| Latch up Current>                                                     | 200 mA    |

## **Operating Range**

| Device        | Range                 | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[8]</sup> |
|---------------|-----------------------|------------------------|---------------------------------------|
| CY62167EV30LL | Industrial/<br>Auto-A | –40°C to +85°C         | 2.2V to 3.6V                          |

### **Electrical Characteristics**

Over the Operating Range

| D                                | D. a. a. darki a ar                            | T4                                                                                                                                                                         | Conditions                                     | 45 ns                     | (Industr | ial/Auto-A)            | 11!4 |
|----------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------------------------|----------|------------------------|------|
| Parameter                        | Description                                    | lest                                                                                                                                                                       | Min                                            | <b>Typ</b> <sup>[5]</sup> | Max      | Unit                   |      |
| V <sub>OH</sub>                  | Output HIGH Voltage                            | $2.2 \le V_{CC} \le 2.7$                                                                                                                                                   | I <sub>OH</sub> = -0.1 mA                      | 2.0                       |          |                        | V    |
|                                  |                                                | $2.7 \le V_{CC} \le 3.6$                                                                                                                                                   | I <sub>OH</sub> = -1.0 mA                      | 2.4                       |          |                        | V    |
| V <sub>OL</sub>                  | Output LOW Voltage                             | 2.2 ≤ V <sub>CC</sub> ≤ 2.7                                                                                                                                                | I <sub>OL</sub> = 0.1 mA                       |                           |          | 0.4                    | V    |
|                                  |                                                | $2.7 \le V_{CC} \le 3.6$                                                                                                                                                   | I <sub>OL</sub> = 2.1mA                        |                           |          | 0.4                    | V    |
| V <sub>IH</sub>                  | Input HIGH Voltage                             | $2.2 \le V_{CC} \le 2.7$                                                                                                                                                   |                                                | 1.8                       |          | V <sub>CC</sub> + 0.3V | V    |
|                                  |                                                | 2.7 ≤ V <sub>CC</sub> ≤ 3.6                                                                                                                                                |                                                | 2.2                       |          | V <sub>CC</sub> + 0.3V | V    |
| V <sub>IL</sub>                  | Input LOW Voltage                              | 2.2 ≤ V <sub>CC</sub> ≤ 2.7                                                                                                                                                |                                                | -0.3                      |          | 0.6                    | V    |
|                                  |                                                | 2.7 ≤ V <sub>CC</sub> ≤ 3.6                                                                                                                                                | For VFBGA package                              | -0.3                      |          | 0.8                    | V    |
|                                  |                                                |                                                                                                                                                                            | For TSOP I package                             | -0.3                      |          | 0.7 <sup>[9]</sup>     | V    |
| I <sub>IX</sub>                  | Input Leakage Current                          | $GND \le V_I \le V_{CC}$                                                                                                                                                   |                                                | -1                        |          | +1                     | μΑ   |
| I <sub>OZ</sub>                  | Output Leakage Current                         | $GND \leq V_O \leq V_CC,$                                                                                                                                                  | Output Disabled                                | -1                        |          | +1                     | μА   |
| I <sub>CC</sub>                  | V <sub>CC</sub> Operating Supply               | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                   | $V_{CC} = V_{CC}(max)$                         |                           | 25       | 30                     | mA   |
|                                  | Current                                        | f = 1 MHz                                                                                                                                                                  | I <sub>OUT</sub> = 0 mA<br>CMOS levels         |                           | 2.2      | 4.0                    | mA   |
| I <sub>SB1</sub>                 | Automatic CE Power Down<br>Current—CMOS Inputs | $\begin{array}{l} \overline{CE}_1 \geq V_{CC} - 0.2V \\ V_{IN} \geq V_{CC} - 0.2V, \\ f = f_{\underline{MAX}}(\underline{Address} \ a \\ f = 0 \ (OE, WE, BH) \end{array}$ | $V_{IN} \leq \bar{0.2V}$                       |                           | 1.5      | 12                     | μА   |
| I <sub>SB2</sub> <sup>[10]</sup> | Automatic CE Power Down<br>Current—CMOS Inputs | $\overline{CE}_1 \ge V_{CC} - 0.2V$<br>$V_{IN} \ge V_{CC} - 0.2V$<br>$f = 0, V_{CC} = 3.60V$                                                                               | or $CE_2 \le 0.2V$ ,<br>or $V_{IN} \le 0.2V$ , |                           | 1.5      | 12                     | μА   |

### Capacitance

Tested initially and after any design or process changes that may affect these parameters.

| Parameter        | Description        | Test Conditions                         | Max | Unit |
|------------------|--------------------|-----------------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10  | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$                  | 10  | pF   |

- 6.  $V_{IL}(min) = -2.0V$  for pulse durations less than 20 ns.

- V<sub>IC</sub>(IIIII) = 2.0V to pulse durations less than 20 ns.
   V<sub>IH</sub>(max) = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns.
   Full Device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub> (min) and 200 μs wait time after V<sub>CC</sub> stabilization.
   Under DC conditions the device meets a V<sub>IL</sub> of 0.8V. However, in dynamic conditions Input LOW Voltage applied to the device must not be higher than 0.7V. This is applicable to TSOP I package only.
- 10. Only chip enables ( $\overline{CE}_1$  and  $\overline{CE}_2$ ), byte enables ( $\overline{BHE}$  and  $\overline{BLE}$ ) and  $\overline{BYTE}$  must be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating



### Thermal Resistance

Tested initially and after any design or process changes that may affect these parameters.

| Parameter     | Description                           | Test Conditions                                                        | VFBGA<br>(6 x 7 x 1mm) | VFBGA<br>(6 x 8 x 1mm) | TSOP I | Unit |
|---------------|---------------------------------------|------------------------------------------------------------------------|------------------------|------------------------|--------|------|
| $\Theta_{JA}$ |                                       | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 27.74                  | 55                     | 60     | °C/W |
| ΘJC           | Thermal Resistance (Junction to Case) |                                                                        | 9.84                   | 16                     | 4.3    | °C/W |

Shaded areas contain preliminary information.

Figure 3. AC Test Loads and Waveforms



| Parameters      | 2.2V to 2.7V | 2.7V to 3.6V | Unit |
|-----------------|--------------|--------------|------|
| R1              | 16667        | 1103         | Ω    |
| R2              | 15385        | 1554         | Ω    |
| R <sub>TH</sub> | 8000         | 645          | Ω    |
| V <sub>TH</sub> | 1.20         | 1.75         | V    |

## **Data Retention Characteristics**

Over the Operating Range

| Parameter                         | Description                             | Conditions                                                                                                                                    |                       |                                           | Min             | <b>Typ</b> <sup>[5]</sup> | Max | Unit |
|-----------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------|-----------------|---------------------------|-----|------|
| $V_{DR}$                          | V <sub>CC</sub> for Data Retention      |                                                                                                                                               |                       |                                           | 1.5             |                           |     | V    |
| I <sub>CCDR</sub> <sup>[10]</sup> | Data Retention Current                  | $V_{CC} = 1.5V \text{ to } 3.0V, \overline{CE}_1 \ge V_{CC} - 0.2V, CE_2$<br>$\le 0.2V, V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$ | Industrial/<br>Auto-A | -45ZXI<br>(TSOP I)                        |                 |                           | 8   | μА   |
|                                   |                                         | $V_{CC} = 1.5V, \overline{CE}_1 \ge V_{CC} - 0.2V, CE_2 \le 0.2V,$<br>$V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$                  | Industrial            | -45BAXI/<br>-45BVXI/<br>-45BVI<br>(VFBGA) |                 |                           | 10  | μА   |
| t <sub>CDR</sub> <sup>[11]</sup>  | Chip Deselect to Data<br>Retention Time |                                                                                                                                               |                       |                                           | 0               |                           |     | ns   |
| t <sub>R</sub> <sup>[12]</sup>    | Operation Recovery Time                 |                                                                                                                                               |                       |                                           | t <sub>RC</sub> |                           |     | ns   |

Figure 4. Data Retention Waveform



- 11. Tested initially and after any design or process changes that may affect these parameters.
- 12. <u>Full device</u> operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC</sub>(min) ≥ 100 μs or stable at V<sub>CC</sub>(min) ≥ 100 μs.

  13. <u>BHE.BLE</u> is the AND of both <u>BHE</u> and <u>BLE</u>. Deselect the chip by either disabling the chip enable signals or by disabling both <u>BHE</u> and <u>BLE</u>.



## **Switching Characteristics**

Over the Operating Range<sup>[14, 15]</sup>

| Davamatav                  | Description                                                                | 45 ns (Indus | 45 ns (Industrial/Auto-A) |      |  |  |
|----------------------------|----------------------------------------------------------------------------|--------------|---------------------------|------|--|--|
| Parameter                  | Description                                                                | Min          | Max                       | Unit |  |  |
| READ CYCLE                 |                                                                            | 1            |                           |      |  |  |
| t <sub>RC</sub>            | Read Cycle Time                                                            | 45           |                           | ns   |  |  |
| t <sub>AA</sub>            | Address to Data Valid                                                      |              | 45                        | ns   |  |  |
| t <sub>OHA</sub>           | Data Hold from Address Change                                              | 10           |                           | ns   |  |  |
| t <sub>ACE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid                 |              | 45                        | ns   |  |  |
| t <sub>DOE</sub>           | OE LOW to Data Valid                                                       |              | 22                        | ns   |  |  |
| t <sub>LZOE</sub>          | OE LOW to LOW Z <sup>[16]</sup>                                            | 5            |                           | ns   |  |  |
| t <sub>HZOE</sub>          | OE HIGH to High Z <sup>[16, 17]</sup>                                      |              | 18                        | ns   |  |  |
| t <sub>LZCE</sub>          | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[16]</sup>      | 10           |                           | ns   |  |  |
| t <sub>HZCE</sub>          | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[16, 17]</sup> |              | 18                        | ns   |  |  |
| t <sub>PU</sub>            | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power Up                   | 0            |                           | ns   |  |  |
| t <sub>PD</sub>            | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to Power Down                 |              | 45                        | ns   |  |  |
| t <sub>DBE</sub>           | BLE / BHE LOW to Data Valid                                                |              | 45                        | ns   |  |  |
| t <sub>LZBE</sub>          | BLE / BHE LOW to Low Z <sup>[16]</sup>                                     | 10           |                           | ns   |  |  |
| t <sub>HZBE</sub>          | BLE / BHE HIGH to HIGH Z <sup>[16, 17]</sup>                               |              | 18                        | ns   |  |  |
| WRITE CYCLE <sup>[18</sup> | 8]                                                                         | •            |                           |      |  |  |
| t <sub>WC</sub>            | Write Cycle Time                                                           | 45           |                           | ns   |  |  |
| t <sub>SCE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End                  | 35           |                           | ns   |  |  |
| t <sub>AW</sub>            | Address Setup to Write End                                                 | 35           |                           | ns   |  |  |
| t <sub>HA</sub>            | Address Hold from Write End                                                | 0            |                           | ns   |  |  |
| t <sub>SA</sub>            | Address Setup to Write Start                                               | 0            |                           | ns   |  |  |
| t <sub>PWE</sub>           | WE Pulse Width                                                             | 35           |                           | ns   |  |  |
| t <sub>BW</sub>            | BLE / BHE LOW to Write End                                                 | 35           |                           | ns   |  |  |
| t <sub>SD</sub>            | Data Setup to Write End                                                    | 25           |                           | ns   |  |  |
| t <sub>HD</sub>            | Data Hold from Write End                                                   | 0            |                           | ns   |  |  |
| t <sub>HZWE</sub>          | WE LOW to High-Z <sup>[16, 17]</sup>                                       |              | 18                        | ns   |  |  |
| t <sub>LZWE</sub>          | WE HIGH to Low-Z <sup>[16]</sup>                                           | 10           |                           | ns   |  |  |

 <sup>14.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 1 V/ns, timing reference levels of V<sub>CC</sub>(typ)/2, input pulse levels of 0 to V<sub>CC</sub>(typ), and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in "AC Test Loads and Waveforms" on page 4.
 15. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. See application note AN13842 for further clarification.

<sup>16.</sup> At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZCE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> for any device.

17. t<sub>HZCE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state.

18. The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.



# **Switching Waveforms**

Figure 5 shows address transition controlled read cycle waveforms. [19, 20]

Figure 5. Read Cycle No. 1



Figure 6 shows  $\overline{\text{OE}}$  controlled read cycle waveforms. [20, 21]

Figure 6. Read Cycle No. 2



<sup>19.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ .

<sup>20.</sup>  $\overline{\text{WE}}$  is HIGH for read cycle. 21. Address valid before or similar to  $\overline{\text{CE}}_1$ ,  $\overline{\text{BHE}}$ ,  $\overline{\text{BLE}}$  transition LOW and  $\overline{\text{CE}}_2$  transition HIGH.



# Switching Waveforms (continued)

Figure 7 shows  $\overline{\text{WE}}$  controlled write cycle waveforms.[18, 22, 23]

Figure 7. Write Cycle No. 1



Notes

22. Data IO is high impedance if  $\overline{OE} = V_{IH}$ .

23. If  $\overline{CE}_1$  goes HIGH and  $CE_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state.

24. During this period the I/Os are in output state. Do not apply input signals.



# Switching Waveforms (continued)

Figure 8 shows  $\overline{\text{CE}}_1$  or  $\text{CE}_2$  controlled write cycle waveforms. $^{[18,\ 22,\ 23]}$ 

Figure 8. Write Cycle No. 2



Figure 9 shows  $\overline{\text{WE}}$  controlled,  $\overline{\text{OE}}$  LOW write cycle waveforms.<sup>[23]</sup>

Figure 9. Write Cycle No. 3





# Switching Waveforms (continued)

Figure 10 shows  $\overline{BHE/BLE}$  controlled,  $\overline{OE}$  LOW write cycle waveforms. [23]

Figure 10. Write Cycle No. 4



## **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs                                                                                   | Mode                  | Power                      |
|-----------------|-----------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|-----------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect / Power Down | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Χ  | Х   | Χ   | High Z                                                                                           | Deselect / Power Down | Standby (I <sub>SB</sub> ) |
| Х               | Х               | Х  | Χ  | Н   | Н   | High Z                                                                                           | Deselect / Power Down | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н  | Ш  | L   | Ш   | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read                  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | Н   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Η  | L   | Ι   | High Z                                                                                           | Output Disabled       | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Η  | Н   | L   | High Z                                                                                           | Output Disabled       | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Η  | L   | L   | High Z                                                                                           | Output Disabled       | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Χ  | L   | L   | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> )                                                   | Write                 | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Н   | L   | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write                 | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write                 | Active (I <sub>CC</sub> )  |



# **Ordering Information**

| Speed (ns) | Ordering Code        | Package<br>Diagram | Package Type                           | Operating<br>Range |
|------------|----------------------|--------------------|----------------------------------------|--------------------|
| 45         | CY62167EV30LL-45BAXI | 001-13297          | 48-ball VFBGA (6 x 7 x 1 mm) (Pb-free) | Industrial         |
|            | CY62167EV30LL-45BVI  | 51-85150           | 48-ball VFBGA (6 x 8 x 1 mm)           |                    |
|            | CY62167EV30LL-45BVXI | 51-85150           | 48-ball VFBGA (6 x 8 x 1 mm) (Pb-free) |                    |
|            | CY62167EV30LL-45ZXI  | 51-85183           | 48-pin TSOP I (Pb-free)                |                    |
|            | CY62167EV30LL-45ZXA  | 51-85183           | 48-pin TSOP I (Pb-free)                | Automotive-A       |

Shaded areas contain preliminary information. Please contact your local Cypress sales representative for availability of these parts.

## **Package Diagrams**

Figure 11. 48-Ball VFBGA (6 x 7 x 1 mm), 001-13297



- NOTES: 1. ALL DIMENSION ARE IN MM [MAX/MIN] 2. JEDEC REFERENCE : MO-216 3. PACKAGE WEIGHT : 0.03g

001-13297-\*A



## Package Diagrams (continued)

Figure 12. 48-Ball VFBGA (6 x 8 x 1 mm), 51-85150







51-85150-\*D



# Package Diagrams (continued)

Figure 13. 48-Pin TSOP I (12 mm x 18.4 mm x 1.0 mm), 51-85183



51-85183-\*A



# **Document History Page**

| REV. | ECN NO. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 202600  | AJU                | 01/23/2004         | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *A   | 463674  | NXR                | See ECN            | Converted from Advance Information to Preliminary Removed 'L' bin and 35 ns speed bin from product offering Modified Data sheet to include x8 configurability. Changed ball E3 in FBGA pinout from DNU to NC Changed the $I_{SB2(Typ)}$ value from 1.3 $\mu A$ to 1.5 $\mu A$ Changed the $I_{CC(Max)}$ value from 40 mA to 25 mA Changed Vcc stabilization time in footnote #9 from 100 $\mu s$ to 200 $\mu s$ Changed the AC Test Load Capacitance value from 50 pF to 30 pF Corrected typo in Data Retention Characteristics (tR) from 100 $\mu s$ to tRC ns Changed toHA, tLZCE, tLZBE, and tLZWE from 6 ns to 10 ns Changed tLZOE from 3 ns to 5 ns. Changed tHZOE, tHZCE, tHZBE, and tHZWE from 15 ns to 18 ns Changed tSCE, tAW, and tBW from 40 ns to 35 ns Changed tSD from 20 ns to 25 ns Updated 48 ball FBGA Package Information. Updated the Ordering Information table |
| *B   | 469169  | NSI                | See ECN            | Minor Change: Moved to external web                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *C   | 1130323 | VKN                | See ECN            | Converted from preliminary to final Changed $I_{CC}$ max spec from 2.8 mA to 4.0 mA for f=1MHz Changed $I_{CC}$ typ spec from 22 mA to 25 mA for f= $f_{max}$ Changed $I_{CC}$ max spec from 25 mA to 30 mA for f= $f_{max}$ Added $V_{IL}$ spec for TSOP I package and footnote# 9 Added footnote# 10 related to $I_{SB2}$ and $I_{CCDR}$ Changed $I_{SB1}$ and $I_{SB2}$ spec from 8.5 $\mu$ A to 12 $\mu$ A Changed $I_{CCDR}$ spec from 8 $\mu$ A to 10 $\mu$ A Added footnote# 15 related to AC timing parameters                                                                                                                                                                                                                                                                                                                                                               |
| *D   | 1323984 | VKN/AESA           | See ECN            | Modified I <sub>CCDR</sub> spec for TSOP I package Added 48-Ball VFBGA (6 x 7 x 1mm) package Added footnote# 1 related to VFBGA (6 x 7 x 1mm) package Updated Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *E   | 2678799 | VKN/PYRS           | 03/25/2009         | Added Automotive-A information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



## Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

### **Products**

PSoC psoc.cypress.com
Clocks & Buffers clocks.cypress.com
Wireless wireless.cypress.com
Memories memory.cypress.com
Image Sensors image.cypress.com

### **PSoC Solutions**

General psoc.cypress.com/solutions
Low Power/Low Voltage psoc.cypress.com/low-power
Precision Analog psoc.cypress.com/precision-analog
LCD Drive psoc.cypress.com/lcd-drive
CAN 2.0b psoc.cypress.com/can
USB psoc.cypress.com/usb

© Cypress Semiconductor Corporation, 2004-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-05446 Rev. \*E

Revised March 23, 2009

Page 14 of 14

MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.