- Single Chip Mixer/Oscillator and Synthesizer
- VHF-L, VHF-H, UHF 3-Band Local Oscillator
- I<sup>2</sup>C Bus Protocol
- Bidirectional Data Transmission
- 30-V Tuning Voltage Output
- 4-Channel NPN Type Band Switch Drivers
- Programmable Reference Divider Ratio (512, 640 or 1024)
- 5-V Power Supply
- 32-Pin TSSOP Package

#### description

SN761672A is a single chip synthesized tuner IC designed for TV/VCR tuning systems. The circuit consists of a PLL synthesizer, 3-band local oscillators and mixer, a 30-V output tuning amplifier, and four NPN band switch drivers. It is available in a small package outline. The 15-bit

#### DA PACKAGE (TOP VIEW)

| VOL OSC B          | 1 0 32 | UHF RF IN2    |
|--------------------|--------|---------------|
| VOL OSC C          | 2 31   | UHF RF IN1    |
| OSC GND            | 3 30   | ☐☐ VHF RF IN2 |
| VHS OSC B          | 4 29   | ☐ VHF RF IN1  |
| VHS OSC C 🗆        | 5 28   | □□ RF GND     |
| UHF OSC B1 🗆       | 6 27   | ☐☐ MIX OUT2   |
| UHF OSC C1         | 7 26   | ☐☐ MIX OUT1   |
| UHF OSC C2 □□□     | 8 25   | □□ BS4        |
| UHF OSC B2         | 9 24   | □□ BS3        |
| IF GND □□□         | 10 23  | □□ BS2        |
| IF OUT1            | 11 22  | □□ BS1        |
| IF OUT2            | 12 21  | □□ NC         |
| V <sub>CC</sub> □□ | 13 20  | □□ ADC        |
| CP $\Box$          | 14 19  | □□ AS         |
| VTU 🗀              | 15 18  | □□ SDA        |
| XTAL 🗆             | 16 17  | □□ SCL        |
|                    |        | 1             |

NC - No internal connection

programmable counter and reference divider is controlled by I<sup>2</sup>C bus protocol. Tuning step frequency is selectable by this reference-divider ratio for a 4-MHz crystal oscillator.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### block diagram





# **Terminal Functions**

| TERMINAL                 |          |     |                                                            |  |  |  |  |
|--------------------------|----------|-----|------------------------------------------------------------|--|--|--|--|
| NAME                     | NO.      | 1/0 | DESCRIPTION                                                |  |  |  |  |
| ADC                      | 20       | 1   | ADC input (see Figure 7)                                   |  |  |  |  |
| AS                       | 19       | 1   | Address selection input (see Figure 7)                     |  |  |  |  |
| BS1                      | 22       | 0   | Band switch1 output (NPN emitter follower) ( see Figure 8) |  |  |  |  |
| BS2<br>BS3               | 23<br>24 |     |                                                            |  |  |  |  |
| BS4                      | 25       |     |                                                            |  |  |  |  |
| СР                       | 14       | 0   | Charge pump output (see Figure 5)                          |  |  |  |  |
| IF GND                   | 10       |     | IF ground (see Figure 4)                                   |  |  |  |  |
| IF OUT1                  | 11       | 0   | IF output (see Figure 4)                                   |  |  |  |  |
| IF OUT2                  | 12       | 0   | IF output (see Figure 4)                                   |  |  |  |  |
| MIX OUT1<br>MIX OUT2     | 26<br>27 | 0   | Mixer outputs (see Figure 9)                               |  |  |  |  |
| OSC GND                  | 3        |     | OSC ground                                                 |  |  |  |  |
| RF GND                   | 28       |     | RF ground                                                  |  |  |  |  |
| SCL                      | 17       | I   | Serial clock input (see Figure 7)                          |  |  |  |  |
| SDA                      | 18       | I/O | Serial data input/output (see Figure 7)                    |  |  |  |  |
| UHF OSC B1               | 6        | I   | UHF oscillator input, base 1 (see Figure 3)                |  |  |  |  |
| UHF OSC B2               | 9        | I   | UHF oscillator input, base 2 (see Figure 3)                |  |  |  |  |
| UHF OSC C1               | 7        | 0   | UHF oscillator output, collector 1 (see Figure 3)          |  |  |  |  |
| UHF OSC C2               | 8        | 0   | UHF oscillator output, collector 2 (see Figure 3)          |  |  |  |  |
| UHF RF IN1<br>UHF RF IN2 | 31<br>32 | ı   | UHF RF inputs (see Figure 11)                              |  |  |  |  |
| VCC                      | 13       |     | Supply voltage for mixer/oscillator/PLL: 5 V               |  |  |  |  |
| VHF RF IN1<br>VHF RF IN2 | 29<br>30 | I   | VHF RF inputs (see Figure 10)                              |  |  |  |  |
| VHI OSC B                | 4        | ı   | VHF hi oscillator input base (see Figure 2)                |  |  |  |  |
| VHI OSC C                | 5        | 0   | VHF hi oscillator output collector (see Figure 2)          |  |  |  |  |
| VLO OSC B                | 1        | I   | VHF low oscillator input base (see Figure 1)               |  |  |  |  |
| VLO OSC C                | 2        | 0   | VHF low oscillator output collector (see Figure 1)         |  |  |  |  |
| VTU                      | 15       | 0   | Tuning voltage amplifier output (see Figure 5)             |  |  |  |  |
| XTAL                     | 16       | I   | 4-MHz crystal oscillator input (see Figure 6)              |  |  |  |  |



### schematics



Figure 1



Figure 2



Figure 3



Figure 4



Figure 5



Figure 6

# schematics (continued)



Figure 7



Figure 8



Figure 9



Figure 10



Figure 11

SLLS437 - JANUARY 2001

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                                   |                              |
|--------------------------------------------------------------------------------|------------------------------|
| Input voltage 1, V <sub>I(GND)</sub> (see Note 1)                              | 0.4 V ~ 0.4 V                |
| Input voltage 2, V <sub>I(VTU)</sub>                                           |                              |
| Input voltage 3, V <sub>(VTU)</sub> (see Note 1)                               |                              |
| Continuous total dissipation at (or below T <sub>A</sub> = 25°C                | See Dissipation Rating Table |
| Operating free-air temperature, T <sub>A</sub>                                 | –20°C to 85°C                |
| Storage temperature range, T <sub>stq</sub>                                    | 65°C to 150°C                |
| Maximum junction temperature, T <sub>J</sub>                                   | 150°C                        |
| Maximum lead temperature 1,6 mm (1/16 inch) from case for 10 seconds           | 260°C                        |
| Maximum short circuit time, t <sub>(SCMAX)</sub> , All pins to V <sub>CC</sub> | TBD                          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Voltage values are with respect to the IF GND of the circuit.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | OPERATING FACTOR $T_A \le 25^{\circ}C$ |
|---------|---------------------------------------|----------------------------------------|
| DA      | 1040 mW                               | 8.33 mW/°C                             |

#### recommended operating conditions

|                                                | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                | 4.5 | 5   | 5.5 | V    |
| Tuning supply voltage, VSS(TU)                 |     | 30  | 33  | V    |
| Output current of band switch, one port ON, IO |     |     | 10  | mA   |
| Operating free-air temperature, T <sub>A</sub> | -20 |     | 85  | °C   |

#### **CAUTION:**

It is advised that precautions to be taken to avoid damage due to high static voltages or electrostatic fields in handling this device. Pins 4–6 and 9 withstand 150 V, and all other pins withstand 200 V, according to EIAJ (0  $\Omega$ , 200 pF).



#### electrical characteristics

# total device and serial interface ( $V_{CC}$ 4.5 V to 5.5 V, $T_A = -20^{\circ}$ C to 85°C) (unless otherwise noted)

| PARAMETER              |                                        | TEST CONDITIONS | MIN                                                          | TYP | MAX | UNIT |     |
|------------------------|----------------------------------------|-----------------|--------------------------------------------------------------|-----|-----|------|-----|
| ICC(1)                 | Supply current 1                       |                 |                                                              |     | 60  | 80   | mA  |
| ICC(2)                 | Supply current 2                       |                 | One band switch ON – I(BS) = 10 mA                           |     | 70  | 90   | mA  |
| VIH                    | High-level input voltage (SCL, SDA)    |                 |                                                              | 3   |     |      | V   |
| V <sub>IL</sub>        | Low-level input voltage (SCL, SDA)     |                 |                                                              |     |     | 1.5  | V   |
| lн                     | High-level input current (SCL, SDA)    |                 |                                                              |     |     | 10   | μΑ  |
| I <sub>I</sub> L       | Low-level input current (SCL, SDA)     |                 |                                                              | -10 |     |      | μΑ  |
| V(POR)                 | Power on reset supply voltage          |                 | Threshold of supply voltage between reset and operation mode | 2.1 | 2.8 | 3.5  | V   |
| V(ASH)                 |                                        | High            | 0.9 V <sub>CC</sub> ~ V <sub>CC</sub>                        | 4.5 |     | 5    |     |
| V(ASM)                 | Address select input voltage (AS)      | Mid             | 0.4 V <sub>CC</sub> ~ 0.6 V <sub>CC</sub>                    | 2   |     | 3    | V   |
| V(ASL)                 | Lov                                    |                 | 0 V <sub>CC</sub> ~ 0.1 V <sub>CC</sub>                      |     |     | 0.5  |     |
| I(ASH)                 | Address select input current (AS)      | High            |                                                              |     |     | 10   |     |
| I(ASL)                 | Address select input current (AS)      | Low             |                                                              | -10 |     |      | μΑ  |
| V(ADC)                 | ADC input voltage                      |                 | See Table 9                                                  | 0   |     | VCC  | V   |
| I <sub>IL(ADH)</sub>   | ADC high-level input current           |                 | $V_{(ADC)} = V_{CC}$                                         |     |     | 10   | μΑ  |
| I <sub>IL(ADL)</sub>   | ADC low-level input current            |                 | V <sub>(ADC)</sub> = 0 V                                     | -10 |     |      | μΑ  |
| f(SCL)                 | Clock frequency (SCL)                  |                 |                                                              |     | 100 | 400  | kHz |
| th(HLD)                | Data hold time                         |                 | See timing chart, Figure 1                                   | 0   |     |      | μs  |
| VOL                    | Low-level output voltage (SDA)         |                 | $V_{CC} = 5 \text{ V}, \qquad I_{OL} = 3 \text{ mA}$         |     |     | 0.4  | V   |
| I <sub>lkg</sub> (SDA) | High-level output leakage current (SDA | 4)              | V(SDA) = 5.5 V                                               |     |     | 10   | μΑ  |

# PLL and band switch (V<sub>CC</sub> 4.5 V to 5.5 V, $T_A = -20^{\circ}$ C to 85°C) (unless otherwise noted)

|                       | PARAMETER                                 | TEST CONDITIO                                                   | NS     | MIN | TYP  | MAX   | UNIT |
|-----------------------|-------------------------------------------|-----------------------------------------------------------------|--------|-----|------|-------|------|
| N                     | Divider ratio                             | 14-bit frequency word                                           |        | 256 |      | 16383 |      |
| N                     | Divider fatio                             | 15-bit frequency word                                           |        | 256 |      | 32767 |      |
| F <sub>(XTAL)</sub>   | Crystal oscillator                        | $R_{XTAL}$ = 25 $\Omega$ to 300 $\Omega$                        |        |     | 4    |       | MHz  |
| Z(XTAL)               | Crystal oscillator input impedance        |                                                                 |        |     | 1.6  |       | k    |
| V(VTUL)               | Tuning amplifier low-level output voltage | $R_L = 27K$ , $V_{(TU)}$                                        | = 33 V | 0.2 | 0.3  | 0.46  | V    |
| I <sub>(VTUOFF)</sub> | Tuning amplifier leakage current (OFF)    | OS = 1, V <sub>(TU)</sub>                                       | = 33 V |     |      | 10    | μΑ   |
| I <sub>(CPH)</sub>    | Charge pump high-level input current      | CP = 1                                                          |        |     | 280  |       | μΑ   |
| I(CPL)                | Charge pump low-level input current       | CP = 0                                                          |        |     | 60   |       | μΑ   |
| V <sub>(CP)</sub>     | Charge pump output voltage                | In-lock                                                         |        |     | 1.95 |       | V    |
| I(CPOFF)              | Charge pump leakage current               | $T2 = 0$ , $T1 = 1$ , $V_{CP} = T_A = 25^{\circ}C$              | = 2 V, | -15 |      | 15    | nA   |
| I <sub>(BS)</sub>     | Band switch driver output current         |                                                                 |        |     |      | 10    | mA   |
| V(SBS1)               |                                           | I <sub>(BS)</sub> = 10 mA                                       |        | 3   |      |       |      |
| V(SBS2)               | Band switch driver output voltage         | $I_{(BS)} = 10 \text{ mA},$ $V_{CC} = T_A = 25^{\circ}\text{C}$ | = 5 V, | 3.5 | 3.9  |       | V    |
| Ilkg(BSOFF)           | Band switch driver leakage current        | V <sub>(BS)</sub> = 0 V                                         |        |     |      | 3     | μΑ   |

SLLS437 - JANUARY 2001

### electrical characteristics (continued)

mixer, oscillator, IF amplifier ( $V_{CC}$  5 V,  $T_A$  = 25°C, measured in reference measurement circuit at 50 W system, IF filter characteristics:  $f_{peak}$  = 43 MHz) (unless otherwise noted)

|                     | PARAMETER                                       | TEST CONDITIONS                           | MIN | TYP | MAX | UNIT  |  |
|---------------------|-------------------------------------------------|-------------------------------------------|-----|-----|-----|-------|--|
| G <sub>(c1)</sub>   | Conversion gain (mixer ~ IF amplifier, VHF-low  | f <sub>in</sub> = 59 MHz (see Note 2)     | 20  | 23  | 26  | dB    |  |
| G <sub>(c3)</sub>   | Conversion gain (mixer ~ iF amplifier, vmF-low  | f <sub>in</sub> = 130 MHz                 | 20  | 23  | 26  | uБ    |  |
| G <sub>(C4)</sub>   | Conversion asia (mixer IF amplifier VIIF high   | f <sub>in</sub> = 136 MHz (see Note 2)    | 20  | 23  | 26  | dB    |  |
| G <sub>(c6)</sub>   | Conversion gain (mixer ~ IF amplifier, VHF-high | f <sub>in</sub> = 364 MHz                 | 20  | 23  | 26  |       |  |
| G <sub>(c7)</sub>   | Conversion gain (mixer ~ IF amplifier, VHF-UHF  | f <sub>in</sub> = 370 MHz (see Note 2)    | 22  | 25  | 28  | dB    |  |
| G <sub>(c9)</sub>   | Conversion gain (mixer ~ ir ampliller, vmr-omr  | f <sub>in</sub> = 804 MHz                 | 20  | 23  | 26  | uБ    |  |
| NF <sub>1</sub>     | Naisa figura VIIIE law                          | f <sub>in</sub> = 55.25 MHz               |     | 9.5 |     | dB    |  |
| NF <sub>3</sub>     | Noise figure VHF-low                            | f <sub>in</sub> = 127.25 MHz              |     | 9.5 |     | uв    |  |
| NF <sub>4</sub>     | Noise figure VHF-low                            | f <sub>in</sub> = 133.25 MHz              |     | 10  |     | dB    |  |
| NF <sub>6</sub>     | Noise ligure viri-low                           | f <sub>in</sub> = 361.25 MHz              |     | 10  |     | ub    |  |
| NF <sub>7</sub>     | Naisa figura III IF                             | f <sub>in</sub> = 367.25 MHz              | 9   |     |     | dB    |  |
| NF <sub>9</sub>     | Noise figure UHF                                | f <sub>in</sub> = 801.25 MHz              |     | 10  |     | uв    |  |
| CM <sub>1</sub>     | 1% cross modulation distortion VHF-low          | f <sub>in</sub> = 55.25 MHz (see Note 3)  | 91  |     |     | dBμV  |  |
| CM <sub>3</sub>     | 1% cross modulation distortion VHF-low          | f <sub>in</sub> = 801.25 MHz              | 91  |     |     |       |  |
| CM <sub>4</sub>     | 1% cross modulation distortion VHF-high         | f <sub>in</sub> = 133.25 MHz (see Note 3) |     | 91  |     | dΒμV  |  |
| CM <sub>6</sub>     | 1% cross modulation distortion var-nigh         | f <sub>in</sub> = 361.25 MHz              | 91  |     |     | иьμν  |  |
| CM <sub>7</sub>     | 1% cross modulation distortion UHF              | f <sub>in</sub> = 367.25 MHz (see Note 3) | 88  |     |     | dPu\/ |  |
| CMg                 | 1% Cross modulation distortion one              | f <sub>in</sub> = 801.25 MHz              | 88  |     |     | dBμV  |  |
| V(IFO1)             | IF output voltogo VIIF love                     | f <sub>in</sub> = 55.25 MHz (see Note 4)  | 117 |     |     | dBμV  |  |
| V <sub>(IFO3)</sub> | IF output voltage VHF-low                       | f <sub>in</sub> = 127.25 MHz              | 117 |     |     |       |  |
| V(IFO4)             | IF output voltage VHF-high                      | f <sub>in</sub> = 133.25 MHz (see Note 4) |     | 117 |     | dD\/  |  |
| V(IFO6)             | ir output voitage v nr-nign                     | f <sub>in</sub> = 361.25 MHz              | 117 |     |     | dBμV  |  |
| V <sub>(IFO7)</sub> | IE autout valtage LIHE                          | f <sub>in</sub> = 367.25 MHz (see Note 4) |     | 117 |     | dPu\/ |  |
| V <sub>(IFO9)</sub> | IF output voltage UHF                           | f <sub>in</sub> = 801.25 MHz              | 117 |     |     | dBμV  |  |
|                     | Prescaler beat (see Note 5)                     |                                           |     |     | 25  | dΒμV  |  |

NOTES: 2. IF = 43 MHz, RF input level = 80 dB  $\mu$ V

3. f(undes) = f(des)  $\pm 6$  MHz, pin = 80 dBµV, AM 1 kHz, 30%, DES/CM=S/I=46 dB 4. IF = 45.75 MHz

5. Design parameter, not tested



### function description

The device can be controlled according to the  $I^2C$  bus format.

**Table 1. Serial Interface Function** 

| PIN | PIN NAME | FUNCTION                |
|-----|----------|-------------------------|
| 17  | SCL      | Clock input             |
| 18  | SDA      | Data input/output       |
| 19  | AS       | Address selection input |
| 20  | ADC      | ADC input/test output   |

### I<sup>2</sup>C bus mode

 $I^2C$  write mode (R/W = 0)

**Table 2. Write Data Format** 

|                       | MSB |     |     |     |     |     |     | LSB   | ACKNOWLEDGE |
|-----------------------|-----|-----|-----|-----|-----|-----|-----|-------|-------------|
| Address byte (ADV)    | 1   | 1   | 0   | 0   | 0   | MA1 | MA0 | R/W 0 | А           |
| Divider byte 1 (DB1)  | 0   | N14 | N13 | N12 | N11 | N10 | N9  | N8    | А           |
| Divider byte 2 (DB2)  | N7  | N6  | N5  | N4  | N3  | N2  | N1  | N0    | А           |
| Control byte (CB)     | 1   | СР  | T2  | T1  | T0  | RSA | RSB | os    | А           |
| Band switch byte (BB) | Χ   | Х   | Х   | Х   | BS4 | BS3 | BS2 | BS1   | А           |

**Table 3. Description of Data Symbol** 

| SYMBOL     |                                                      |                                                                                      | DEFAULT             |                          |                  |  |
|------------|------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------|--------------------------|------------------|--|
| MA1, MA0   | Address set bits (see Ta                             | ddress set bits (see Table 4)                                                        |                     |                          |                  |  |
| N14N0      | Programmable counter                                 | set bits                                                                             | N=N14*2             | ^14+N13*2^13++N1*2+N0    | Nn = 0           |  |
| CP         | Charge pump current se                               | et bit                                                                               | 60 μA (Cl           | P=0) 280 μA (CP=1)       | CP = 1           |  |
| T2, T1, T0 | Test bits (see table 5)                              |                                                                                      | Normal M            | lode: T2=0, T1=0, To=1/0 | T2=0, T1=0, T0=1 |  |
| RSA, RSB   | Reference divider ratio                              | selection bit                                                                        | s (see Table 6)     |                          | RSA=0, RSB=1     |  |
| os         | Tuning amplifier control                             | ifier control bit Tuning voltage on (OS=0) Tuning voltage off, high impedance (OS=1) |                     | OS=0                     |                  |  |
| BS4BS1     | Band switch ports control<br>Band selection by BS1,2 |                                                                                      | BSn=0:O<br>'t care) | FF BSn=1:ON              | BSn=0            |  |
|            |                                                      | BS1                                                                                  | BS2                 | BS4                      |                  |  |
|            | VHF-LO                                               | 1                                                                                    | 0                   | 0                        |                  |  |
|            | VHF-HI                                               | Χ                                                                                    | 1                   | 0                        |                  |  |
|            | UHF                                                  | Χ                                                                                    | Χ                   | 1                        |                  |  |
| Х          | Don't care                                           |                                                                                      |                     |                          |                  |  |

**Table 4. Address Selection** 

| VOLTAGE APPLIED ON CE INPUT                | MA1 | MAO |
|--------------------------------------------|-----|-----|
| 0 V to 0.1 V <sub>CC</sub>                 | 0   | 0   |
| Always valid                               | 0   | 1   |
| 0.4 V <sub>CC</sub> to 0.6 V <sub>CC</sub> | 1   | 0   |
| 0.9 V <sub>CC</sub> to V <sub>CC</sub>     | 1   | 1   |



### I<sup>2</sup>C bus mode (continued)

Table 5. Test Bits (see Note 7)

| T2 | T1 | T0 | FUNCTION                                                  |                   |
|----|----|----|-----------------------------------------------------------|-------------------|
| 0  | 0  | 0  | Normal operation                                          |                   |
| 0  | 0  | 1  | Normal operation                                          | Default           |
| 0  | 1  | Х  | Charge pump off                                           |                   |
| 1  | 1  | 0  | Charge pump sink                                          |                   |
| 1  | 1  | 1  | Charge pump source                                        |                   |
| 1  | 0  | 0  | Reference counter output is available on ADC pin.         | Not available ADC |
| 1  | 0  | 1  | Main counter output is available on ADC pin (see Note 7). | Not available ADC |

NOTES: 6. Not used for other bit-patterns.

7. Main counter input is bypassed 1.8 and 1.32, 1/33 prescaler from oscillator, at this mode. (F<sub>OSC</sub> ≤ 4 MHz)

**Table 6. Ratio Select Bits** 

| RSA | RSB | REFERENCE DIVIDER<br>RATIO |
|-----|-----|----------------------------|
| Х   | 0   | 640                        |
| 0   | 1   | 1024                       |
| 1   | 1   | 512                        |

# $I^2C$ read mode (R/W = 1)

**Table 7. Read Data Format** 

|                    | MSB |    |   |   |   |     |     | LSB   | ACKNOWLEDGE |
|--------------------|-----|----|---|---|---|-----|-----|-------|-------------|
| Address byte (ADB) | 1   | 1  | 0 | 0 | 0 | MA1 | MA0 | R/W=1 | А           |
| Status byte (SB)   | POR | FL | 1 | 1 | 1 | A2  | A1  | A0    | А           |

**Table 8. Description of Data Symbol** 

| SYMBOL   |                                                                                     | DEFAULT                           |         |
|----------|-------------------------------------------------------------------------------------|-----------------------------------|---------|
| MA1, MA0 | Address set bits (see Table                                                         |                                   |         |
| POR      | Power-on reset flag POR set: power on POR reset: end-of-data transmission procedure |                                   | POR = 1 |
| FL       | In-lock flag                                                                        | PLL lock (FL = 1) Unlock (FL = 0) |         |
| A2A0     | Digital data of ADC (see Ta                                                         |                                   |         |

Table 9. ADC Level

| VOLTAGE APPLIED ON ADC INPUT                | A2 | A1 | A0 |
|---------------------------------------------|----|----|----|
| 0.6 V to V <sub>CC</sub>                    | 1  | 0  | 0  |
| 0.45 V <sub>CC</sub> to 0.6 V <sub>CC</sub> | 0  | 1  | 1  |
| 0.3 V <sub>CC</sub> to 0.45 V <sub>CC</sub> | 0  | 1  | 0  |
| 0.15 V <sub>CC</sub> to 0.3 V <sub>CC</sub> | 0  | 0  | 1  |
| 0 V <sub>CC</sub> to 0.15 V <sub>CC</sub>   | 0  | 0  | 0  |



# I<sup>2</sup>C read mode (R/W = 1) (continued)



Figure 12. I<sup>2</sup>C Timing Chart

#### **APPLICATION INFORMATION**



NOTE 8: This application information is advisory and performance-check is required at actual application circuits.

Figure 13. Reference Measurement Circuit



### **APPLICATION INFORMATION**

# component values for measurement circuit

| PARTS NAME | VALUE               | PARTS NAME | VALUE  |
|------------|---------------------|------------|--------|
| U1         | SN761672A           | C1         | 1 pF   |
| VC1        | 1T363A              | C2         | 1 pF   |
| VC2        | 1T363A              | C3         | 47 pF  |
| VC3        | 1T363A              | C4         | 2 pF   |
| L1         | Diameter 3.0 mm 8T  | C5         | 3 pF   |
| L2         | Diameter 2.4 mm 4T  | C6         | 86 pF  |
| L3         | Diameter 3.0 mm 2T  | C7         | 1.5 pF |
| L4         | Diameter 2.0 mm 3T  | C8         | 1.5 pF |
| L9         | Diameter 2.4 mm 15T | C9         | 1.5 pF |
| L10        | Diameter 2.4 mm 15T | C10        | 1.5 pF |
| X1         | X'tal 4 MHz         | C11        | 100 pF |
| R1         | 33 kΩ               | C12        | 12 pF  |
| R2         | 33 kΩ               | C13        | 2.2 nF |
| R5         | 33 kΩ               | C14        | 2.2 nF |
| R7         | 22 kΩ               | C16        | 2.2 nF |
| R8         | 33 kΩ               | C17        | 2.2 nF |
| R9         | 22 kΩ               | C18        | 0.1 μF |
| R16        | 330 Ω               | C20        | 2.2 nF |
| R17        | 330 Ω               | C21        | 2.2 nF |
| R18        | 330 Ω               | C22        | 2.2 nF |
| R21        | 0 Ω                 | C24        | 5 pF   |
| R19        | 330 Ω               | C33        | 27 pF  |
| R32        | 56 Ω                | C35        | 2.2 nF |
| R33        | 22 kΩ               | C37        | 2.2 nF |
|            |                     | C38        | 2.2 nF |
|            |                     | C39        | 2.2 nF |
|            |                     | C50        | 3 pF   |
|            |                     | C65        | 2.2 nF |
|            |                     | C70        | 2.2 nF |
|            |                     | C75        | 10 pF  |

#### **APPLICATION INFORMATION**

#### test circuit



Figure 14. Measurement Circuit of Conversion Gain



Figure 15. Noise Figure Measurement Circuit



Figure 16. 1% Cross Modulation Distortion Measurement Circuit



### **TYPICAL CHARACTERISTICS**

# S-parameter





Figure 17

Figure 18



Figure 19

### TYPICAL CHARACTERISTICS



Figure 20. Band Switch Driver Output Voltage





### PACKAGE OPTION ADDENDUM

10-Oct-2013

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)      |                  | (3)           |              | (4/5)          |         |
| SN761672ADA      | OBSOLETE | TSSOP        | DA      | 32   |         | TBD      | Call TI          | Call TI       | 0 to 70      | SN761672A      |         |
| SN761672ADAR     | OBSOLETE | TSSOP        | DA      | 32   |         | TBD      | Call TI          | Call TI       | 0 to 70      | SN761672A      |         |
| SN761672ADARG4   | OBSOLETE | TSSOP        | DA      | 32   |         | TBD      | Call TI          | Call TI       | 0 to 70      | SN761672A      |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>