## INTEGRATED CIRCUITS

# DATA SHEET



# SAA7706H Car radio Digital Signal Processor (DSP)

Product specification
File under Integrated Circuits, IC01

2001 Mar 05





# Car radio Digital Signal Processor (DSP)

## **SAA7706H**

| CONTENT      | rs .                                                                       | 8.13             | I <sup>2</sup> C-bus control (pins SCL and SDA)                                            |
|--------------|----------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------|
| 1            | FEATURES                                                                   | 8.14<br>8.14.1   | Digital serial inputs/outputs and SPDIF inputs<br>General description digital serial audio |
| 1.1          | Hardware                                                                   | 0.1              | inputs/outputs                                                                             |
| 1.2          | Software                                                                   | 8.14.2           | General description SPDIF inputs (SPDIF1 and                                               |
| 2            | APPLICATIONS                                                               |                  | SPDIF2)                                                                                    |
|              |                                                                            | 8.14.3           | Digital data stream formats                                                                |
| 3            | GENERAL DESCRIPTION                                                        | 8.15             | RDS demodulator (pins RDS_CLOCK                                                            |
| 4            | QUICK REFERENCE DATA                                                       | 0.4=.4           | and RDS_DATA)                                                                              |
| 5            | ORDERING INFORMATION                                                       | 8.15.1           | Clock and data recovery                                                                    |
| 6            | BLOCK DIAGRAM                                                              | 8.15.2<br>8.15.3 | Timing of clock and data signals Buffering of RDS data                                     |
| 7            | PINNING                                                                    | 8.15.4           | Buffer interface                                                                           |
| 8            | FUNCTIONAL DESCRIPTION                                                     | 8.16             | DSP reset                                                                                  |
|              |                                                                            | 8.17             | Test mode connections (pins TSCAN, RTCB                                                    |
| 8.1<br>8.1.1 | Analog front-end The realization of common mode input with AIC             |                  | and SHTCB)                                                                                 |
| 8.1.2        | Realization of the auxiliary input with volume                             | 9                | I <sup>2</sup> C-BUS FORMAT                                                                |
|              | control                                                                    | 9.1              | Addressing                                                                                 |
| 8.1.3        | Realization of the FM input control                                        | 9.2              | Slave address (pin A0)                                                                     |
| 8.1.4        | Pins VDACN1, VDACN2 and VDACP                                              | 9.3              | Write cycles                                                                               |
| 8.1.5        | Pin VREFAD                                                                 | 9.4              | Read cycles                                                                                |
| 8.1.6        | Supply of the analog inputs                                                | 9.5              | SAA7706H hardware registers                                                                |
| 8.2          | The signal audio path for input signals CD,                                | 9.5.1            | SAA7706H DSPs registers                                                                    |
|              | TAPE, AUX, PHONE, NAV and AM                                               | 9.6              | I <sup>2</sup> C-bus memory map specification                                              |
| 8.3<br>8.4   | Signal path for level information Signal path from FM_MPX input to IAC and | 10               | LIMITING VALUES                                                                            |
| 0.4          | stereo decoder                                                             | 11               | THERMAL CHARACTERISTICS                                                                    |
| 8.4.1        | Noise level                                                                | 12               | CHARACTERISTICS                                                                            |
| 8.4.2        | Mono or stereo switching                                                   | 13               | RDS AND I <sup>2</sup> S-BUS TIMING                                                        |
| 8.4.3        | The automatic lock system                                                  |                  |                                                                                            |
| 8.5          | DCS clock                                                                  | 14               | I <sup>2</sup> C-BUS TIMING                                                                |
| 8.6          | The Interference Absorption Circuit (IAC)                                  | 15               | SOFTWARE DESCRIPTION                                                                       |
| 8.6.1        | General description                                                        | 16               | APPLICATION DIAGRAM                                                                        |
| 8.7<br>8.7.1 | The Filter Stream DAC (FSDAC) Interpolation filter                         | 17               | PACKAGE OUTLINE                                                                            |
| 8.7.2        | Noise shaper                                                               | 18               | SOLDERING                                                                                  |
| 8.7.3        | Function of pin POM                                                        | 18.1             | Introduction to soldering surface mount                                                    |
| 8.7.4        | Power-off plop suppression                                                 | 10.1             | packages                                                                                   |
| 8.7.5        | Pin VREFDA for internal reference                                          | 18.2             | Reflow soldering                                                                           |
| 8.7.6        | Supply of the filter stream DAC                                            | 18.3             | Wave soldering                                                                             |
| 8.8          | Clock circuit and oscillator                                               | 18.4             | Manual soldering                                                                           |
| 8.8.1        | Supply of the crystal oscillator                                           | 18.5             | Suitability of surface mount IC packages for                                               |
| 8.9          | The phase-locked loop circuit to generate the                              |                  | wave and reflow soldering methods                                                          |
|              | DSPs and other clocks                                                      | 19               | DATA SHEET STATUS                                                                          |
| 8.10         | Supply of the digital part (V <sub>DDD3V1</sub> to V <sub>DDD3V4</sub> )   | 20               | DEFINITIONS                                                                                |
| 8.11<br>8.12 | CL_GEN, audio clock recovery block<br>External control pins                | 21               | DISCLAIMERS                                                                                |
| 8.12.1       | DSP1                                                                       |                  |                                                                                            |
| 8.12.2       | DSP2                                                                       | 22               | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS                                            |

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

#### 1 FEATURES

#### 1.1 Hardware

- 5-bitstream 3rd-order sigma-delta Analog-to-Digital Converters (ADCs) with anti-aliasing broadband input filter
- 1-bitstream 1st-order sigma-delta ADC with anti-aliasing broadband input filter
- 4-bitstream Digital-to-Analog Converters (DACs) with 128-fold oversampling and noise shaping
- Integrated semi-digital filter; no external post filter required for DAC
- Dual media support: allowing separate front-seat and rear-seat signal sources and separate control
- · Simultaneous radio and audio processing
- · Digital FM stereo decoder
- · Digital FM interference suppression
- RDS demodulation via separate ADC; with buffered output option
- Two mono Common-Mode Rejection Ratio (CMRR) input stages for voice signals from phone and navigation inputs
- Phone and navigation mixing at DAC front outputs
- Two stereo CMRR input stages (CD-walkman and CD-changer etc.)
- · Analog single-ended TAPE and AUX input
- Separate AM-left and AM-right inputs in the event of use of external AM stereo decoder
- One digital input: I<sup>2</sup>S-bus or LSB-justified format
- · Two digital inputs: SPDIF format
- Co-DSP support via I2S-bus or LSB-justified format
- · Audio output short-circuit protected
- I<sup>2</sup>C-bus controlled (including fast mode)
- MOST bus interfacing (details in separate manual)
- Phase-locked loop derives the internal clocks from one common fundamental crystal oscillator
- Combined AM/FM level input
- Pin compatible with SAA7705 and SAA7708
- All digital inputs are tolerant of 5 V input levels
- · All analog inputs have high GSM immunity
- Low number of external components required
- –40 to +85 °C operating temperature range

· Easy applicable.

## 1.2 Software

- Improved FM weak signal processing
- Integrated 19 kHz MPX filter; de-emphasis and stereo detection
- Electronic adjustments: FM or AM level, FM channel separation, Dolby®<sup>(1)</sup> level
- Baseband audio processing (treble, bass, balance, fader and volume)
- Four channel 5-band parametric equalizer
- 9-bands mono audio spectrum analyzer
- Extended beep functions with tone sequencer for phone rings
- Large volume jumps e-power interpolated to prevent zipper noise
- Dual media support; allowing separate front-seat and rear-seat signal sources and separate control
- Dynamic loudness or bass boost
- · Audio level monitor
- Tape equalization and Music Search System (MSS) detection for tape
- Dolby-B tape noise reduction (at 44.1 kHz only)
- Dynamics compression available in all modes
- · CD de-emphasis processing
- Voice-over possibility for phone and navigation signals
- Improved AM signal processing
- Digital AM CQUAM stereo decoder (not in all rom\_codes available)
- Digital AM interference suppression
- · Soft audio mute
- RDS update processing: pause detection, mute and signal-quality sensor-freeze
- · General purpose tone generator
- (1) Dolby Available only to licensees of Dolby Laboratories Licensing Corporation, San Francisco, CA94111, USA, from whom licensing and application information must be obtained. Dolby is a registered trade-mark of Dolby Laboratories Licensing Corporation.



2001 Mar 05

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

- Noise generator allows for frequency response measurements
- · Boot-up ROM for fast start-up
- Signal level, noise and multipath detection for AM or FM signal quality information
- AM co-channel and adjacent channel detection (not in all rom\_codes available).

### 2 APPLICATIONS

· High-end car radio systems.

#### 3 GENERAL DESCRIPTION

The SAA7706H performs all the signal functions in front of the power amplifiers and behind the car radio tuner AM and FM outputs and the CD, tape and phone inputs. These functions are:

- · Interference absorption
- Stereo decoding for FM and AM (stereo)

- RDS-demodulation
- FM and AM weak signal processing (soft mute, sliding stereo and high cut)
- Dolby-B tape noise reduction
- · CD de-emphasis function
- Audio controls for volume, balance, fader, tone and dynamics compression.

Some functions have been implemented in hardware (FM stereo decoder, RDS-demodulator and FM Interference Absorption Circuit (IAC) and are not freely programmable.

Digital audio signals from external sources with the Philips I<sup>2</sup>S-bus and the LSB-justified 16, 18, 20 and 24 bits format or SPDIF format are accepted.

The big advantage of this SAA7706H device is the 'dual media support'; this enables independent front seat and rear seat audio sources and control.

## 4 QUICK REFERENCE DATA

| SYMBOL                        | PARAMETER                                                                                                                 | CONDITIONS                                                                                      | MIN. | TYP.     | MAX.  | UNIT |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|----------|-------|------|
| Supplies                      | 1                                                                                                                         | -                                                                                               | '    | <b>'</b> | 1     | •    |
| $V_{DD}$                      | operating supply voltage $ \begin{array}{c} \text{all V}_{DD} \text{ pins with respect} \\ \text{to V}_{SS} \end{array} $ |                                                                                                 | 3    | 3.3      | 3.6   | V    |
| I <sub>DDD</sub>              | supply current of the digital part                                                                                        | DSP1 at 50 MHz; DSP2<br>at 62.9 MHz                                                             | _    | 110      | 150   | mA   |
| I <sub>DDA</sub>              | supply current of the analog part                                                                                         | zero input and output signal                                                                    | _    | 40       | 60    | mA   |
| P <sub>tot</sub>              | total power dissipation                                                                                                   | DSP1 at 50 MHz; DSP2<br>at 62.9 MHz                                                             | _    | 540      | 750   | mW   |
| FM_MPX input                  |                                                                                                                           | •                                                                                               | •    |          | •     |      |
| V <sub>i(con)(max)(rms)</sub> | maximum conversion input level (RMS value)                                                                                | THD < 1%;<br>VOLFM = 00H                                                                        | 0.33 | 0.368    | _     | V    |
| THD                           | total harmonic distortion                                                                                                 | input signal 0.368 V                                                                            | _    | -70      | -65   | dB   |
|                               |                                                                                                                           | (RMS) at 1 kHz;<br>bandwidth = 19 kHz;<br>VOLFM = 00H                                           | _    | 0.03     | 0.056 | %    |
| S/N                           | signal-to-noise ratio input stereo                                                                                        | input signal at 1 kHz;<br>bandwidth = 40 kHz;<br>0 dB reference = 0.368 V<br>(RMS); VOLFM = 00H | 75   | 81       | _     | dB   |
| CD, TAPE, AUX                 | K and AM inputs                                                                                                           |                                                                                                 |      |          |       |      |
| V <sub>i(con)(max)(rms)</sub> | maximum conversion input level (RMS value)                                                                                | THD < 1%                                                                                        | 0.6  | 0.66     | _     | V    |

# Car radio Digital Signal Processor (DSP)

SAA7706H

| SYMBOL            | PARAMETER                                        | CONDITIONS                                                                        | MIN. | TYP.    | MAX. | UNIT |
|-------------------|--------------------------------------------------|-----------------------------------------------------------------------------------|------|---------|------|------|
| THD               | total harmonic distortion                        | input signal 0.55 V<br>(RMS) at 1 kHz;<br>bandwidth = 20 kHz                      | _    | -85     | -75  | dB   |
| S/N               | signal-to-noise ratio                            | input signal at 1 kHz;<br>bandwidth = 20 kHz;<br>0 dB reference = 0.55 V<br>(RMS) | 85   | 90      | _    | dB   |
| FSDAC             |                                                  |                                                                                   |      |         |      |      |
| (THD + N)/S       | total harmonic distortion-plus-noise to          | at 0 dB                                                                           | _    | -90     | -85  | dB   |
|                   | signal ratio (measured with system one)          | at -60 dB; A-weighted                                                             | _    | -37     | _    | dB   |
| S/N               | signal-to-noise ratio (measured with system one) | code = 0; A-weighted                                                              | _    | 105     | _    | dB   |
| Crystal oscilla   | tor                                              |                                                                                   | ·    |         | · ·  |      |
| f <sub>xtal</sub> | crystal frequency                                |                                                                                   | _    | 11.2896 | _    | MHz  |

## 5 ORDERING INFORMATION

| TYPE     |       | PACKAGE                                                                                      |          |  |  |  |  |
|----------|-------|----------------------------------------------------------------------------------------------|----------|--|--|--|--|
| NUMBER   | NAME  | DESCRIPTION                                                                                  | VERSION  |  |  |  |  |
| SAA7706H | QFP80 | plastic quad flat package; 80 leads (lead length 1.95 mm); body $14 \times 20 \times 2.8$ mm | SOT318-2 |  |  |  |  |

Philips Semiconductors

# **BLOCK DIAGRAM**



# Car radio Digital Signal Processor (DSP)

SAA7706H

## 7 PINNING

| VDACP  1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SYMBOL              | PIN | PIN TYPE     | DESCRIPTION                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|--------------|---------------------------------------------------------------------------------------|
| LEVEL input pin; via this pin the level of the FM signal or level of the AM signal is fed to the DSP1; the level information is used in the DSP1 for AM signal is fed to the DSP1; the level information is used in the DSP1 for AM signal is fed to the DSP1; the level information is used in the DSP1 for AM signal is processing in the DSP1 for AM signal is fed to the DSP1; the level information is used in the DSP1 for AM signal is fed to the DSP1; the level information is used in the DSP1 for AM signal is graph for a processing in the DSP1 for AM signal is graph for a processing in the DSP1; the level information is used in the DSP1 for AM signal is graph for a processing in the DSP1; the level of the AM signal or level of the AM signal is graph for a processor in the DSP1; the level information is used in the DSP1.  RRV 6 apio rear; left audio output of the QFSDAC  VSSA2 10 vssco ground supply analog part of the QFSDAC and SPDIF bitslicer  VDDA2 11 vddco positive supply analog part of the QFSDAC and SPDIF bitslicer  VREFDA 12 apio voltage reference of the analog part of QFSDAC  CD_R_GND 14 apio common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used  DSP2_INOUT2 15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag) l <sup>2</sup> C-bus configurable flows in the DSP2.  DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) l <sup>2</sup> C-bus configurable DSP2_INOUT3 18 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) l <sup>2</sup> C-bus configurable DSP2_INOUT3 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) l <sup>2</sup> C-bus configurable DSP2_INOUT3 19 bpts5thdt5v flag input/outpu                                                                                                                          | VDACP               | 1   | apio         | positive reference voltage ADC1, ADC2, ADC3 and level-ADC                             |
| AM signal is fed to the DSP1; the level information is used in the DSP1 for dynamic signal processing  NAV_GND 4 apio gsmcap common mode reference input pin of the navigation signal (pin AM_L/NAV)  POM 5 apio power-on mute of the QFSDAC; timing is determined by an external capacitor  RRV 6 apio rear; light audio output of the QFSDAC  AUX_L 7 apio left channel of analog AUX input  AUX_R 8 apio rear; left audio output of the QFSDAC  AUX_L 9 apio rear; left audio output of the QFSDAC  AUX_BRU 9 apio rear; left audio output of the QFSDAC  VSSA2 10 vssco ground supply analog part of the QFSDAC and SPDIF bitslicer  VSSA2 11 vddco positive supply analog part of the QFSDAC and SPDIF bitslicer  VREFDA 12 apio voltage reference of the analog part of QFSDAC  FRV 13 apio front; right audio output of the QFSDAC and SPDIF bitslicer  VREFDA 14 apio common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used  DSP2_INOUT2 15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable flux  FILV 16 apio front; left audio voltage output of the QFSDAC  DSP2_INOUT3 18 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 25 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v                                                                                                                                                                       | VDACN1              | 2   | apio         | ground reference voltage ADC1                                                         |
| POM 5 apio power-on mute of the QFSDAC; timing is determined by an external capacitor  RRV 6 apio rear; right audio output of the QFSDAC  AUX_L 7 apio left channel of analog AUX input  AUX_R 8 apio right channel of analog AUX input  RLV 9 apio rear; left audio output of the QFSDAC  VSSA2 10 vssco ground supply analog part of the QFSDAC and SPDIF bitslicer  VDDA2 111 vddco positive supply analog part of the QFSDAC and SPDIF bitslicer  VREFDA 12 apio voltage reference of the analog part of QFSDAC  FRV 13 apio front; right audio output of the QFSDAC and SPDIF bitslicer  VREFDA 14 apio voltage reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used  DSP2_INOUT2 15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT3 18 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT5 20 bpts5thd5v SYSCLK output (256f <sub>8</sub> )  TP1 21 ipthdt5v Syscus see ground supply (peripheral cells only)  VDDD3077 22 vdde positive supply (peripheral cells only)  SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF1 via I²C-bus bit  SPDIF2 34 apio SPDIF input 2; can be selected instead of SPDIF2 via I²C-bus bit  SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bit  SPDIF3 26 ipthdt5v digital CD-source left-right data input; I²S-bus or LSB-justified format  CD_CLK 29 ipthdt5v digital CD-s                                                                                                                                                           | LEVEL               | 3   | apio gsmcap  | AM signal is fed to the DSP1; the level information is used in the DSP1 for           |
| RRV 6 apio rear; right audio output of the QFSDAC  AUX_L 7 apio left channel of analog AUX input  AUX_R 8 apio right channel of analog AUX input  RLV 9 apio rear; left audio output of the QFSDAC  VSSA2 10 vssco ground supply analog part of the QFSDAC and SPDIF bitslicer  VDDA2 11 vddco positive supply analog part of the QFSDAC and SPDIF bitslicer  VREFDA 12 apio voltage reference of the analog AUX input  RLV 13 apio voltage reference of the analog part of QFSDAC  CD_R_GND 14 apio common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used  DSP2_INOUT2 15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable  FLV 16 apio front; left audio voltage output of the QFSDAC  DSP2_INOUT3 18 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v for test purpose only; this pin may be left open or connected to ground  VDDDAY7 22 vdde positive supply (peripheral cells only)  VSSD3V7 23 vsse ground supply (peripheral cells only)  VSSD3V7 23 vsse ground supply (peripheral cells only)  VSSD3V7 24 apio SPDIF input 2; can be selected instead of SPDIF1 via I²C-bus bit  SPDIF1 25 apio SPDIF input 2; can be selected instead of SPDIF2 via I²C-bus bit  SPDIF1 25 apio SPDIF input 2; can be selected instead of SPDIF2 via I²C-bus bit  SPDIF1 25 apio SPDIF input 2; can be selected instead of SPDIF2 via I²C-bus bit  SPDIF1 25 apio SPD                                                                                                                                                                      | NAV_GND             | 4   | apio gsmcap  | common mode reference input pin of the navigation signal (pin AM_L/NAV)               |
| AUX_L 7 apio left channel of analog AUX input  AUX_R 8 apio right channel of analog AUX input  RLV 9 apio rear; left audio output of the QFSDAC  VSSA2 10 vssco ground supply analog part of the QFSDAC and SPDIF bitslicer  VDDA2 11 vddco positive supply analog part of the QFSDAC and SPDIF bitslicer  VREFDA 12 apio voltage reference of the analog part of GFSDAC  FRV 13 apio front; right audio output of the QFSDAC  CD_R_GND 14 apio common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used  DSP2_INOUT2 15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag) i²C-bus configurable  FLV 16 apio front; left audio voltage output of the QFSDAC  SP2_INOUT1 17 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) i²C-bus configurable  DSP2_INOUT3 18 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) i²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) i²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) i²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) i²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) i²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v for test purpose only; this pin may be left open or connected to ground  VDDD3V7 22 vdde positive supply (peripheral cells only)  VSSDBV7 23 vsse ground supply (peripheral cells only)  VSSDBV7 23 vsse ground supply (peripheral cells only)  SPDIF1 25 apio SPDIF input 2; can be selected instead of SPDIF1 via i²C-bus bit  SYSFS 26 ipthdt5v digital CD-source word select input; i²S-bus or LSB-justified format  CD_CMS 27 ipthdt5v digital CD-source left-right data input; i²S-bus or LSB-justified format  CD_CATA 28 bpts10thdt5v digital CD-source clock input i²S-bus receiver; for example headphone or subwoofer  IIS_IN1 31 ipthdt5v data 1 input for external i²S-bus transmitter; e.g. audio co-processor  IIS_I                                                                                                                                                                      | POM                 | 5   | apio         |                                                                                       |
| AUX_R RLV 9 apio right channel of analog AUX input RLV 9 apio rear; left audio output of the QFSDAC Vssa2 10 vssco ground supply analog part of the QFSDAC and SPDIF bitslicer VDDA2 11 vddco positive supply analog part of the QFSDAC and SPDIF bitslicer VREFDA 12 apio voltage reference of the analog part of QFSDAC RFV 13 apio front; right audio output of the QFSDAC CD_R_GND 14 apio common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used DSP2_INOUT2 15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable FLV 16 apio front; left audio voltage output of the QFSDAC DSP2_INOUT1 17 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT3 18 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT3 18 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT5 DSP2_INOUT5 18 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT6 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT7 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT7 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT5 19 bpts5thdt5v flag input/output 6 the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT5 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_I                                                                                                                                                                      | RRV                 | 6   | apio         | rear; right audio output of the QFSDAC                                                |
| RLV         9         apio         rear; left audio output of the QFSDAC           V <sub>SSA2</sub> 10         vssco         ground supply analog part of the QFSDAC and SPDIF bitslicer           V <sub>DDA2</sub> 11         vddoo         positive supply analog part of the QFSDAC and SPDIF bitslicer           VREFDA         12         apio         voltage reference of the analog part of QFSDAC           FRV         13         apio         front; right audio output of the QFSDAC           CD_R_GND         14         apio         common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used           DSP2_INOUT2         15         bptsSthdt5v         flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable           DSP2_INOUT3         16         apio         front; left audio voltage output of the QFSDAC           DSP2_INOUT3         18         bptsSthdt5v         flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable           DSP2_INOUT3         18         bptsSthdt5v         flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable           DSP2_INOUT4         19         bptsSthdt5v         flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable           DSP2_INOUT4         19         bptsSthdt5v         flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus config                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | AUX_L               | 7   | apio         | left channel of analog AUX input                                                      |
| VSSA2         10         vssco         ground supply analog part of the QFSDAC and SPDIF bitslicer           VDDA2         11         vddco         positive supply analog part of the QFSDAC and SPDIF bitslicer           VREFDA         12         apio         voltage reference of the analog part of QFSDAC           FRV         13         apio         front; right audio output of the QFSDAC           CD_RGND         14         apio         common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used           DSP2_INOUT2         15         bpts5thdt5v         flag input/output 2 of the DSP2-core (DSP2-flag) l²C-bus configurable           FLV         16         apio         front; left audio voltage output of the QFSDAC           DSP2_INOUT1         17         bpts5thdt5v         flag input/output 1 of the DSP2-core (DSP2-flag) l²C-bus configurable           DSP2_INOUT3         18         bpts5thdt5v         flag input/output 3 of the DSP2-core (DSP2-flag) l²C-bus configurable           DSP2_INOUT4         19         bpts5thdt5v         flag input/output 4 of the DSP2-core (DSP2-flag) l²C-bus configurable           DSP2_INOUT4         19         bpts5thdt5v         flag input/output 4 of the DSP2-core (DSP2-flag) l²C-bus configurable           DSP2_INOUT4         19         bpts5thdt5v         flag input/output 3 of the D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AUX_R               | 8   | apio         | right channel of analog AUX input                                                     |
| VDDA2         11         vddco         positive supply analog part of the QFSDAC and SPDIF bitslicer           VREFDA         12         apio         voltage reference of the analog part of QFSDAC           FRV         13         apio         front; right audio output of the QFSDAC           CD_R_GND         14         apio         common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used           DSP2_INOUT2         15         bpts5thdt5v         flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable           FLV         16         apio         front; left audio voltage output of the QFSDAC           DSP2_INOUT1         17         bpts5thdt5v         flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable           DSP2_INOUT3         18         bpts5thdt5v         flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable           DSP2_INOUT4         19         bpts5thdt5v         flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable           DSP2_INOUT4         19         bpts5thdt5v         flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable           DSP2_INOUT4         19         bpts5thdt5v         flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable           DSP2_INOUT5         19         bpts5thdt5v         flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RLV                 | 9   | apio         | rear; left audio output of the QFSDAC                                                 |
| VREFDA 12 apio voltage reference of the analog part of QFSDAC FRV 13 apio front; right audio output of the QFSDAC CD_R_GND 14 apio common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used DSP2_INOUT2 15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable FLV 16 apio front; left audio voltage output of the QFSDAC DSP2_INOUT1 17 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT5 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT6 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT6 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT6 20 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag)   <sup>2</sup> C-bus configurable DSP2_INOUT6 21 ipthdt5v for test purpose only; this pin may be left open or connected to ground VDDD3V7 22 vdde positive supply (peripheral cells only) VSSD3V7 23 vsse ground supply (peripheral cells only) VSSD3V7 23 vsse ground supply (peripheral cells only) VSSD3V7 24 apio SPDIF input 2; can be selected instead of SPDIF1 via   <sup>2</sup> C-bus bit SPDIF1 25 apio SPDIF1 input 2; can be selected instead of SPDIF2 via   <sup>2</sup> C-bus bit SPDIF1 25 | V <sub>SSA2</sub>   | 10  | vssco        | ground supply analog part of the QFSDAC and SPDIF bitslicer                           |
| FRV 13 apio front; right audio output of the QFSDAC  CD_R_GND 14 apio common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used  DSP2_INOUT2 15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable  FLV 16 apio front; left audio voltage output of the QFSDAC  DSP2_INOUT1 17 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v SYSCLK output (256f <sub>8</sub> )  TP1 21 ipthdt5v for test purpose only; this pin may be left open or connected to ground  VDDD3V7 22 vdde positive supply (peripheral cells only)  VSSD3V7 23 vsse ground supply (peripheral cells only)  SPDIF2 24 apio SPDIF input 2; can be selected instead of SPDIF1 via I²C-bus bit  SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bit  SYSFS 26 ipthdt5v system f <sub>8</sub> clock input  CD_WS 27 ipthdt5v digital CD-source word select input; I²S-bus or LSB-justified format  CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; I²S-bus or LSB-justified format  CD_CLK 29 ipthdt5v digital CD-source clock input I²S-bus receiver; for example headphone or subwoofer  IIS_IN1 31 ipthdt5v data 1 input for external I²S-bus transmitter; e.g. audio co-processor  IIS_IN2 32 ipthdt5v data 2 input for external I²S-bus transmitter; e.g. audio co-processor  IIS_WS 33 ots10ct5v data 1 output for external I²S-bus receiver; for example headphone or subwoofer                                                                                                                                                                                                                                                                                                                                                                                                                      | $V_{DDA2}$          | 11  | vddco        | positive supply analog part of the QFSDAC and SPDIF bitslicer                         |
| CD_R_GND  14 apio common-mode reference input pin for analog CD_R or TAPE_R in the event of separated ground reference pins for left and right are used  DSP2_INOUT2  15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable  FLV flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT1 flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT3 flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable flag input/output flag i                                                                                                                                                                      | VREFDA              | 12  | apio         | voltage reference of the analog part of QFSDAC                                        |
| event of separated ground reference pins for left and right are used DSP2_INOUT2 15 bpts5thdt5v flag input/output 2 of the DSP2-core (DSP2-flag) I²C-bus configurable fLV 16 apio front; left audio voltage output of the QFSDAC DSP2_INOUT1 17 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 IPS DSP2_configurable DSP2_INOUT4 IPS DSP2_configurable DSP2_INOUT4 IPS DSP2_configurable DSP2_INOUT4 IPS DSP2_configurable IPS DSP2_INOUT4 IPS DSP2_I                                                                                                                                                                      | FRV                 | 13  | apio         | front; right audio output of the QFSDAC                                               |
| FLV 16 apio front; left audio voltage output of the QFSDAC  DSP2_INOUT1 17 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable  DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable  LOOPO 20 bpts5tht5v SYSCLK output (256f <sub>s</sub> )  TP1 21 ipthdt5v for test purpose only; this pin may be left open or connected to ground  V_DDD3V7 22 vdde positive supply (peripheral cells only)  V_SSD3V7 23 vsse ground supply (peripheral cells only)  SPDIF2 24 apio SPDIF input 2; can be selected instead of SPDIF1 via I²C-bus bit  SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bit  SYSFS 26 ipthdt5v system f <sub>s</sub> clock input  CD_WS 27 ipthdt5v digital CD-source word select input; I²S-bus or LSB-justified format  CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; I²S-bus or LSB-justified format  CD_CLK 29 ipthdt5v digital CD-source clock input I²S-bus receiver; for example headphone or subwoofer  IIS_CLK 30 ots10ct5v clock output for external I²S-bus transmitter; e.g. audio co-processor  IIS_IN1 31 ipthdt5v data 1 input for external I²S-bus receiver; for example headphone or subwoofer  IIS_NS 33 ots10ct5v word select output for external I²S-bus receiver; for example headphone or subwoofer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CD_R_GND            | 14  | apio         |                                                                                       |
| DSP2_INOUT1 17 bpts5thdt5v flag input/output 1 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable LOOPO 20 bpts5tht5v SYSCLK output (256f <sub>s</sub> ) TP1 21 ipthdt5v for test purpose only; this pin may be left open or connected to ground VDDD3V7 22 vdde positive supply (peripheral cells only) VSSD3W7 23 vsse ground supply (peripheral cells only) SPDIF2 24 apio SPDIF input 2; can be selected instead of SPDIF1 via I²C-bus bit SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bit SYSFS 26 ipthdt5v system f <sub>s</sub> clock input CD_WS 27 ipthdt5v digital CD-source word select input; I²S-bus or LSB-justified format CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; I²S-bus or LSB-justified format CD_CLK 29 ipthdt5v digital CD-source clock input I²S-bus or LSB-justified format US_CLK 30 ots10ct5v clock output for external I²S-bus receiver; for example headphone or subwoofer  IIS_IN1 31 ipthdt5v data 1 input for external I²S-bus receiver; for example headphone or subwoofer  IIS_IN2 32 ipthdt5v data 2 input for external I²S-bus receiver; for example headphone or subwoofer  IIS_WS 33 ots10ct5v data 1 output for external I²S-bus receiver; for example headphone or subwoofer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DSP2_INOUT2         | 15  | bpts5thdt5v  | flag input/output 2 of the DSP2-core (DSP2-flag) I <sup>2</sup> C-bus configurable    |
| DSP2_INOUT3 18 bpts5thdt5v flag input/output 3 of the DSP2-core (DSP2-flag) I²C-bus configurable DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable LOOPO 20 bpts5tht5v SYSCLK output (256f <sub>s</sub> ) TP1 21 ipthdt5v for test purpose only; this pin may be left open or connected to ground VDDD3V7 22 vdde positive supply (peripheral cells only) VSSD3V7 23 vsse ground supply (peripheral cells only) SPDIF2 24 apio SPDIF input 2; can be selected instead of SPDIF1 via I²C-bus bit SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bit SYSFS 26 ipthdt5v system f <sub>s</sub> clock input CD_WS 27 ipthdt5v digital CD-source word select input; I²S-bus or LSB-justified format CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; I²S-bus or LSB-justified format CD_CLK 29 ipthdt5v digital CD-source clock input I²S-bus or LSB-justified format IIS_CLK 30 ots10ct5v clock output for external I²S-bus receiver; for example headphone or subwoofer IIS_IN1 31 ipthdt5v data 1 input for external I²S-bus transmitter; e.g. audio co-processor IIS_IN2 32 ipthdt5v data 2 input for external I²S-bus receiver; for example headphone or subwoofer IIS_NS 33 ots10ct5v data 1 output for external I²S-bus receiver; for example headphone or subwoofer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | FLV                 | 16  | apio         | front; left audio voltage output of the QFSDAC                                        |
| DSP2_INOUT4 19 bpts5thdt5v flag input/output 4 of the DSP2-core (DSP2-flag) I²C-bus configurable LOOPO 20 bpts5tht5v SYSCLK output (256f <sub>s</sub> ) TP1 21 ipthdt5v for test purpose only; this pin may be left open or connected to ground V_DDD3V7 22 vdde positive supply (peripheral cells only) VSSD3V7 23 vsse ground supply (peripheral cells only) SPDIF2 24 apio SPDIF input 2; can be selected instead of SPDIF1 via I²C-bus bit SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bit SYSFS 26 ipthdt5v system f <sub>s</sub> clock input CD_WS 27 ipthdt5v digital CD-source word select input; I²S-bus or LSB-justified format CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; I²S-bus or LSB-justified format CD_CLK 29 ipthdt5v digital CD-source clock input I²S-bus or LSB-justified format IIS_CLK 30 ots10ct5v clock output for external I²S-bus transmitter; e.g. audio co-processor IIS_IN1 31 ipthdt5v data 1 input for external I²S-bus transmitter; e.g. audio co-processor IIS_IN2 32 ipthdt5v data 2 input for external I²S-bus receiver; for example headphone or subwoofer IIS_WS 33 ots10ct5v word select output for external I²S-bus receiver; for example headphone or subwoofer IIS_OUT1 34 ots10ct5v data 1 output for external I²S-bus receiver; for example headphone or subwoofer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DSP2_INOUT1         | 17  | bpts5thdt5v  | flag input/output 1 of the DSP2-core (DSP2-flag) I <sup>2</sup> C-bus configurable    |
| LOOPO 20 bpts5tht5v SYSCLK output (256f <sub>s</sub> )  TP1 21 ipthdt5v for test purpose only; this pin may be left open or connected to ground  V <sub>DDD3V7</sub> 22 vdde positive supply (peripheral cells only)  V <sub>SSD3V7</sub> 23 vsse ground supply (peripheral cells only)  SPDIF2 24 apio SPDIF input 2; can be selected instead of SPDIF1 via l²C-bus bit  SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF2 via l²C-bus bit  SYSFS 26 ipthdt5v system f <sub>s</sub> clock input  CD_WS 27 ipthdt5v digital CD-source word select input; l²S-bus or LSB-justified format  CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; l²S-bus or LSB-justified format  CD_CLK 29 ipthdt5v digital CD-source clock input l²S-bus or LSB-justified format  CD_CLK 30 ots10ct5v clock output for external l²S-bus receiver; for example headphone or subwoofer  IIS_IN1 31 ipthdt5v data 1 input for external l²S-bus transmitter; e.g. audio co-processor  IIS_IN2 32 ipthdt5v data 2 input for external l²S-bus receiver; for example headphone or subwoofer  IIS_NS 33 ots10ct5v word select output for external l²S-bus receiver; for example headphone or subwoofer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DSP2_INOUT3         | 18  | bpts5thdt5v  | flag input/output 3 of the DSP2-core (DSP2-flag) I <sup>2</sup> C-bus configurable    |
| TP1 21 ipthdt5v for test purpose only; this pin may be left open or connected to ground VDDD3V7 22 vdde positive supply (peripheral cells only)  VSSD3V7 23 vsse ground supply (peripheral cells only)  SPDIF2 24 apio SPDIF input 2; can be selected instead of SPDIF1 via I²C-bus bit SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bit SYSFS 26 ipthdt5v system f <sub>s</sub> clock input CD_WS 27 ipthdt5v digital CD-source word select input; I²S-bus or LSB-justified format CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; I²S-bus or LSB-justified format CD_CLK 29 ipthdt5v digital CD-source clock input I²S-bus or LSB-justified format clock output for external I²S-bus receiver; for example headphone or subwoofer  IIS_IN1 31 ipthdt5v data 1 input for external I²S-bus transmitter; e.g. audio co-processor IIS_IN2 32 ipthdt5v data 2 input for external I²S-bus receiver; for example headphone or subwoofer  IIS_OUT1 34 ots10ct5v data 1 output for external I²S-bus receiver; for example headphone or subwoofer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DSP2_INOUT4         | 19  | bpts5thdt5v  | flag input/output 4 of the DSP2-core (DSP2-flag) I <sup>2</sup> C-bus configurable    |
| VDDD3V7       22       vdde       positive supply (peripheral cells only)         VSSD3V7       23       vsse       ground supply (peripheral cells only)         SPDIF2       24       apio       SPDIF input 2; can be selected instead of SPDIF1 via I²C-bus bit         SPDIF1       25       apio       SPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bit         SYSFS       26       ipthdt5v       system f <sub>s</sub> clock input         CD_WS       27       ipthdt5v       digital CD-source word select input; I²S-bus or LSB-justified format         CD_DATA       28       bpts10thdt5v       digital CD-source clock input I²S-bus or LSB-justified format         CD_CLK       29       ipthdt5v       digital CD-source clock input I²S-bus receiver; for example headphone or subwoofer         IIS_IN1       31       ipthdt5v       data 1 input for external I²S-bus transmitter; e.g. audio co-processor         IIS_IN2       32       ipthdt5v       data 2 input for external I²S-bus transmitter; e.g. audio co-processor         IIS_WS       33       ots10ct5v       word select output for external I²S-bus receiver; for example headphone or subwoofer         IIS_OUT1       34       ots10ct5v       data 1 output for external I²S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | LOOPO               | 20  | bpts5tht5v   | SYSCLK output (256f <sub>s</sub> )                                                    |
| VSSD3V7       23       vsse       ground supply (peripheral cells only)         SPDIF2       24       apio       SPDIF input 2; can be selected instead of SPDIF1 via I²C-bus bit         SPDIF1       25       apio       SPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bit         SYSFS       26       ipthdt5v       system f <sub>s</sub> clock input         CD_WS       27       ipthdt5v       digital CD-source word select input; I²S-bus or LSB-justified format         CD_DATA       28       bpts10thdt5v       digital CD-source left-right data input; I²S-bus or LSB-justified format         CD_CLK       29       ipthdt5v       digital CD-source clock input I²S-bus or LSB-justified format         IIS_CLK       30       ots10ct5v       clock output for external I²S-bus receiver; for example headphone or subwoofer         IIS_IN1       31       ipthdt5v       data 1 input for external I²S-bus transmitter; e.g. audio co-processor         IIS_IN2       32       ipthdt5v       data 2 input for external I²S-bus receiver; for example headphone or subwoofer         IIS_WS       33       ots10ct5v       word select output for external I²S-bus receiver; for example headphone or subwoofer         IIS_OUT1       34       ots10ct5v       data 1 output for external I²S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TP1                 | 21  | ipthdt5v     | for test purpose only; this pin may be left open or connected to ground               |
| SPDIF1 24 apio SPDIF input 2; can be selected instead of SPDIF1 via I2C-bus bit SPDIF1 25 apio SPDIF input 1; can be selected instead of SPDIF2 via I2C-bus bit SYSFS 26 ipthdt5v system fs clock input CD_WS 27 ipthdt5v digital CD-source word select input; I2S-bus or LSB-justified format CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; I2S-bus or LSB-justified format CD_CLK 29 ipthdt5v digital CD-source clock input I2S-bus or LSB-justified format IIS_CLK 30 ots10ct5v clock output for external I2S-bus receiver; for example headphone or subwoofer IIS_IN1 31 ipthdt5v data 1 input for external I2S-bus transmitter; e.g. audio co-processor IIS_IN2 32 ipthdt5v data 2 input for external I2S-bus receiver; for example headphone or subwoofer IIS_WS 33 ots10ct5v word select output for external I2S-bus receiver; for example headphone or subwoofer IIS_OUT1 34 ots10ct5v data 1 output for external I2S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>DDD3V7</sub> | 22  | vdde         | positive supply (peripheral cells only)                                               |
| SPDIF125apioSPDIF input 1; can be selected instead of SPDIF2 via I²C-bus bitSYSFS26ipthdt5vsystem fs clock inputCD_WS27ipthdt5vdigital CD-source word select input; I²S-bus or LSB-justified formatCD_DATA28bpts10thdt5vdigital CD-source left-right data input; I²S-bus or LSB-justified formatCD_CLK29ipthdt5vdigital CD-source clock input I²S-bus or LSB-justified formatIIS_CLK30ots10ct5vclock output for external I²S-bus receiver; for example headphone or subwooferIIS_IN131ipthdt5vdata 1 input for external I²S-bus transmitter; e.g. audio co-processorIIS_IN232ipthdt5vdata 2 input for external I²S-bus transmitter; e.g. audio co-processorIIS_WS33ots10ct5vword select output for external I²S-bus receiver; for example headphone or subwooferIIS_OUT134ots10ct5vdata 1 output for external I²S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>SSD3V7</sub> | 23  | vsse         | ground supply (peripheral cells only)                                                 |
| SYSFS 26 ipthdt5v system f <sub>s</sub> clock input  CD_WS 27 ipthdt5v digital CD-source word select input; I <sup>2</sup> S-bus or LSB-justified format  CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; I <sup>2</sup> S-bus or LSB-justified format  CD_CLK 29 ipthdt5v digital CD-source clock input I <sup>2</sup> S-bus or LSB-justified format  IIS_CLK 30 ots10ct5v clock output for external I <sup>2</sup> S-bus receiver; for example headphone or subwoofer  IIS_IN1 31 ipthdt5v data 1 input for external I <sup>2</sup> S-bus transmitter; e.g. audio co-processor  IIS_IN2 32 ipthdt5v data 2 input for external I <sup>2</sup> S-bus transmitter; e.g. audio co-processor  IIS_WS 33 ots10ct5v word select output for external I <sup>2</sup> S-bus receiver; for example headphone or subwoofer  IIS_OUT1 34 ots10ct5v data 1 output for external I <sup>2</sup> S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SPDIF2              | 24  | apio         | SPDIF input 2; can be selected instead of SPDIF1 via I <sup>2</sup> C-bus bit         |
| CD_WS 27 ipthdt5v digital CD-source word select input; I²S-bus or LSB-justified format CD_DATA 28 bpts10thdt5v digital CD-source left-right data input; I²S-bus or LSB-justified format CD_CLK 29 ipthdt5v digital CD-source clock input I²S-bus or LSB-justified format IIS_CLK 30 ots10ct5v clock output for external I²S-bus receiver; for example headphone or subwoofer IIS_IN1 31 ipthdt5v data 1 input for external I²S-bus transmitter; e.g. audio co-processor IIS_IN2 32 ipthdt5v data 2 input for external I²S-bus transmitter; e.g. audio co-processor IIS_WS 33 ots10ct5v word select output for external I²S-bus receiver; for example headphone or subwoofer IIS_OUT1 34 ots10ct5v data 1 output for external I²S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SPDIF1              | 25  | apio         | SPDIF input 1; can be selected instead of SPDIF2 via I <sup>2</sup> C-bus bit         |
| CD_DATA28bpts10thdt5vdigital CD-source left-right data input; I2S-bus or LSB-justified formatCD_CLK29ipthdt5vdigital CD-source clock input I2S-bus or LSB-justified formatIIS_CLK30ots10ct5vclock output for external I2S-bus receiver; for example headphone or subwooferIIS_IN131ipthdt5vdata 1 input for external I2S-bus transmitter; e.g. audio co-processorIIS_IN232ipthdt5vdata 2 input for external I2S-bus transmitter; e.g. audio co-processorIIS_WS33ots10ct5vword select output for external I2S-bus receiver; for example headphone or subwooferIIS_OUT134ots10ct5vdata 1 output for external I2S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SYSFS               | 26  | ipthdt5v     | system f <sub>s</sub> clock input                                                     |
| CD_CLK  29 ipthdt5v digital CD-source clock input I <sup>2</sup> S-bus or LSB-justified format  IIS_CLK  30 ots10ct5v clock output for external I <sup>2</sup> S-bus receiver; for example headphone or subwoofer  IIS_IN1  31 ipthdt5v data 1 input for external I <sup>2</sup> S-bus transmitter; e.g. audio co-processor  IIS_IN2  32 ipthdt5v data 2 input for external I <sup>2</sup> S-bus transmitter; e.g. audio co-processor  IIS_WS  33 ots10ct5v word select output for external I <sup>2</sup> S-bus receiver; for example headphone or subwoofer  IIS_OUT1  34 ots10ct5v data 1 output for external I <sup>2</sup> S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CD_WS               | 27  | ipthdt5v     | digital CD-source word select input; I <sup>2</sup> S-bus or LSB-justified format     |
| IIS_CLK  30 ots10ct5v clock output for external I²S-bus receiver; for example headphone or subwoofer  IIS_IN1 31 ipthdt5v data 1 input for external I²S-bus transmitter; e.g. audio co-processor  IIS_IN2 32 ipthdt5v data 2 input for external I²S-bus transmitter; e.g. audio co-processor  IIS_WS 33 ots10ct5v word select output for external I²S-bus receiver; for example headphone or subwoofer  IIS_OUT1 34 ots10ct5v data 1 output for external I²S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CD_DATA             | 28  | bpts10thdt5v | digital CD-source left-right data input; I <sup>2</sup> S-bus or LSB-justified format |
| subwoofer  IIS_IN1 31 ipthdt5v data 1 input for external I2S-bus transmitter; e.g. audio co-processor  IIS_IN2 32 ipthdt5v data 2 input for external I2S-bus transmitter; e.g. audio co-processor  IIS_WS 33 ots10ct5v word select output for external I2S-bus receiver; for example headphone or subwoofer  IIS_OUT1 34 ots10ct5v data 1 output for external I2S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CD_CLK              | 29  | ipthdt5v     | digital CD-source clock input I <sup>2</sup> S-bus or LSB-justified format            |
| IIS_IN2 32 ipthdt5v data 2 input for external I <sup>2</sup> S-bus transmitter; e.g. audio co-processor IIS_WS 33 ots10ct5v word select output for external I <sup>2</sup> S-bus receiver; for example headphone or subwoofer IIS_OUT1 34 ots10ct5v data 1 output for external I <sup>2</sup> S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | IIS_CLK             | 30  | ots10ct5v    |                                                                                       |
| IIS_WS 33 ots10ct5v word select output for external I²S-bus receiver; for example headphone or subwoofer IIS_OUT1 34 ots10ct5v data 1 output for external I²S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | IIS_IN1             | 31  | ipthdt5v     | data 1 input for external I <sup>2</sup> S-bus transmitter; e.g. audio co-processor   |
| subwoofer  IIS_OUT1 34 ots10ct5v data 1 output for external I <sup>2</sup> S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | IIS_IN2             | 32  | ipthdt5v     | data 2 input for external I2S-bus transmitter; e.g. audio co-processor                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IIS_WS              | 33  | ots10ct5v    | · · · · · · · · · · · · · · · · · · ·                                                 |
| IIS_OUT2 35 ots10ct5v data 2 output for external I <sup>2</sup> S-bus receiver or co-processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IIS_OUT1            | 34  | ots10ct5v    | data 1 output for external I <sup>2</sup> S-bus receiver or co-processor              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IIS_OUT2            | 35  | ots10ct5v    | data 2 output for external I <sup>2</sup> S-bus receiver or co-processor              |

# Car radio Digital Signal Processor (DSP)

SAA7706H

| SYMBOL               | PIN | PIN TYPE     | DESCRIPTION                                                                                        |
|----------------------|-----|--------------|----------------------------------------------------------------------------------------------------|
| V <sub>DDD3V6</sub>  | 36  | vdde         | positive supply (peripheral cells only)                                                            |
| V <sub>SSD3V6</sub>  | 37  | vsse         | ground supply (peripheral cells only)                                                              |
| DSP1_IN1             | 38  | bpts10thdt5v | flag input 1 of the DSP1-core                                                                      |
| DSP1_IN2             | 39  | bpts10thdt5v | flag input 2 of the DSP1-core                                                                      |
| DSP1_OUT1            | 40  | op4mc        | flag output 1 of the DSP1-core                                                                     |
| DSP1_OUT2            | 41  | op4mc        | flag output 2 of the DSP1-core                                                                     |
| DSP_RESET            | 42  | iptut5v      | general reset of chip (active LOW)                                                                 |
| RTCB                 | 43  | ipthdt5v     | asynchronous reset test control block; connect to ground (internal pull-down)                      |
| SHTCB                | 44  | ipthdt5v     | shift clock test control block (internal pull-down)                                                |
| TSCAN                | 45  | ipthdt5v     | scan control active high (internal pull-down)                                                      |
| V <sub>DDD3V5</sub>  | 46  | vdde         | positive supply (peripheral cells only)                                                            |
| V <sub>SSD3V5</sub>  | 47  | vsse         | ground supply (peripheral cells only)                                                              |
| V <sub>DDD3V1</sub>  | 48  | vddi         | positive supply (core only)                                                                        |
| V <sub>SSD3V1</sub>  | 49  | vssis        | ground supply (core only)                                                                          |
| V <sub>SSD3V2</sub>  | 50  | vssco        | ground supply (core only)                                                                          |
| V <sub>DDD3V2</sub>  | 51  | vddco        | positive supply (core only)                                                                        |
| V <sub>DDD3V3</sub>  | 52  | vddco        | positive supply (core only)                                                                        |
| V <sub>SSD3V3</sub>  | 53  | vssco        | ground supply (core only)                                                                          |
| V <sub>SSD3V4</sub>  | 54  | vssis        | ground supply (core only)                                                                          |
| V <sub>DDD3V4</sub>  | 55  | vddi         | positive supply (core only)                                                                        |
| A0                   | 56  | ipthdt5v     | slave sub-address I <sup>2</sup> C-bus selection or serial data input test control block           |
| SCL                  | 57  | iptht5v      | serial clock input I <sup>2</sup> C-bus                                                            |
| SDA                  | 58  | iic400kt5v   | serial data input/output I <sup>2</sup> C-bus                                                      |
| RDS_CLOCK            | 59  | bpts10tht5v  | radio data system bit clock output or RDS external clock input I <sup>2</sup> C-bus bit controlled |
| RDS_DATA             | 60  | ops10c       | radio data system data output                                                                      |
| SEL_FR               | 61  | iptht5v      | AD input selection switch to enable high ohmic FM_MPX input at fast tuner search on FM_RDS input   |
| V <sub>SS(OSC)</sub> | 62  | vssco        | ground supply (crystal oscillator only)                                                            |
| OSC_IN               | 63  | apio         | crystal oscillator input                                                                           |
| OSC_OUT              | 64  | apio         | crystal oscillator output                                                                          |
| V <sub>DD(OSC)</sub> | 65  | vddco        | positive supply (crystal oscillator only)                                                          |
| AM_R/AM              | 66  | apio gsmcap  | right channel AM audio frequency or AM input in the event of mono; analog input pin                |
| AM_L/NAV             | 67  | apio gsmcap  | left channel AM audio frequency or input of common mode navigation signal; analog input pin        |
| TAPE_R               | 68  | apio gsmcap  | right channel of analog TAPE input                                                                 |
| TAPE_L               | 69  | apio gsmcap  | left channel of analog TAPE input                                                                  |
| CD_R                 | 70  | apio gsmcap  | right channel of analog CD input                                                                   |
| PHONE                | 71  | apio gsmcap  | common mode PHONE signal, analog input pin                                                         |
| CD_L                 | 72  | apio gsmcap  | left channel of analog CD input                                                                    |

# Car radio Digital Signal Processor (DSP)

**SAA7706H** 

| SYMBOL            | PIN | PIN TYPE    | DESCRIPTION                                                                                                                      |
|-------------------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------|
| PHONE_GND         | 73  | apio gsmcap | common mode reference input pin of the PHONE signal                                                                              |
| V <sub>DDA1</sub> | 74  | vddco       | positive supply analog (ADC1, ADC2, ADC3 and level-ADC only)                                                                     |
| V <sub>SSA1</sub> | 75  | vssco       | ground supply analog (ADC3 and level-ADC only)                                                                                   |
| VDACN2            | 76  | apio        | ground reference voltage (ADC2)                                                                                                  |
| CD_(L)_GND        | 77  | apio gsmcap | common mode reference input pin for analog CD or TAPE or in the event of separated ground reference pins used for CD_L or TAPE_L |
| VREFAD            | 78  | apio        | common mode reference voltage ADC1, ADC2, ADC3 and level-ADC                                                                     |
| FM_RDS            | 79  | apio gsmcap | FM RDS signal; analog input pin                                                                                                  |
| FM_MPX            | 80  | apio gsmcap | FM multiplex signal; analog input pin                                                                                            |

Table 1 Brief explanation of used pin types

| PIN TYPE     | EXPLANATION                                                                                                                  |
|--------------|------------------------------------------------------------------------------------------------------------------------------|
| apio         | 3-state I/O analog; I/O pad cell; actually pin type vddco                                                                    |
| apio gsmcap  | 3-state I/O analog; I/O pad cell; actually pin type vddco with high GSM immunity                                             |
| bpts5thdt5v  | 43 MHz bidirectional pad; push-pull input; 3-state output; 5 ns slew rate control; TTL; hysteresis; pull-down; 5 V tolerant  |
| bpts10tht5v  | 21 MHz bidirectional pad; push-pull input; 3-state output; 10 ns slew rate control; TTL; hysteresis; 5 V tolerant            |
| bpts10thdt5v | 21 MHz bidirectional pad; push-pull input; 3-state output; 10 ns slew rate control; TTL; hysteresis; pull-down; 5 V tolerant |
| iic400kt5v   | I <sup>2</sup> C-bus pad; 400 kHz I <sup>2</sup> C-bus specification; TTL; 5 V tolerant                                      |
| iptht5v      | input pad buffer; TTL; hysteresis; 5 V tolerant                                                                              |
| ipthdt5v     | input pad buffer; TTL; hysteresis; pull-down; 5 V tolerant                                                                   |
| iptut5v      | input pad buffer; TTL; pull-up; 5 V tolerant                                                                                 |
| op4mc        | output pad buffer; 4 mA output drive; CMOS; slew rate control; 50 MHz                                                        |
| ots10ct5v    | output pad buffer; 3-state, 10 ns slew rate control; CMOS; 5 V tolerant                                                      |
| ops10c       | output pad buffer; 4 mA output drive; CMOS; slew rate control; 21 MHz                                                        |
| vdde         | V <sub>DD</sub> supply peripheral only                                                                                       |
| vsse         | V <sub>SS</sub> supply peripheral only                                                                                       |
| vddco        | V <sub>DD</sub> supply to core only                                                                                          |
| vssco        | V <sub>SS</sub> supply to core only (vssco does not connect the substrate)                                                   |
| vddi         | V <sub>DD</sub> supply to core and peripheral                                                                                |
| vssis        | V <sub>SS</sub> supply to core and peripheral; with substrate connection                                                     |

## Car radio Digital Signal Processor (DSP)

## **SAA7706H**



## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

#### 8 FUNCTIONAL DESCRIPTION

## 8.1 Analog front-end

The analog front-end consists of two identical sigma-delta stereo ADCs (ADC1 and ADC2) with several input control blocks for handling common mode signals and acting as input selector. A mono version (ADC3) is added for handling RDS signals. Also a first-order sigma-delta ADC for tuner level information is incorporated.

The switches S1 and S2 select (see Fig.3) between the FM\_MPX/FM\_RDS and the CD, TAPE, AUX, AM, PHONE and NAV connection to ADC1 and ADC2. The inputs CD, TAPE, AUX, AM, PHONE and NAV can be selected with the audio input controls (AIC1/2). The ground reference (G0 and G1) can be selected to be able to handle common mode signals for CD or TAPE. The ground reference G0 is connected to an external pin and G1 is internally referenced (see Fig.4).

The PHONE and NAV inputs have their own CMRR input stage and can be redirected to ADC1/2 via the Audio Input Control (AIC). For pin compatibility with SAA7704, SAA7705 and SAA7708 the AM is combined with the NAV input. It is also possible to directly mix PHONE or NAV (controlled with MIXC) with the front FSDAC channels after volume control. The FM inputs (FM\_MPX/FM\_RDS) can be selected with external pin SEL\_FR. The FM and RDS input sensitivity can be adjusted with VOLFM and VOLRDS via I<sup>2</sup>C-bus.

## Car radio Digital Signal Processor (DSP)

## **SAA7706H**



## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

# 8.1.1 THE REALIZATION OF COMMON MODE INPUT WITH AIC

A high common mode rejection ratio can be created by the use of the ground return pin. Pin CD\_(L)\_GND can be used in the case that the left and right channel have one ground return line. CD\_(L)\_GND and CD\_R\_GND can be used for separated left and right ground return lines. The ground return lines can be connected via the switch GNDC1/2 and GNDRC1/2 (see Fig.4) to the plus input of the second operational amplifier in the signal path. The signal of which a high common mode rejection ratio is required has a signal and a common signal as input. The common signal is connected to the CD\_(L)\_GND and/or CD\_R\_GND input. The actual input can be selected with audio input control AlC1/2(1:0).

In Fig.4 the CD input is selected. In this situation both signal lines going to S1/2 in front of the ADC will contain the common mode signal. The ADC itself will suppress this common mode signal with a high rejection ratio. The inputs CD\_L and CD\_R in this example are connected via an external resistor tap of 82 k $\Omega$  and 100 k $\Omega$  to be able to handle larger input signals. The 100 k $\Omega$  resistors are needed to provide a DC biasing of the operational amplifiers OA1 and OA2. The 1 M $\Omega$  resistor provides DC biasing of OA3 and OA4. If no external resistor tap is needed the resistors of 100 k $\Omega$  and 1 M $\Omega$  still have to provide DC biasing. Only the 82 k $\Omega$  resistor can be removed. The impedance level in combination with parasitic capacitance at input CD\_L or CD\_R determines for a great deal the achievable common rejection ratio.



2001 Mar 05

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 



# 8.1.2 REALIZATION OF THE AUXILIARY INPUT WITH VOLUME CONTROL

A differential input with volume control for mixing to the front left or front right of both DAC outputs is provided. The inputs consist of a PHONE and NAV input. Both are accompanied with their ground return lines. After selection of PHONE or NAV the volume can be changed from about +18 to -22.5 dB in 27 steps and mute (MIX output). This signal can be added to the left and/or right front DAC channels.

The output signals of both input circuits can also be switched to ADC1 and/or ADC2, depending on the settings of audio input control 1 (AIC1) and audio input control 2 (AIC2), without volume control (see Fig.3).

## 8.1.3 REALIZATION OF THE FM INPUT CONTROL

The gain of the circuit has a maximum of 2.26 (7.08 dB). This results in an input level of 368 mV for full-scale, which means 0 dB (full-scale) at the DSP1 input via the stereo decoder (see Fig.6). The gain can be reduced in steps of 1.5 dB. When the gain is set to –3.4 dB the input level becomes 1229 mV for full-scale. This setting accounts for the 200 mV (RMS) input sensitivity at 22.5 kHz sweep and a saturation of the input at 138 kHz sweep.

RDS update: for RDS update the fast access pin SEL\_FR must be made HIGH. In that case the FM\_RDS signal also goes through the path that was set for FM\_MPX. In this situation the signal must be obtained via the FM\_RDS input and a noise sample can be retrieved. The input FM\_MPX gets high-ohmic. Charging of the coupling capacitor connected to pin FM\_MPX is no longer possible.



## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

#### 8.1.4 PINS VDACN1, VDACN2 AND VDACP

These pins are used as negative and positive reference for the ADC1, 2, 3 and the level-ADC. They have to be directly connected to the  $V_{\rm SSA1}$  and filtered  $V_{\rm DDA1}$  for optimal performance (see Figs 25 and 26).

#### 8.1.5 PIN VREFAD

Via this pin the midref voltage of the ADCs is filtered. This midref voltage is used as half supply voltage reference of the ADCs. External capacitors (connected to V<sub>SSA1</sub>) prevent crosstalk between switch cap DACs of the ADCs and buffers and improves the power supply rejection ratio of all components. This pin is also used in the application as reference for the inputs TAPE and CD (see Fig.4). The voltage on pin VREFAD is determent by the voltage on pins VDACP and VDACN1 or VDACN2 and is found as:

$$V_{VREFAD} = \frac{V_{VDACP} - V_{VDACN1,2}}{2}$$

## 8.1.6 SUPPLY OF THE ANALOG INPUTS

The analog input circuit has separate power supply connections to allow maximum filtering. These pins are  $V_{SSA1}$  for the analog ground and  $V_{DDA1}$  for the analog power supply.

# 8.2 The signal audio path for input signals CD, TAPE, AUX, PHONE, NAV and AM

The left and right channels are converted and down-sampled by the ADF1\_a, ADF1\_b. This data stream is converted into a serial format and fed to the DSP1 and DSP2 source selectors. In Figs 7 and 8 the overall and detailed frequency response curves of the analog-to-digital audio decimation path based on a 44.1 kHz sample frequency are shown.



Fig.7 Overall frequency response curve analog-to-digital audio path decimation based on a 44.1 kHz sample frequency.

# Car radio Digital Signal Processor (DSP)

**SAA7706H** 



Fig.8 Detailed frequency response curve analog-to-digital audio path decimation based on a 44.1 kHz sample frequency.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

## 8.3 Signal path for level information

For FM weak signal processing, for AM and FM purposes (absolute level and multipath) a level input is implemented (pin LEVEL). In the event of radio reception the clocking of the filters and the level-ADC is based on a 38 kHz sampling frequency. A DC input signal is converted by a bitstream sigma-delta ADC followed by a decimation filter.

The input signal has to be obtained from a radio part. The tuner must deliver the level information of either AM or FM to pin LEVEL.

The input signal for level must be in the range 0 to 3.3 V  $(V_{VDACP} - V_{VDACN})$ . The 9-bit level-ADC converts this input voltage in steps with a resolution better than at least 14 mV over the 3.3 V range.

The tolerance on the gain is less than 2%. The MSB is always logic 0 to represent a positive level. Input level span can be increased by an external resistor tap. The high input impedance of the level-ADC makes this possible.

The decimation filter reduces in the event of an 38 kHz based clocking regime the bandwidth of the incoming signal to a frequency range of 0 to 29 kHz with a resulting  $f_s = 76$  kHz. The response curve is given in Fig.9.

The level information is sub-sampled by the DSP1 to obtain a field strength and a multipath indication. These values are stored in the coefficient or data RAM. Via the  $I^2C$ -bus they can be read and used in other microcontroller programs.



## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

# 8.4 Signal path from FM\_MPX input to IAC and stereo decoder

The FM\_MPX signal is after selection available at one of three ADCs (ADC1, 2 and 3). The multiplex FM signal is converted to the digital domain in ADC1, 2 and 3 through a bitstream ADC. Improved performance for FM stereo can be achieved by means of adapting the noise shaper curve of the ADC to a higher bandwidth.

The first decimation takes place in two down-sample filters. These decimation filters are switched by means of the I<sup>2</sup>C-bus bit wide\_narrow in the wide or narrow band position. In the event of FM reception it must be in the narrow position.

After selection of one of the ADCs, the FM\_MPX path it is followed by the IAC and the FM stereo decoder. One of the two MPX filter outputs contains the multiplex signal with a frequency range of 0 to 60 kHz. The overall low-pass frequency response of the decimation filters is shown in Fig.10.



## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

The outputs of the stereo decoder to the DSP1, which are all running on a sample frequency of 38 kHz are:

- Pilot presence indication: pilot-I. This 1-bit signal is LOW for a pilot frequency deviation <4 kHz and HIGH for a pilot frequency deviation >4 kHz and locked on a pilot tone.
- 'Left' and 'right' FM reception stereo signal: this is the 18-bit output of the stereo decoder after the matrix decoding.
- Noise level (see also Section 8.4.1): which is retrieved from the high-pass output of the MPX filter. The noise level is detected and filtered in the DSP1 and is used to optimize the FM weak signal processing.

Normally the FM\_MPX input and the FM\_RDS input have the same source. If the FM input contains a stereo radio channel, the pilot information is switched to the Digitally Controlled Sampling (DCS) clock generation and the DCS clock is locked to the 256  $\times$  38 kHz of the pilot. In this case this locked frequency is also used for the RDS path ensuring the best possible performance.

Except from the above mentioned theoretical response also the non-flat frequency response of the ADC has to be compensated in the DSP1 program.



2001 Mar 05

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

#### 8.4.1 Noise Level

The high-pass 1 (HP1 or narrow band noise level filter) output of the second MPX decimation filter in a band from 60 kHz to 120 kHz is detected with an envelope detector and decimated to a frequency of 38 kHz. The response time of the detector is 100 µs. Another option is the high-pass 2 (HP2 or wide band noise level filter). This output of the first MPX decimation filter is in a band from 60 to 240 kHz. It has the same properties and is also decimated to the same 38 kHz. Which of the signals is used (HP1 or HP2) is determined by the I<sup>2</sup>C-bus bit sel\_nsdec.

The resulting noise information is rectified and has a word length of 10 bits. This means that the lowest and/or the highest possible level is not used. The noise level can be detected and filtered in the DSP1-core and be used to optimize the FM weak signal processing. The transfer curves of both filters before decimation are shown in Fig.12.



## 8.4.2 Mono or stereo switching

The DCS block uses a sample rate converter to derive from the XTAL clock, via a PLL, a 512 multiple of 19 kHz (9.728 MHz). In the event of mono reception the DCS circuit generates a preset frequency of n  $\times$  19 kHz  $\pm$ 2 Hz. In the event of stereo reception the frequency is exactly n  $\times$  19 kHz (DCS locked to N  $\times$  pilot tone). The detection of the pilot and the stereo indication is done in the DSP program.

## 8.4.3 THE AUTOMATIC LOCK SYSTEM

The VCO of the DCS block will be at 19 kHz  $\pm 2$  Hz exact based in the event of no-pilot FM\_MPX reception or in the event of only RDS reception. In the event of stereo reception the phase error is zero for a pilot tone with a frequency of exactly 19 kHz.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

#### 8.5 DCS clock

In radio mode the stereo decoder, the ADC3 and RDS demodulator, the ADC1 or ADC2 and the level decimation filters have to run synchronously to the 19 kHz pilot. Therefore a clock signal with a controlled frequency of a multiple of 19 kHz (9.728 MHz =  $512 \times 19$  kHz) is needed.

In the SAA7706H the patented method of non-equidistant digitally controlled sampling DCS clock has been implemented. By a special dividing mechanism a frequency of 9.728 MHz from the PLL2 clock frequency of >40 MHz is generated. The dividing can be changed by means of I<sup>2</sup>C-bus bits to cope with the different input frequencies of the DCS block.

The DCS system is controlled by up or down information from the stereo decoder. In the event of mono transmissions or 44.1 kHz ADC1 or ADC2 usage the DCS clock is still controlled by the stereo decoder loop. The output keeps the DCS free running on a multiple frequency of 19 kHz ±2 Hz if the correct clock setting is applied. In

tape/cd of either 38 or 44.1 kHz and AM mode the DCS clock always has to be put in preset mode with a bit in the  $I^2$ C-bus memory map definitions.

## 8.6 The Interference Absorption Circuit (IAC)

## 8.6.1 GENERAL DESCRIPTION

The IAC detects and suppresses ignition interference. This hardware IAC is a modified, digitized and extended version of the analog circuit which is in use for many years already.

The IAC consists of an MPX mute function switched by mute pulses from ignition interference pulse detectors. The input signal of a second IAC detection circuit is the FM level signal (the output of the level-ADC). This detector performs optimally in lower antenna voltage circumstances. It is therefore complementary to the first detector.

The input signal of a first IAC detection circuit is the output signal of one of the down-sample paths coming from ADC1 or ADC2. This interference detector analyses the high-frequency contents of the MPX signal. The discrimination between interference pulses and other signals is performed by a special Philips patented fuzzy logic such as algorithm and is based on probability calculations. This detector performs optimally in higher antenna voltage circumstances. On detection of ignition interference, this logic will send appropriate pulses to the MPX mute switch.

The characteristics of both IAC detectors can be adapted to the properties of different FM front-ends by means of the predefined coefficients in the IAC control registers. The values can be changed via the I<sup>2</sup>C-bus. Both IAC detectors can be switched on or off independently of each other. Both IAC detectors can mute the MPX signal independently of each other.

A third IAC function is the dynamic IAC circuit. This block is intended to switch off the IAC completely the moment the MPX signal has a too high frequency deviation which in the event of small IF filters can result in AM modulation. This AM modulation could be interpreted by the IAC circuitry as interference caused by the car's engine.

## 8.7 The Filter Stream DAC (FSDAC)

The FSDAC is a semi-digital reconstruction filter that converts the 1-bit data stream of the noise shaper to an analog output voltage. The filter coefficients are implemented as current sources and are summed at virtual ground of the output operational amplifier. In this way very high signal-to-noise performance and low clock jitter sensitivity is achieved. A post-filter is not needed due to the inherent filter function of the DAC. On-board amplifiers convert the FSDAC output current to an output voltage signal capable of driving a line output.

The output voltage of the FSDAC scales proportionally with the power supply voltage.

## 8.7.1 INTERPOLATION FILTER

The digital filter interpolates from 1 to 64f<sub>s</sub> by means of a cascade of a recursive filter and an FIR filter.

Table 2 Digital interpolation filter characteristics

| ITEM             | CONDITIONS             | VALUE (dB) |
|------------------|------------------------|------------|
| Pass band ripple | 0 – 0.45f <sub>s</sub> | ±0.03      |
| Stop band        | >0.55f <sub>s</sub>    | -50        |
| Dynamic range    | 0 – 0.45f <sub>s</sub> | 116.5      |
| Gain             | DC                     | -3.5       |

## 8.7.2 Noise shaper

The 5th-order noise shaper operates at  $64f_s$ . It shifts in-band quantization noise to frequencies well above the audio band. This noise shaping technique enables high signal-to-noise ratios to be achieved. The noise shaper output is converted into an analog signal using a filter stream digital-to-analog converter.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

#### 8.7.3 FUNCTION OF PIN POM

With pin POM it is possible to switch off the reference current of the DAC. The capacitor on pin POM determines the time after which this current has a soft switch-on. So at power-on the current audio signal outputs are always muted. The loading of the external capacitor is done in two stages via two different current sources. The loading starts at a current level that is lower than the current loading after the voltage on pin POM has past a particular level. This results in an almost dB-linear behaviour. This must prevent 'plop' effects during power on or off.

#### 8.7.4 POWER-OFF PLOP SUPPRESSION

To avoid plops in a power amplifier, the supply voltage of the analog part of the DAC and the rest of the chip can be fed from a separate power supply of 3.3 V. A capacitor connected to this power supply enables to provide power to the analog part at the moment the digital voltage is switching off fast. In this event the output voltage will decrease gradually allowing the power amplifier some extra time to switch off without audible plops.

#### 8.7.5 PIN VREFDA FOR INTERNAL REFERENCE

With two internal resistors half the supply voltage  $V_{DDA2}$  is obtained and used as an internal reference. This reference voltage is used as DC voltage for the output operational amplifiers and as reference for the DAC.

In order to obtain the lowest noise and to have the best ripple rejection, a filter capacitor has to be added between this pin and ground, preferably close to the analog pin  $V_{\rm SSA2}$ .

#### 8.7.6 SUPPLY OF THE FILTER STREAM DAC

The entire analog circuitry of the DACs and the operational amplifiers are supplied by 2 supply pins:  $V_{DDA2}$  and  $V_{SSA2}$ .  $V_{DDA2}$  must have sufficient decoupling to prevent total harmonic distortion degradation and to ensure a good power supply rejection ratio. The digital part of the DAC is fully supplied from the chip core supply.

#### 8.8 Clock circuit and oscillator

The chip has an on-chip crystal clock oscillator. The block diagram of this Pierce oscillator is shown in Fig.13. The active element needed to compensate for the loss resistance of the crystal is the block  $G_m$ . This block is placed between the external pins OSC\_IN and OSC\_OUT. The gain of the oscillator is internally controlled by the AGC block. A sine wave with a peak-to-peak voltage close to the oscillator power supply voltage is generated. The AGC block prevents clipping of the sine wave and therefore the higher harmonics are as low as possible. At the same time the voltage of the sine wave is as high as possible which reduces the jitter going from sine wave to the clock signal.



## Car radio Digital Signal Processor (DSP)

**SAA7706H** 



## 8.8.1 SUPPLY OF THE CRYSTAL OSCILLATOR

The power supply connections of the oscillator are separated from the other supply lines. This is done to minimize the feedback from the ground bounce of the chip to the oscillator circuit. Pin  $V_{SS(OSC)}$  is used as ground supply and pin  $V_{DD(OSC)}$  as positive supply. A series resistor plus capacitance is required for proper operating on pin  $V_{DD(OSC)}$ , see Figs 25 and 26. See also important remark in Section 8.10.

# 8.9 The phase-locked loop circuit to generate the DSPs and other clocks

There are several reasons why a PLL circuit is used to generate the clock for the DSPs:

- The PLL makes it possible to switch in the rare cases that tuning on a multiple of the DSP clock frequency occurs to a slightly higher frequency for the clock of the DSP. In this way an undisturbed reception with respect to the DSP clock frequency is possible.
- Crystals for the crystal oscillator in the range of twice the required DSP clock frequency, so approximately 100 MHz, are always third overtone crystals and must also be manufactured on customer demand. This makes these crystals expensive. The PLL1 enables the use of a crystal running in the fundamental mode and also a general available crystal can be chosen. For this circuit a 256 × 44.1 kHz = 11.2896 MHz crystal is chosen. This type of crystal is widely used.

Although a multiple of the frequency of the used crystal
of 11.2896 MHz falls within the FM reception band, this
will not disturb the reception because the relatively low
frequency crystal is driven in a controlled way and the
sine wave of the crystal has in the FM reception band
only very minor harmonics.

## 8.10 Supply of the digital part (V<sub>DDD3V1</sub> to V<sub>DDD3V4</sub>)

The supply voltage on pins  $V_{DDD3V1}$  to  $V_{DDD3V4}$  must be for at least 10 ms earlier active than the supply voltage applied to pin  $V_{DD(OSC)}$ .

## 8.11 CL\_GEN, audio clock recovery block

When an external I²S-bus or SPDIF source is connected, the FSDAC circuitry needs an  $256f_s$  related clock. This clock is recovered from either the incoming WS of the digital serial input or the WS derived from the SPDIF1/SPDIF2 input. There is also a possibility to provide the chip with an external clock, in that case it must be a  $256f_s$  clock with a fixed phase relation to the source.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

#### 8.12 External control pins

#### 8.12.1 DSP1

For external control two input pins have been implemented. The status of these pins can be changed by applying a logic level. The status is saved in the DSP1 status register. The function of each pin depends on the DSP1 program.

To control external devices two output pins are implemented. The status of these pins is controlled by the DSP program.

Function of these 'control pins' can be found in a separate manual and is rom\_code dependent.

#### 8.12.2 DSP2

For external control four configurable I/O pins have been implemented. Via the I<sup>2</sup>C-bus these four pins can be independently configured as input or output. The status of these pins can be changed by applying a logic level (input mode). The status is saved in the DSP2 status register. The function of each pin depends on the I<sup>2</sup>C-bus setting and DSP2 program.

Function of these 'control pins' can be found in a separate manual and is rom\_code dependent.

## 8.13 I<sup>2</sup>C-bus control (pins SCL and SDA)

General information about the  $I^2C$ -bus can be found in "The  $I^2C$ -bus and how to use it". This document can be ordered using the code 9398 393 40011. For the external control of the SAA7706H device a fast  $I^2C$ -bus is implemented. This is a 400 kHz bus which is downward-compatible with the standard 100 kHz bus. There are two different types of control instructions:

- Instructions to control the DSP program, programming the coefficient RAM and reading the values of parameters (level, multipath etc.)
- Instructions controlling the data flow; such as source selection, IAC control and clock speed.

The detailed description of the I<sup>2</sup>C-bus and the description of the different bits in the memory map is given in Chapter 9.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

## 8.14 Digital serial inputs/outputs and SPDIF inputs

8.14.1 GENERAL DESCRIPTION DIGITAL SERIAL AUDIO INPUTS/OUTPUTS

For communication with external digital sources a digital serial bus is implemented. It is a serial 3-line bus, having one line for data, one line for clock and one line for the word select. For external digital sources the SAA7706H acts as a slave, so the external source is master and supplies the clock.

The digital serial input is capable of handling multiple input formats. The input is capable of handling Philips I<sup>2</sup>S-bus and LSB-justified formats of 16, 18, 20 and 24 bits word sizes. The sampling frequency can be either 44.1 or 48 kHz. See Fig.15 for the general waveform formats of all possible formats.

The number of bit clock (BCK) pulses may vary in the application. When the applied word length is smaller than 24 bits (internal resolution of DSP2), the LSB bits will get internally a zero value; when the applied word length exceeds 24 bits then the LSBs are skipped.

It should be noted that:

- Two digital sources can not be used at the same time
- Maximum number of bit clocks per word select (WS) is limited to 64
- The word select (WS) must have a duty cycle of 50%.

# 8.14.2 GENERAL DESCRIPTION SPDIF INPUTS (SPDIF1 AND SPDIF2)

For communication with external digital sources also an SPDIF input can be used. The two SPDIF input pins can be connected via an analog multiplexer to the SPDIF receiver. It is a receiver without an analog PLL that samples the incoming SPDIF with a high frequency. In this way the data is recovered synchronously on the applied system clock.

From the SPDIF signal a three wire serial bus (e.g.  $I^2S$ -bus) is made, consisting of a word select, data and bit clock line. The sample frequency  $f_s$  depends solely on the SPDIF signal input accuracy and both 44.1 and 48 kHz are supported.

This chip does not handle the user data bits, channel status bits and validity bits of the SPDIF stream, but only the audio is given at its outputs. Some rom\_codes do take care of the pre-emphasis bit of the SPDIF stream.

The bits in the audio space are always decoded regardless of any status bits e.g. 'copy protected', 'professional mode' or 'data mode'. The DAC is not muted in the event of a non-linear PCM audio, however the bit is observable via the I<sup>2</sup>C-bus. A few other channel status bits are available. There are 5 control signals available from the SPDIF input stage. These are connected to flags of DSP2. For more details see separate manual.

These 5 control signals are:

- Signals to indicate the sample frequency of the SPDIF signal: 44.1 and 48 kHz (32 kHz is not supported)
- · A lock signal indicating if the SPDIF input is in lock
- The pre-emphasis bit of the SPDIF audio stream
- The pcm\_audio/non-pcm\_audio bit indicating if an audio or data stream is detected. The FSDAC output will not be muted in the event of a non-audio PCM stream. This status bit can be read via the I<sup>2</sup>C-bus, the microcontroller can decide to mute the DAC (via pin POM).

The design fulfils the digital audio interface specification "IEC 60958-1 Ed2, part 1, general part IEC 60958-3 Ed2, part 3, consumer applications".

It should be noted that:

- The SPDIF input may only be used in the 'consumer mode' specified in the digital audio interface specification
- Only one of the two SPDIF sources can be used (selected) at the same time
- The FSDAC will not (automatically) be muted in the event of a non-audio stream
- Two digital sources can not be used at the same time
- Supported sample frequencies are 44.1 and 48 kHz.

Philips Semiconductors

Product specification



## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

# 8.15 RDS demodulator (pins RDS\_CLOCK and RDS\_DATA)

The RDS demodulator recovers the additional inaudible RDS information which is transmitted by FM radio broadcasting. The (buffered) data is provided as output for further processing by a suitable decoder. The operational functions of the decoder are in accordance with the EBU specification "EN 50067".

The RDS demodulator has three different functions:

- · Clock and data recovery from the MPX signal
- · Buffering of 16 bits, if selected
- · Interfacing with the microcontroller.

#### 8.15.1 CLOCK AND DATA RECOVERY

The RDS-chain has a separate input. This enables RDS updates during tape play and also the use of a second receiver for monitoring the RDS information of signals from an other transmitter (double tuner concept). It can as such be done without interruption of the audio program. The MPX signal from the main tuner of the car radio can be connected to this RDS input via the built-in source selector. The input selection is controlled by an I<sup>2</sup>C-bus bit.

The RDS chain contains a sigma-delta ADC (ADC3), followed by two decimation filters. The first filter passes the multiplex band including the signals around 57 kHz and reduces the sigma-delta noise. The second filter reduces the RDS bandwidth around 57 kHz. The overall filter curve is shown in Fig.16 and a more detailed curve of the RDS 57 kHz band in Fig.17.



## Car radio Digital Signal Processor (DSP)

**SAA7706H** 



The quadrature mixer converts the RDS band to the frequency spectrum around 0 Hz and contains the appropriate Q/I signal filters. The final decoder with CORDIC recovers the clock and data signals. These signals are output on pins RDS\_CLOCK and RDS\_DATA. In the event of FM-stereo reception the clock of the total chip is locked to the stereo pilot (19 kHz multiple). In the event of FM-mono the DCS loop keeps the DCS clock around the same 19 kHz multiple. In all other cases like AM reception or tape, the DCS circuit has to be set in a preset position by means of an I $^2$ C-bus bit. Under these conditions the RDS system is always clocked by the DCS clock in a 38 kHz (4 × 9.5 kHz) based sequence.

#### 8.15.2 TIMING OF CLOCK AND DATA SIGNALS

The timing of the clock and data output is derived from the incoming data signal. Under stable conditions the data will remain valid for 400  $\mu s$  after the clock transition. The timing of the data change is 100  $\mu s$  before a positive clock change. This timing is suited for positive as well as negative triggered interrupts on a microcontroller. The RDS timing is shown in Fig.18. During poor reception it is possible that faults in phase occur, then the duty cycle of the clock and data signals will vary from minimum 0.5 times to a maximum of 1.5 times the standard clock periods. Normally, faults in phase do not occur on a cyclic basis.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 



## 8.15.3 BUFFERING OF RDS DATA

The repetition of the RDS data is around the 1187 Hz. This results in an interrupt on the microcontroller for every 842  $\mu$ s. In a second mode, the RDS interface has a double 16-bit buffer.

## 8.15.4 BUFFER INTERFACE

The RDS interface buffers 16 data bits. Every time 16 bits are received, the data line is pulled down and the buffer is overwritten. The microcontroller has to monitor the data line in at most every 13.5 ms. This mode can be selected via an  $I^2C$ -bus.

In Fig.19 the interface signals from the RDS decoder and the microcontroller in buffer mode are shown. When the buffer is filled with 16 bits the data line is pulled down. The data line will remain LOW until reading of the buffer is started by pulling down the clock line. The first bit is clocked out. After 16 clock pulses the reading of the buffer is ready and the data line is set HIGH until the buffer is filled again. The microcontroller stops communication by pulling the line HIGH. The data is written out just after the clock HIGH-to-LOW transition. The data is valid when the clock is HIGH. When a new 16-bit buffer is filled before the other buffer is read, that buffer will be overwritten and the old data is lost.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 



#### 8.16 DSP reset

Pin DSP\_RESET is active LOW and requires an external pull-up resistor. Between this pin and the  $V_{SSD}$  ground a capacitor should be connected to allow a proper switch-on of the supply voltage. The capacitor value is such that the chip is in reset as long as the power supply is not stabilized. A more or less fixed relationship between the DSP\_RESET (pin) and the POM (pin) time constant is mandatory.

The voltage on pin POM determines the current flowing in the DACs. At 0 V on pin POM the DAC currents are zero and so are the DAC output voltages.

At the  $V_{DDA2}$  voltage the DAC currents are at their nominal (maximal) value. Long before the DAC outputs get to their nominal output voltages, the DSP must be in working mode to reset the output register: therefore the DSP time constant must be shorter than the POM time constant. For recommended capacitors see Figs 25 and 26.

The reset has the following function:

- All I2C-bus bits are set to their default value
- The DSP status registers (DSP1 and DSP2) are reset

- The program counter of both DSPs are set to address 0000H
- The two output flags of DSP1 (DSP1\_OUT1 and DSP1\_OUT2) are reset to logic 0. All the configurable flags of DSP2 are reset to logic 0, however the four flags available at the output of the chip are default configured as input flags (DSP2\_INOUT1, DSP2\_INOUT2, DSP2\_INOUT3 and DSP2\_INOUT4).

When the level on pin DSP\_RESET is at HIGH, the DSP program (DSP1 and DSP2) starts to run.

# 8.17 Test mode connections (pins TSCAN, RTCB and SHTCB)

Pins TSCAN, RTCB and SHTCB are used to put the chip in test mode and to test the internal connections. Each pin has an internal pull-down resistor to ground. In the application these pins can be left open or connected to ground.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

#### 9 I<sup>2</sup>C-BUS FORMAT

For more general information on the I<sup>2</sup>C-bus protocol, see the Philips I<sup>2</sup>C-bus specification.

## 9.1 Addressing

Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure.

## 9.2 Slave address (pin A0)

The SAA7706H acts as slave receiver or a slave transmitter. Therefore the clock signal SCL is only an input signal. The data signal SDA is a bidirectional line. The SAA7706H slave address is shown in Table 3.

Table 3 Slave address

| MSB |   |   |   |   |   |    | LSB |
|-----|---|---|---|---|---|----|-----|
| 0   | 0 | 1 | 1 | 1 | 0 | A0 | R/W |

The sub-address bit A0 corresponds to the hardware address pin A0 which allows the device to have 2 different addresses. The A0 input is also used in test mode as a serial input of the test control block.

## 9.3 Write cycles

The I<sup>2</sup>C-bus configuration for a write cycle is shown in Fig.20. The write cycle is used to write the bytes to both DSP1 and DSP2 for manipulating the data and coefficients. Depending on which DSP is accessed the data protocol exists out of 2, 3 or 4 bytes. More details can be found in the I<sup>2</sup>C-bus memory map (see Table 5).

The data length is 2, 3 or 4 bytes depending on the accessed memory. If the Y-memory of DSP1 is addressed the data length is 2 bytes, in the event of the X-memory of DSP1 or X/Y-memory of DSP2 the length is 3 bytes. The slave receiver detects the address and adjusts the number of bytes accordingly. The data length of 4 bytes is not used in the SAA7706H.

## 9.4 Read cycles

The I<sup>2</sup>C-bus configuration for a READ cycle is shown in Fig.21. The read cycle is used to read the data values from XRAM or YRAM of both DSPs. The master starts with a START condition S, the SAA7706H address '0011100' and a logic 0 (write) for the  $R/\overline{W}$  bit. This is followed by an acknowledge of the SAA7706H.

Then the master writes the high memory address and low memory address where the reading of the memory content of the SAA7706H must start. The SAA7706H acknowledges these addresses both. Then the master generates a repeated START (Sr) and again the SAA7706H address '0011100' but this time followed by a logic 1 (read) of the R/W bit.

From this moment on the SAA7706H will send the memory content in groups of 2 (Y-memory DSP1) or 3 (X-memory DSP1, X/Y-memory DSP2 or registers) bytes to the I²C-bus each time acknowledged by the master. The master stops this cycle by generating a negative acknowledge, then the SAA7706H frees the I²C-bus and the master can generate a STOP condition. The data is transferred from the DSP register to the I²C-bus register at execution of the MPI instruction in the DSP2 program. Therefore at least once every DSP routine an MPI instruction should be added. The data length of 4 bytes is not used in the SAA7706H.

### 9.5 SAA7706H hardware registers

The write cycle can be used to write the bytes to the hardware registers to control the DCS block, the PLL for the DSP clock generation, the IAC settings, the AD volume control settings, the analog input selection, the format of the  $I^2S$ -bus and some other settings. It is also possible to read these locations for chip status information. More detail can be found in the  $I^2C$ -bus memory map, Tables 4 and 5.

#### 9.5.1 SAA7706H DSPs REGISTERS

The hardware registers have two different address blocks. One block exists out of hardware register locations which control both DSPs and some major settings such as the PLL division. These locations have a maximum of 16 bits, which means 2 bytes need to be sent to or read from. For the SAA7706H one register is located at the DSPs and general control register (0FFFH).

The second block has an address space of 16 addresses and are all X-memory mapped on DSP2. While this space is 24 bits wide 3 bytes should be sent to or read from. These addresses are DSP2 mapped which means an MPI instruction is needed for accessing those locations and there is no verifying mechanism if all addresses are really mapped to physical registers. Therefore, all those locations will be acknowledged even if the data is not valid. For the SAA7706H several registers are located in this section. A few registers are predefined for DSP2 purposes (see Table 5).

Product specification





## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

## 9.6 I<sup>2</sup>C-bus memory map specification

The I<sup>2</sup>C-bus memory map contains all defined I<sup>2</sup>C-bus bits. The map is split up in two different sections, the hardware memory registers and the RAM definitions. In Table 5 the preliminary memory map is depicted. The hardware registers are memory map on the XRAM of DSP2. Table 5 shows the detailed memory map of those locations. All locations are acknowledged by the SAA7706H even if the user tries to write to a reserved space. The data in these sections will be lost. Reading from this locations will result in undefined data words.

Table 4 I<sup>2</sup>C-bus memory map

| ADDRESS        | FUNCTION           | SIZE          |
|----------------|--------------------|---------------|
| 2000H to 21FFH | YRAM (DSP2)        | 512 × 12 bits |
| 1FF0H to 1FFFH | hardware registers | 16 × 24 bits  |
| 1000H to 127FH | XRAM (DSP2)        | 640 × 24 bits |
| 0FFFH          | DSP CONTROL        | 1 × 16 bits   |
| 0800H to 097FH | YRAM (DSP1)        | 384 × 12 bits |
| 0000H to 017FH | XRAM (DSP1)        | 384 × 18 bits |

**Table 5** I<sup>2</sup>C-bus memory map overview of hardware registers

| DESCRIPTION                          | REGISTER |
|--------------------------------------|----------|
| Hardware registers                   | ·        |
| Program counter register DSP2        | 1FFFH    |
| Status register DSP2                 | 1FFEH    |
| I/O configuration register DSP2      | 1FFDH    |
| Phone, navigation and audio register | 1FFCH    |
| FM and RDS sensitivity register      | 1FFBH    |
| Clock coefficient register           | 1FFAH    |
| Clock settings register              | 1FF9H    |
| IAC settings register                | 1FF8H    |
| Selector register                    | 1FF7H    |
| CL_GEN register 4                    | 1FF6H    |
| CL_GEN register 3                    | 1FF5H    |
| CL_GEN register 2                    | 1FF4H    |
| CL_GEN register 1                    | 1FF3H    |
| Evaluation register                  | 1FF0H    |
| DSP control                          |          |
| DSPs and general control register    | OFFFH    |

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

## **10 LIMITING VALUES**

In accordance with the Absolute Maximum Ratings System (IEC 60134).

| SYMBOL                           | PARAMETER                        | CONDITIONS                                                                    | MIN. | MAX. | UNIT |
|----------------------------------|----------------------------------|-------------------------------------------------------------------------------|------|------|------|
| $V_{DD}$                         | supply voltage                   |                                                                               | -0.5 | +3.6 | V    |
| V <sub>n</sub>                   | input voltage on any pin         |                                                                               | -0.5 | +5.5 | V    |
| I <sub>IK</sub>                  | DC input clamping diode current  | $V_{I} < -0.5 \text{ V or } V_{I} > V_{DD} + 0.5 \text{ V}$                   | _    | ±10  | mA   |
| I <sub>OK</sub>                  | DC output clamping diode current | $V_{O} < -0.5 \text{ V or } V_{O} > V_{DD} + 0.5 \text{ V}$                   | _    | ±20  | mA   |
| I <sub>O(sink/source)</sub>      | DC output source or sink current | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{DD}} + 0.5 \text{ V}$ | _    | ±20  | mA   |
| I <sub>DD</sub> ,I <sub>SS</sub> | supply current per supply pin    |                                                                               | _    | ±50  | mA   |
| T <sub>amb</sub>                 | ambient operating temperature    |                                                                               | -40  | +85  | °C   |
| T <sub>stg</sub>                 | storage temperature range        |                                                                               | -65  | +125 | °C   |
| V <sub>ESD</sub>                 | ESD voltage                      |                                                                               |      |      |      |
|                                  | human body model                 | 100 pF; 1500 Ω                                                                | 2000 | _    | V    |
|                                  | machine model                    | 200 pF; 0.5 μH; 10 Ω                                                          | 200  | _    | V    |
| I <sub>lu(prot)</sub>            | latch-up protection current      | CIC spec/test method                                                          | 100  | _    | mA   |
| P <sub>tot</sub>                 | total power dissipation          |                                                                               | _    | 890  | mW   |

## 11 THERMAL CHARACTERISTICS

| SYMBOL PARAMETER     |                                             | CONDITIONS                       | VALUE | UNIT |
|----------------------|---------------------------------------------|----------------------------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | mounted on printed-circuit board | 45    | K/W  |

## 12 CHARACTERISTICS

 $V_{DD}$  = 3 to 3.6 V; unless otherwise specified.

| SYMBOL                 | PARAMETER                                    | CONDITIONS                                 | MIN. | TYP. | MAX. | UNIT |
|------------------------|----------------------------------------------|--------------------------------------------|------|------|------|------|
| Supplies; Tamb         | , = −40 to +85 °C                            |                                            | •    | •    | •    |      |
| V <sub>DD</sub>        | operating supply voltage                     | all $V_{DD}$ pins with respect to $V_{SS}$ | 3.0  | 3.3  | 3.6  | V    |
| I <sub>DDD</sub>       | supply current of the digital part           | DSP1 at 50 MHz; DSP2 at 62.9 MHz           | _    | 110  | 150  | mA   |
| I <sub>DDD(core)</sub> | supply current of the digital core part      | DSP1 at 50 MHz; DSP2 at 62.9 MHz           | _    | 105  | 140  | mA   |
| I <sub>DDD(peri)</sub> | supply current of the digital periphery part | without external load to ground            | _    | 5    | 10   | mA   |
| I <sub>DDA</sub>       | supply current of the analog part            | zero input and output signal               | _    | 40   | 60   | mA   |
| I <sub>DDA(ADC)</sub>  | supply current of the ADCs                   | zero input and output signal               | _    | 15   | 26   | mA   |
| I <sub>DDA(DAC)</sub>  | supply current of the DACs                   | zero input and output signal               | _    | 19   | 30   | mA   |
| I <sub>DDA(osc)</sub>  | supply current XTAL oscillator               | functional mode                            | _    | 2    | 4    | mA   |

# Car radio Digital Signal Processor (DSP)

SAA7706H

| SYMBOL               | PARAMETER                                                                                           | CONDITIONS                                        | MIN.                  | TYP. | MAX. | UNIT |
|----------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------|------|------|------|
| P <sub>tot</sub>     | total power dissipation                                                                             | DSP1 at 50 MHz, DSP2 at 62.9 MHz                  | -                     | 540  | 750  | mW   |
| Digital I/O; Tan     | $_{nb} = -40 \text{ to } +85 ^{\circ}\text{C}; \text{ V}_{DD} = 3 \text{ to } +85 ^{\circ}\text{C}$ | to 3.6 V                                          |                       |      |      |      |
| V <sub>IH</sub>      | HIGH-level input voltage for all digital inputs and I/Os                                            |                                                   | 2.0                   | _    | _    | V    |
| V <sub>IL</sub>      | LOW-level input voltage for all digital inputs and I/Os                                             |                                                   | -                     | _    | 0.8  | V    |
| V <sub>hys</sub>     | Schmitt trigger hysteresis voltage                                                                  |                                                   | 0.4                   | _    | _    | V    |
| V <sub>OH</sub>      | HIGH-level output voltage                                                                           | standard output; I <sub>O</sub> = -4 mA           | V <sub>DD</sub> – 0.4 | _    | _    | V    |
|                      |                                                                                                     | 5 ns slew rate output; $I_O = -4$ mA              | V <sub>DD</sub> – 0.4 | _    | _    | V    |
|                      |                                                                                                     | 10 ns slew rate output;<br>I <sub>O</sub> = -2 mA | V <sub>DD</sub> – 0.4 | _    | _    | V    |
|                      |                                                                                                     | 20 ns slew rate output;<br>I <sub>O</sub> = -1 mA | V <sub>DD</sub> – 0.4 | _    | _    | V    |
| V <sub>OL</sub>      | LOW-level output voltage                                                                            | standard output; I <sub>O</sub> = 4 mA            | _                     | _    | 0.4  | V    |
|                      |                                                                                                     | 5 ns slew rate output;<br>I <sub>O</sub> = 4mA    | _                     | _    | 0.4  | V    |
|                      |                                                                                                     | 10 ns slew rate output;<br>I <sub>O</sub> = 2 mA  | _                     | _    | 0.4  | V    |
|                      |                                                                                                     | 20 ns slew rate output;<br>I <sub>O</sub> = 1 mA  | _                     | _    | 0.4  | V    |
|                      |                                                                                                     | $I^2$ C-bus output; $I_0 = 4 \text{ mA}$          | _                     | _    | 0.4  | V    |
| I <sub>LO</sub>      | output leakage current<br>3-state outputs                                                           | $V_O = 0 \text{ V or } V_{DD}$                    | _                     | _    | ±5   | μΑ   |
| R <sub>pd</sub>      | internal pull-down resistor to V <sub>SS</sub>                                                      |                                                   | 24                    | 50   | 140  | kΩ   |
| R <sub>pu</sub>      | internal pull-up resistor to V <sub>DD</sub>                                                        |                                                   | 30                    | 50   | 100  | kΩ   |
| C <sub>i</sub>       | input capacitance                                                                                   |                                                   | _                     | _    | 3.5  | pF   |
| $t_{i(r)}, t_{i(f)}$ | input rise and fall times                                                                           | V <sub>DD</sub> = 3.6 V                           | _                     | 6    | 200  | ns   |
| t <sub>o(t)</sub>    | output transition time                                                                              | standard output; C <sub>L</sub> = 30 pF           | -                     | 3.5  | _    | ns   |
|                      |                                                                                                     | 5 ns slew rate output;<br>C <sub>L</sub> = 30 pF  | _                     | 5    | _    | ns   |
|                      |                                                                                                     | 10 ns slew rate output;<br>C <sub>L</sub> = 30 pF | _                     | 10   | _    | ns   |
|                      |                                                                                                     | 20 ns slew rate output;<br>C <sub>L</sub> = 30 pF | _                     | 20   | -    | ns   |
|                      |                                                                                                     | $I^2$ C-bus output; $C_b = 400 \text{ pF}$        | 60                    | _    | 300  | ns   |

# Car radio Digital Signal Processor (DSP)

SAA7706H

| SYMBOL                                       | PARAMETER                                                    | CONDITIONS                                                                              | MIN. | TYP.        | MAX.         | UNIT    |
|----------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|-------------|--------------|---------|
| Analog inputs                                | ; T <sub>amb</sub> = 25 °C; V <sub>DDA1</sub> = 3.3 \        | V                                                                                       |      | -1          | 1            | !       |
| DC CHARACTER                                 | ISTICS                                                       |                                                                                         |      |             |              |         |
| $\frac{V_{VREFAD}}{V_{VDDA1}}$               | common mode reference<br>voltage ADC1, ADC2 and<br>level-ADC | with reference to V <sub>SSA1</sub>                                                     | 0.47 | 0.50        | 0.53         |         |
| Z <sub>o(VREFAD)</sub>                       | output impedance at pin VREFAD                               |                                                                                         | _    | 10          | -            | Ω       |
| V <sub>VDACP</sub>                           | positive reference voltage ADC1, 2, 3 and level-ADC          |                                                                                         | 3    | 3.3         | 3.6          | V       |
| I <sub>VDACP</sub>                           | positive reference current ADC1, 2, 3 and level-ADC          |                                                                                         | _    | -200        | -            | μΑ      |
| V <sub>VDACN1</sub> ,<br>V <sub>VDACN2</sub> | negative reference<br>voltage ADC1, 2, 3 and<br>level-ADC    |                                                                                         | -0.3 | 0           | +0.3         | V       |
| I <sub>VDACN1</sub> ,<br>I <sub>VDACN2</sub> | negative reference current ADC1, 2 and 3                     |                                                                                         | _    | 200         | -            | μΑ      |
| V <sub>IO(ADC)</sub>                         | input offset voltage<br>ADC1, 2 and 3                        |                                                                                         | _    | 140         | _            | mV      |
| AC CHARACTERI                                | STICS                                                        |                                                                                         |      | •           | •            | •       |
| V <sub>i(con)(max)(rms)</sub>                | maximum conversion input level (RMS value)                   |                                                                                         |      |             |              |         |
|                                              | CD, TAPE, AM and<br>AUX input signals                        | THD <1%                                                                                 | 0.6  | 0.66        | -            | V       |
|                                              | FM_MPX input signal                                          | THD <1%; VOLFM = 00H                                                                    | 0.33 | 0.368       | _            | V       |
| R <sub>i</sub>                               | input impedance CD, TAPE, AM and AUX input signals           |                                                                                         | 1    | -           | _            | ΜΩ      |
|                                              | FM_MPX input signal                                          |                                                                                         | 48   | 60          | 72           | kΩ      |
| THD                                          | total harmonic distortion                                    |                                                                                         |      |             |              |         |
|                                              | CD, TAPE, AM and<br>AUX input signals                        | input signal 0.55 V (RMS) at<br>1 kHz; bandwidth = 20 kHz;<br>f <sub>s</sub> = 44.1 kHz | _    | -85         | <b>-75</b>   | dB      |
|                                              | FM_MPX input signal                                          | input signal 368 mV (RMS) at<br>1 kHz; bandwidth = 19 kHz;<br>VOLFM = 00H               | _    | -70<br>0.03 | -65<br>0.056 | dB<br>% |

# Car radio Digital Signal Processor (DSP)

SAA7706H

| SYMBOL                      | PARAMETER                                                   | CONDITIONS                                                                                                   | MIN. | TYP. | MAX. | UNIT |
|-----------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|------|
| S/N                         | signal-to-noise ratio                                       |                                                                                                              |      |      |      |      |
|                             | CD, TAPE, AM and<br>AUX input signals                       | input signal at 1 kHz;<br>bandwidth = 20 kHz;<br>0 dB reference = 0.55 V<br>(RMS); f <sub>s</sub> = 44.1 kHz | 85   | 90   | _    | dB   |
|                             | FM_MPX input signal mono                                    | input signal at 1 kHz;<br>bandwidth = 19 kHz;<br>0 dB reference = 0.368 V<br>(RMS); VOLFM = 00H              | 80   | 83   | _    | dB   |
|                             | FM_MPX input signal stereo                                  | input signal at 1 kHz;<br>bandwidth = 40 kHz;<br>0 dB reference = 0.368 V<br>(RMS); VOLFM = 00H              | 75   | 81   | _    | dB   |
| $\alpha_{19}$               | carrier and harmonic suppression at the output              | pilot signal<br>frequency = 19 kHz                                                                           | _    | 81   | _    | dB   |
|                             |                                                             | unmodulated                                                                                                  | _    | 98   | _    | dB   |
| $\alpha_{38}$               | carrier and harmonic suppression at the output              | subcarrier<br>frequency = 38 kHz                                                                             | _    | 83   | _    | dB   |
|                             |                                                             | unmodulated                                                                                                  | _    | 91   | _    | dB   |
| α <sub>57</sub>             | carrier and harmonic suppression for 19 kHz,                | subcarrier<br>frequency = 57 kHz                                                                             | _    | 83   | _    | dB   |
|                             | including notch                                             | unmodulated                                                                                                  | _    | 96   | _    | dB   |
| α <sub>76</sub>             | carrier and harmonic suppression for 19 kHz,                | subcarrier<br>frequency = 76 kHz                                                                             | _    | 84   | _    | dB   |
|                             | including notch                                             | unmodulated                                                                                                  | _    | 94   | _    | dB   |
| IM <sub>α10</sub>           | intermodulation                                             | $f_{mod} = 10 \text{ kHz}; f_{spur} = 1 \text{ kHz}$                                                         | 77   | _    | _    | dB   |
| IM <sub>α13</sub>           | intermodulation                                             | $f_{mod} = 13 \text{ kHz}; f_{spur} = 1 \text{ kHz}$                                                         | 76   | _    | _    | dB   |
| α <sub>57(VF)</sub>         | traffic radio suppression                                   | f = 57 kHz                                                                                                   | _    | 110  | _    | dB   |
| $\alpha_{67(SCA)}$          | Subsidiary Communication Authority (SCA) suppression        | f = 67 kHz                                                                                                   | _    | 110  | _    | dB   |
| α <sub>114</sub>            | adjacent channel suppression                                | f = 114 kHz                                                                                                  | _    | 110  | _    | dB   |
| $\alpha_{190}$              | adjacent channel suppression                                | f = 190 kHz                                                                                                  | _    | 110  | -    | dB   |
| V <sub>th(pilot)(rms)</sub> | pilot threshold voltage                                     | stereo on; VOLFM = 07H                                                                                       | _    | 35.5 | 1-   | mV   |
| . , ,                       | (RMS value) at pin DSP1_OUT1                                | stereo off; VOLFM = 07H                                                                                      | -    | 35.4 | -    | mV   |
| hys                         | hysteresis of V <sub>th(pilot)(rms)</sub>                   |                                                                                                              | _    | 0    | _    | dB   |
| $\alpha_{cs1}$              | channel separation                                          | f <sub>i</sub> = 1 kHz                                                                                       | 40   | 45   | _    | dB   |
|                             | FM-stereo input                                             | f <sub>i</sub> = 10 kHz                                                                                      | 25   | 30   | _    | dB   |
| $\alpha_{\text{CS2}}$       | channel separation CD,<br>TAPE, AM and AUX input<br>signals |                                                                                                              | 60   | 70   | -    | dB   |

# Car radio Digital Signal Processor (DSP)

SAA7706H

| SYMBOL                        | PARAMETER                                                                                  | CONDITIONS                                                                                                                                                  | MIN. | TYP. | MAX. | UNIT |
|-------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| f <sub>res</sub>              | audio frequency response                                                                   |                                                                                                                                                             |      |      |      |      |
|                               | CD, TAPE, AM and<br>AUX input signals                                                      | f <sub>s</sub> = 44.1 kHz; at –3 dB                                                                                                                         | 20   | _    | _    | kHz  |
|                               | FM_MPX input signal                                                                        | at -3 dB via DSP at DAC output                                                                                                                              | 17   | _    | _    | kHz  |
| $\Delta G_L-R$                | overall left/right gain<br>unbalance (TAPE, CD,<br>AUX and AM input<br>signals)            |                                                                                                                                                             | _    | _    | 0.5  | dB   |
| $\alpha_{ct}$                 | crosstalk between inputs                                                                   | f <sub>i</sub> = 1 kHz                                                                                                                                      | 65   | _    | _    | dB   |
|                               |                                                                                            | f <sub>i</sub> = 15 kHz                                                                                                                                     | 50   | _    | _    | dB   |
| PSRR <sub>MPX/RDS</sub>       | power supply ripple<br>rejection MPX and RDS<br>ADCs                                       | output via $I^2S$ -bus; ADC input short-circuited; $f_{ripple} = 1$ kHz; $V_{ripple} = 100$ mV (peak); $C_{VREFAD} = 22$ $\mu F$ ; $C_{VDACP} = 10$ $\mu F$ | 35   | 45   | _    | dB   |
| PSRR <sub>LAD</sub>           | power supply ripple rejection level-ADC                                                    | output via DAC; ADC input short-circuited; $f_{ripple}$ = 1 kHz; $V_{ripple}$ = 100 mV (peak); $C_{VREFAD}$ = 22 $\mu F$                                    | 29   | 39   | _    | dB   |
| CMRR <sub>CD</sub>            | common-mode rejection ratio for CD input mode                                              | $R_{CD\_(L)\_GND} = 1 \text{ M}\Omega;$<br>resistance of CD player<br>ground cable < 1 k $\Omega$ ;<br>$f_i = 1 \text{ kHz}$                                | 60   | _    | _    | dB   |
| AC characteris                | tics PHONE and NAV inpu                                                                    | ts; T <sub>amb</sub> = 25 °C; V <sub>DDA1</sub> = 3.3 V                                                                                                     | •    | 1    | -1   | •    |
| THD                           | total harmonic distortion<br>of PHONE and NAV input<br>signals at maximum input<br>voltage | $V_i$ = 0.75 V (RMS); $f_i$ = 1 kHz; VOLMIX = 30H; measured at FLV and FRV outputs                                                                          | 40   | _    | -    | dB   |
| CMRR                          | common mode rejection ratio of PHONE and NAV input signals                                 | $V_i = 0.75 \text{ V(RMS)}; f_i = 1 \text{ kHz};$<br>VOLMIX = 30H                                                                                           | 25   | 50   | _    | dB   |
| R <sub>i</sub>                | input impedance of PHONE, NAV/AM_L and AM_R input signals                                  |                                                                                                                                                             | 90   | 120  | 150  | kΩ   |
| V <sub>i(max)(rms)</sub>      | maximum input level of PHONE and NAV input signals (RMS value)                             | f <sub>i</sub> = 1 kHz; VOLMIX = 30H                                                                                                                        | 0.75 | 1    | _    | V    |
| AC characteris                | stics FM_RDS input; T <sub>amb</sub> =                                                     | 25 °C; V <sub>DDA1</sub> = 3.3 V                                                                                                                            | •    | •    | •    | •    |
| V <sub>i(con)(max)(rms)</sub> |                                                                                            |                                                                                                                                                             | _    | V    |      |      |
| $R_{i(FM\_RDS)}$              | input resistance FM_RDS input                                                              |                                                                                                                                                             | 40   | 60   | 72   | kΩ   |
| THD <sub>FM_RDS</sub>         | total harmonic distortion<br>RDS ADC                                                       | f <sub>c</sub> = 57 kHz                                                                                                                                     | -60  | -67  | _    | dB   |

# Car radio Digital Signal Processor (DSP)

SAA7706H

| SYMBOL                   | PARAMETER                                             | CONDITIONS                                                                                  | MIN.                    | TYP.                  | MAX.                  | UNIT          |
|--------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------|-----------------------|-----------------------|---------------|
| S/N <sub>FMRDS</sub>     | signal-to-noise ratio RDS<br>ADC                      | 6 kHz bandwidth; f <sub>c</sub> = 57 kHz;<br>0 dB reference = 0.55 V<br>(RMS); VOLRDS = 00H | 54                      | -                     | -                     | dB            |
| $\alpha_{\text{pilot}}$  | pilot attenuation RDS                                 |                                                                                             | 50                      | _                     | _                     | dB            |
| α                        | nearby selectivity RDS                                | neighbouring channel at 200 kHz distance                                                    | 61                      | _                     | _                     | dB            |
| $\alpha_{\text{n(ADC)}}$ | RDS ADC noise attenuation                             |                                                                                             | 70                      | _                     | _                     | dB            |
| $V_{ripple(RDS)}$        | ripple voltage RDS pass band                          | 2.4 kHz bandwidth                                                                           | _                       | _                     | 0.5                   | dB            |
| $\alpha_{mux(RDS)}$      | multiplex attenuation RDS                             | mono                                                                                        | 70                      | _                     | _                     | dB            |
|                          |                                                       | stereo                                                                                      | 40                      | _                     | _                     | dB            |
| $\Delta f_{ m osc}$      | allowable frequency<br>deviation of the 57 kHz<br>RDS | maximum crystal resonance frequency deviation of 100 ppm                                    | -                       | -                     | 6                     | Hz            |
| AC characteri            | stics SPDIF1 and SPDIF2 in                            | nputs; T <sub>amb</sub> = 25 °C; V <sub>DDA2</sub> = 3                                      | .3 V                    | •                     | •                     | •             |
| $V_{i(p-p)}$             | AC input level (peak-to-peak level)                   |                                                                                             | 0.2                     | 0.5                   | 3.3                   | V             |
| R <sub>i</sub>           | input impedance                                       | at 1 kHz                                                                                    | _                       | 6                     | _                     | kΩ            |
| V <sub>hys</sub>         | hysteresis of input voltage                           |                                                                                             | _                       | 40                    | _                     | mV            |
|                          | stics analog LEVEL input;                             | Γ <sub>amb</sub> = 25 °C; V <sub>DDA1</sub> = 3.3 V                                         | !                       |                       |                       | !             |
| S/N <sub>LAD</sub>       | signal-to-noise ratio of level-ADC                    | 0 to 29 kHz bandwidth;<br>maximum input level;<br>unweighted                                | 48                      | 54                    | _                     | dB            |
| R <sub>i</sub>           | input resistance                                      | -                                                                                           | 1.0                     | _                     | 2.2                   | ΜΩ            |
| $V_{i(fs)(LAD)}$         | full-scale level-ADC input voltage                    |                                                                                             | 0                       | _                     | V <sub>DDA1</sub>     | V             |
| V <sub>IO</sub>          | DC offset voltage                                     |                                                                                             | _                       | _                     | 120                   | mV            |
| α                        | decimation filter attenuation                         |                                                                                             | 20                      | _                     | _                     | dB<br>decade  |
| f <sub>co(PB)</sub>      | pass band cut-off frequency                           | at -3 dB and DCS<br>clock = 9.728 MHz                                                       | -                       | 29                    | -                     | kHz           |
| f <sub>sr</sub>          | sample rate frequency after decimation                | DCS clock = 9.728 MHz                                                                       | _                       | 38                    | _                     | kHz           |
| Analog DAC of i = 1 kHz  | outputs on pins FLV, FRV, R                           | LV and RRV; $T_{amb}$ = 25 °C; $V_{DI}$                                                     | <sub>DA2</sub> = 3.3 V; | f <sub>s</sub> = 44.1 | kHz; R <sub>L</sub> = | <b>5 k</b> Ω; |
| DC CHARACTER             | RISTICS                                               |                                                                                             |                         |                       |                       |               |
| R <sub>o(ref)</sub>      | reference output resistance                           | pin VREFDA                                                                                  | -                       | 14                    | _                     | kΩ            |
| R <sub>o</sub>           | DAC output resistance                                 | pins FLV, FRV, RLV and RRV                                                                  | _                       | 0.13                  | 3.0                   | Ω             |
| I <sub>o(max)</sub>      | maximum output current                                | (THD + N)/S < 0.1%;<br>R <sub>L</sub> = 5 kΩ                                                | -                       | 0.22                  | _                     | mA            |
| R <sub>L</sub>           | load resistance                                       |                                                                                             | 3                       | _                     | _                     | kΩ            |

# Car radio Digital Signal Processor (DSP)

**SAA7706H** 

| SYMBOL                      | PARAMETER                                                              | CONDITIONS                                                                                                                                                        | MIN. | TYP.    | MAX. | UNIT |
|-----------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------|
| C <sub>L</sub>              | load capacitance                                                       |                                                                                                                                                                   | _    | _       | 200  | pF   |
| AC CHARACTER                | ISTICS                                                                 |                                                                                                                                                                   |      |         | •    | •    |
| V <sub>o(RMS)</sub>         | output voltage (RMS value)                                             |                                                                                                                                                                   | _    | 1000    | _    | mV   |
| $\Delta V_{o}$              | unbalance between channels                                             |                                                                                                                                                                   | _    | 0.1     | _    | dB   |
| (THD + N)/S                 | total harmonic                                                         | at 0 dB                                                                                                                                                           | _    | -90     | -85  | dB   |
|                             | distortion-plus-noise to<br>signal ratio (measured<br>with system one) | at –60 dB; A-weighted                                                                                                                                             | -    | -37     | _    | dB   |
| S/N                         | signal-to-noise ratio<br>(measured with system<br>one)                 | code = 0; A-weighted                                                                                                                                              | _    | 105     | _    | dB   |
| $\alpha_{cs}$               | channel separation                                                     |                                                                                                                                                                   | _    | 80      | _    | dB   |
| PSRR                        | power supply rejection ratio                                           | $f_{\text{ripple}} = 1 \text{ kHz}; V_{\text{ripple}(p-p)} = 1\%$                                                                                                 | _    | 50      | _    | dB   |
| Oscillator; T <sub>an</sub> | <sub>nb</sub> = 25 °C; V <sub>DD(OSC)</sub> = 3.3 V                    |                                                                                                                                                                   |      |         |      | •    |
| f <sub>xtal</sub>           | crystal frequency                                                      |                                                                                                                                                                   | _    | 11.2896 | _    | MHz  |
| V <sub>xtal</sub>           | voltage across the crystal                                             | crystal series resistance $R_s < 100 \Omega$ ; crystal shunt capacitance $C_p < 7 pF$ ; crystal load capacitance $C_L = 12 pF$ ; $C_1 = C_2 = 22 pF$ (see Fig.13) | 1.6  | 2.6     | 3.6  | V    |
| I <sub>DD(OSC)</sub>        | supply current crystal                                                 | at start-up                                                                                                                                                       | 1.7  | 3.4     | 6.4  | mA   |
|                             | oscillator                                                             | at oscillation                                                                                                                                                    | _    | 0.32    | _    | mA   |

### 13 RDS AND I<sup>2</sup>S-BUS TIMING

 $T_{amb}$  = 25 °C;  $V_{DDD}$  = 3.3 V; unless otherwise specified.

| SYMBOL              | PARAMETER                       | CONDITIONS         | MIN. | TYP.   | MAX. | UNIT |  |
|---------------------|---------------------------------|--------------------|------|--------|------|------|--|
| RDS timing (se      | RDS timing (see Figs 18 and 19) |                    |      |        |      |      |  |
| f <sub>RDSCLK</sub> | nominal RDS clock frequency     |                    | _    | 1187.5 | -    | Hz   |  |
| t <sub>su</sub>     | clock set-up time               | direct output mode | 100  | _      | _    | μs   |  |
| T <sub>cy</sub>     | cycle time                      | direct output mode | _    | 842    | _    | μs   |  |
|                     |                                 | buffer mode        | 2    | _      | _    | μs   |  |
| t <sub>HC</sub>     | clock HIGH time                 | direct output mode | 220  | _      | 640  | μs   |  |
|                     |                                 | buffer mode        | 1    | _      | _    | μs   |  |
| t <sub>LC</sub>     | clock LOW time                  | direct output mode | 220  | _      | 640  | μs   |  |
|                     |                                 | buffer mode        | 1    | _      | _    | μs   |  |
| t <sub>h</sub>      | data hold time                  |                    | 100  | _      | _    | μs   |  |
| t <sub>w</sub>      | wait time                       | buffer mode        | 1    | _      | _    | μs   |  |

# Car radio Digital Signal Processor (DSP)

## **SAA7706H**

| SYMBOL                                   | PARAMETER               | CONDITIONS                | MIN.                | TYP. | MAX.                | UNIT |  |  |
|------------------------------------------|-------------------------|---------------------------|---------------------|------|---------------------|------|--|--|
| I <sup>2</sup> S-bus timing (see Fig.23) |                         |                           |                     |      |                     |      |  |  |
| t <sub>r</sub>                           | rise time               | $T_{cy} = 325 \text{ ns}$ | _                   | _    | 0.15T <sub>cy</sub> | ns   |  |  |
| t <sub>f</sub>                           | fall time               | $T_{cy} = 325 \text{ ns}$ | _                   | _    | 0.15T <sub>cy</sub> | ns   |  |  |
| T <sub>cy</sub>                          | bit clock cycle time    |                           | 325                 | _    | _                   | ns   |  |  |
| t <sub>BCK(H)</sub>                      | bit clock time HIGH     | $T_{cy} = 325 \text{ ns}$ | 0.35T <sub>cy</sub> | _    | _                   | ns   |  |  |
| t <sub>BCK(L)</sub>                      | bit clock time LOW      | $T_{cy} = 325 \text{ ns}$ | 0.35T <sub>cy</sub> | _    | _                   | ns   |  |  |
| t <sub>su(D)</sub>                       | data set-up time        | T <sub>cy</sub> = 325 ns  | 0.2T <sub>cy</sub>  | _    | _                   | ns   |  |  |
| t <sub>h(D)</sub>                        | data hold time          | $T_{cy} = 325 \text{ ns}$ | 0.2T <sub>cy</sub>  | _    | _                   | ns   |  |  |
| t <sub>d(D)</sub>                        | data delay time         | T <sub>cy</sub> = 325 ns  | _                   | _    | 0.15T <sub>cy</sub> | ns   |  |  |
| t <sub>su(WS)</sub>                      | word select set-up time | $T_{cy} = 325 \text{ ns}$ | 0.2T <sub>cy</sub>  | _    | _                   | ns   |  |  |
| t <sub>h(WS)</sub>                       | word select hold time   | $T_{cy} = 325 \text{ ns}$ | 0.2T <sub>cy</sub>  | _    | _                   | ns   |  |  |



# Car radio Digital Signal Processor (DSP)

**SAA7706H** 

### 14 I<sup>2</sup>C-BUS TIMING

 $T_{amb}$  = 25 °C;  $V_{DDD}$  = 3.3 V; unless otherwise specified.

| SYMBOL              | PARAMETER                                                                                   | CONDITIONS           | STANDARD MODE<br>I <sup>2</sup> C-BUS |      | FAST MODE I <sup>2</sup> C-BUS |      | UNIT |
|---------------------|---------------------------------------------------------------------------------------------|----------------------|---------------------------------------|------|--------------------------------|------|------|
|                     |                                                                                             |                      | MIN.                                  | MAX. | MIN.                           | MAX. | 1    |
| f <sub>SCL</sub>    | SCL clock frequency                                                                         |                      | 0                                     | 100  | 0                              | 400  | kHz  |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition                                            |                      | 4.7                                   | _    | 1.3                            | _    | μs   |
| t <sub>HD;STA</sub> | hold time (repeated) START condition. After this period, the first clock pulse is generated |                      | 4.0                                   | _    | 0.6                            | _    | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                 |                      | 4.7                                   | _    | 1.3                            | _    | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                |                      | 4.0                                   | _    | 0.6                            | _    | μs   |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                                                  |                      | 4.7                                   | _    | 0.6                            | _    | μs   |
| t <sub>HD;DAT</sub> | data hold time                                                                              |                      | 0                                     | _    | 0                              | 0.9  | μs   |
| t <sub>SU;DAT</sub> | data set-up time                                                                            |                      | 250                                   | _    | 100                            | _    | ns   |
| t <sub>r</sub>      | rise time of both SDA and SCL signals                                                       | C <sub>b</sub> in pF | _                                     | 1000 | 20 + 0.1C <sub>b</sub>         | 300  | ns   |
| t <sub>f</sub>      | fall time of both SDA and SCL signals                                                       | C <sub>b</sub> in pF | _                                     | 300  | 20 + 0.1C <sub>b</sub>         | 300  | ns   |
| t <sub>SU;STO</sub> | set-up time for STOP condition                                                              |                      | 4.0                                   | -    | 0.6                            | -    | μѕ   |
| C <sub>b</sub>      | capacitive load for each bus line                                                           |                      | -                                     | 400  | -                              | 400  | pF   |
| t <sub>SP</sub>     | pulse width of spikes to<br>be suppressed by input<br>filter                                |                      | -                                     | -    | 0                              | 50   | ns   |

# Car radio Digital Signal Processor (DSP)

**SAA7706H** 



### 15 SOFTWARE DESCRIPTION

The use and description of the software features of the SAA7706H will be described in the separate application manual.

### **16 APPLICATION DIAGRAM**

The application diagram shown in Figs 25 and 26 must be considered as one of the examples of a (limited) application of the chip e.g. in this case the I<sup>2</sup>S-bus inputs of the CD-input are not used. For the real application set-up the information of the application report is necessary.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 



## Car radio Digital Signal Processor (DSP)

### **SAA7706H**



# Car radio Digital Signal Processor (DSP)

**SAA7706H** 

### 17 PACKAGE OUTLINE

QFP80: plastic quad flat package; 80 leads (lead length 1.95 mm); body 14 x 20 x 2.8 mm

SOT318-2



### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

0.30

0.14

| OUTLINE  |     | REFERENCES |      |  | EUROPEAN ISSUE DATE |                                  |  |
|----------|-----|------------|------|--|---------------------|----------------------------------|--|
| VERSION  | IEC | JEDEC      | EIAJ |  | PROJECTION          | ISSUE DATE                       |  |
| SOT318-2 |     | MO-112     |      |  |                     | <del>-97-08-01</del><br>99-12-27 |  |

2001 Mar 05 46

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

### 18 SOLDERING

# 18.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 18.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

### 18.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 18.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

### 18.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                      | SOLDERING METHOD                  |                       |  |
|----------------------------------------------|-----------------------------------|-----------------------|--|
| PACKAGE                                      | WAVE                              | REFLOW <sup>(1)</sup> |  |
| BGA, LFBGA, SQFP, TFBGA                      | not suitable                      | suitable              |  |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |
| PLCC <sup>(3)</sup> , SO, SOJ                | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                              | not recommended <sup>(3)(4)</sup> | suitable              |  |
| SSOP, TSSOP, VSO                             | not recommended <sup>(5)</sup>    | suitable              |  |

### **Notes**

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

## Car radio Digital Signal Processor (DSP)

**SAA7706H** 

### 19 DATA SHEET STATUS

| DATA SHEET STATUS         | PRODUCT<br>STATUS | DEFINITIONS (1)                                                                                                                                                                                                                                            |
|---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                          |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                       |

### Note

Please consult the most recently issued data sheet before initiating or completing a design.

### 20 DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### 21 DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### 22 PURCHASE OF PHILIPS I2C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# Car radio Digital Signal Processor (DSP)

SAA7706H

NOTES

# Car radio Digital Signal Processor (DSP)

SAA7706H

NOTES

# Philips Semiconductors – a worldwide company

Argentina: see South America

**Australia:** 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 **Austria:** Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773

**Belgium:** see The Netherlands **Brazil:** see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America

Czech Republic: see Austria

Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V,

Tel. +45 33 29 3333, Fax. +45 33 29 3905 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 4099 6161, Fax. +33 1 4099 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 2353 60, Fax. +49 40 2353 6300

Hungary: Philips Hungary Ltd., H-1119 Budapest, Fehervari ut 84/A,

Tel: +36 1 382 1700, Fax: +36 1 382 1800

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,

Tel. +91 22 493 8541, Fax. +91 22 493 0966

Indonesia: PT Philips Development Corporation, Semiconductors Division,

Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080

**Ireland:** Newstead, Clonskeagh, DUBLIN 14,

Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053,

TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 **Italy:** PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI),

Tel. +39 039 203 6838, Fax +39 039 203 6800

**Japan:** Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,

Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

**New Zealand:** 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160. Fax. +64 9 849 7811

**Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Pakistan: see Singapore

**Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

**Poland**: Al.Jerozolimskie 195 B, 02-222 WARSAW, Tel. +48 22 5710 000, Fax. +48 22 5710 001

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, Ul. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 58088 Newville 2114,

Tel. +27 11 471 5401, Fax. +27 11 471 5398 **South America:** Al. Vicente Pinzon, 173, 6th floor,

04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333. Fax. +55 11 821 2382

**Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2741 Fax. +41 1 488 3263

**Taiwan:** Philips Semiconductors, 5F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2451, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd.,

60/14 MOO 11, Bangna Trad Road KM. 3, Bagna, BANGKOK 10260,

Tel. +66 2 361 7910, Fax. +66 2 398 3447

Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye,

ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813

**Ukraine**: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 **United Kingdom:** Philips Semiconductors Ltd., 276 Bath Road, Hayes,

MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 3341 299, Fax.+381 11 3342 553

Internet: http://www.semiconductors.philips.com

Marketing Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

For all other countries apply to: Philips Semiconductors,

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

© Philips Electronics N.V. 2001

753503/25/01/pp52

Date of release: 2001 Mar 05

Document order number: 9397 750 07096

SCA71

Let's make things better.







# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## NXP:

SAA7706H/N107S,518 SAA7706H/N107S,557 SAA7706H/N210S,518 SAA7706H/N210S,557