#### **Features**

- . Operating Range from 5 V to 18 V
- . Baud Rate up to 20 Kbaud
- Improved Slew Rate Control According to LIN Specification 2.0
- Fully Compatible with 3.3 V and 5 V Devices
- Dominant Time-out Function at Transmit Data (TXD)
- Normal and Sleep Mode
- Wake-up Capability via LIN Bus (90 µs Dominant)
- External Wake-up via WAKE Pin (130 µs Low Level)
- Control of External Voltage Regulator via INH Pin
- Very Low Standby Current During Sleep Mode (10 μA)
- 60 V Load Dump Protection at LIN Pin (42-V Power Net)
- Wake-up Source Recognition
- . Bus Pin Short-circuit Protected versus GND and Battery
- Overtemperature Protection
- High EMC Level
- Interference and Damage Protection According to ISO/CD 7637
- ESD HBM 5 kV on LIN Bus Pin, Wake and VS

### **Description**

The ATA6661 is a fully integrated LIN transceiver according to the LIN specification 2.0. It interfaces the LIN protocol handler and the physical layer. The device is designed to handle the low-speed data communication in vehicles, e.g., in convenience electronics. Improved slope control at the LIN bus ensures secure data communication up to 20 kBaud with an RC-oscillator for protocol handling. In order to comply with the 42-V power net requirements, the bus output is capable of withstanding high voltages. Sleep mode guarantees minimal current consumption.

Figure 1. Block Diagram





### **LIN Transceiver**

### **ATA6661**

Rev. 4729C-AUTO-06/04





# **Pin Configuration**

Figure 2. Pinning SO8



# **Pin Description**

| Pin | Symbol | Function                                                                                                          |
|-----|--------|-------------------------------------------------------------------------------------------------------------------|
| 1   | RXD    | Receive data output (open drain)                                                                                  |
| 2   | EN     | Enables normal mode, when the input is open or low, the device is in sleep mode                                   |
| 3   | WAKE   | High voltage input for local wake-up request                                                                      |
| 4   | TXD    | Transmit data input; active low output (strong pull-down) after a local wake-up request                           |
| 5   | GND    | Ground                                                                                                            |
| 6   | LIN    | LIN bus line input/output                                                                                         |
| 7   | VS     | Battery supply                                                                                                    |
| 8   | INH    | Battery related inhibit output for controlling an external voltage regulator; active high after a wake-up request |

### **Functional Description**

Supply Pin (V<sub>S</sub>)

Undervoltage detection is implemented to disable transmission if  $V_S$  is falling to a value below 5 V to avoid false bus messages. After switching on  $V_S$  the IC switches to pre-normal mode and INHIBIT is switched on. The supply current in sleep mode is typically 10  $\mu$ A.

**Ground Pin (GND)** 

The ATA6661 is neutral on the LIN pin in case of a GND disconnection. It is able to handle a ground shift up to 3 V for  $V_S > 9$  V.

**Bus Pin (LIN)** 

A low-side driver with internal current limitation and thermal shutdown as well as an internal pull-up resistor according to LIN specification 2.0 are implemented. The voltage range is from -27 V to +60 V. This pin exhibits no reverse current from the LIN bus to  $V_{\rm S}$ , even in case of a GND shift or  $V_{\rm Batt}$  disconnection. The LIN receiver thresholds are compatible to the LIN protocol specification.The fall time (from recessive to dominant) and the rise time (from dominant to recessive) are slope controlled. The output has a short circuit limitation. This is a self adapting current limitation; i.e., during current limitation as the chip temperature increases so the current reduces.

Input Pin (TXD)

This pin is the microcontroller interface to control the state of the LIN output. TXD is low to bring LIN low. If TXD is high, the LIN output transistor is turned off. In this case, the bus is in recessive mode via the internal pull-up resistor. The TXD pin is compatible to a 3.3 V and 5 V supply.

TXD Dominant Time-out Function

The TXD input has an internal pull-down resistor. An internal timer prevents the bus line from being driven permanently in dominant state. If TXD is forced low longer than  $t_{\text{dom}}$  > 20 ms, the pin LIN will be switched off to recessive mode.

**Output Pin (RXD)** 

This pin reports to the microcontroller the state of the LIN bus. LIN high (recessive) is reported by a high level at RXD, LIN low (dominant) is reported by a low voltage at RXD. The output is an open drain, therefore, it is compatible to a 3.3 V or 5 V power supply. The AC characteristics are defined with a pull-up resistor of 5 k $\Omega$  to 5 V and a load capacitor of 20 pF. The output is short-current protected. In unpowered mode (V<sub>S</sub> = 0 V), RXD is switched off.

**Enable Input Pin (EN)** 

This pin controls the operation mode of the interface. If EN = 1, the interface is in normal mode, with the transmission path from TXD to LIN and from LIN to Rx both active. If EN = 0, the device is switched to sleep mode and no transmission is possible. In sleep mode, the LIN bus pin is connected to  $V_S$  with a weak pull-up current source. The device can transmit only after being woken up (see "Inhibit Output Pin (INH)" on page 4).

During sleep mode the device is still supplied from the battery voltage. The supply current is typically 10  $\mu$ A. The pin EN provides a pull-down resistor in order to force the transceiver into sleep mode in case the pin is disconnected.





### **Inhibit Output Pin (INH)**

This pin is used to control an external switchable voltage regulator having a wake-up input. The inhibit pin provides an internal switch towards pin  $V_S$ . If the device is in normal mode, the inhibit high-side switch is turned on and the external voltage regulator is activated. When the device is in sleep mode, the inhibit switch is turned off and disables the voltage regulator.

A wake-up event on the LIN bus or at pin WAKE will switch the INH pin to the  $V_S$  level. After a system power-up ( $V_S$  rises from zero), the pin INH switches automatically to the  $V_S$  level.

# Wake-up Input Pin (WAKE)

This pin is a high-voltage input used to wake-up the device from sleep mode. It is usually connected to an external switch in the application to generate a local wake-up. If you do not need a local wake-up in your application, do not connect pin WAKE. A pull-up current source with typically 10 µA is implemented.

Wake-up events from sleep mode:

- LIN bus
- EN pin
- WAKE pin

Figure 3 on page 5, Figure 4 on page 6 and Figure 5 on page 6 show details of wake-up operations.

### **Mode of Operation**

1. Normal mode

This is the normal transmitting and receiving mode. All features are available.

2. Sleep mode

In this mode the transmission path is disabled and the device is in low power mode. Supply current from  $V_{Batt}$  is typically 10  $\mu A$ . A wake-up signal from the LIN bus or via pin WAKE will be detected and switches the device to pre-normal mode. If EN, then switches to high, normal mode is activated. Input debounce timers at pin WAKE ( $T_{WAKE}$ ), LIN ( $T_{BUS}$ ) and EN ( $T_{sleep}$ ,  $T_{nom}$ ) prevent unwanted wake-up events due to automotive transients or EMI. In sleep mode the INH pin is floating. The internal termination between pin LIN and pin  $V_S$  is disabled to minimize the power dissipation in case pin LIN is short-circuited to GND. Only a weak pull-up current (typical 10  $\mu A$ ) between pin LIN and pin  $V_S$  is present.

3. Pre-normal mode

At system power-up, the device automatically switches to pre-normal mode. It switches the INH pin to a high state, to the  $V_S$  level. The microcontroller of the application will then confirm the normal mode by setting the EN pin to high.

### Remote Wake-up via Dominant Bus State

A falling edge at pin LIN, followed by a dominant bus level maintained for a certain time period ( $T_{BUS}$ ), results in a remote wake-up request. The device switches to pre-normal mode. Pin INH is activated (switches to  $V_{S}$ ) and the internal termination resistor is switched on. The remote wake-up request is indicated by a low level at pin RXD to interrupt the microcontroller (see Figure 4 on page 6).

# Local Wake-up via Pin WAKE

A falling edge at pin WAKE, followed by a low level maintained for a certain time period ( $T_{WAKE}$ ), results in a local wake-up request. The extra long wake-up time ( $T_{WAKE}$ ) ensures that no transient, according to ISO7637, creates a wake-up. The device switches to pre-normal mode. Pin INH is activated (switches to  $V_{S}$ ) and the internal termination resistor is switched on. The local wake-up request is indicated by a low level at pin RXD to interrupt the microcontroller and a strong pull-down at pin TXD (see Figure 5 on page 6).

# Wake-up Source Recognition

The device can distinguish between a local wake-up request (pin WAKE) and a remote wake-up request (dominant LIN bus). The wake-up source can be read on pin TXD in pre-normal mode. If an external pull-up resistor (typically  $5 \text{ k}\Omega$ ) on pin TXD to the power supply of the microcontroller has been added, a high level indicates a remote wake-up request (weak pull-down at pin TXD) and a low level indicates a local wake-up request (strong pull-down at pin TXD).

The wake-up request flag (signalled on pin RXD) as well as the wake-up source flag (signalled on pin TXD) are reset immediately, if the microcontroller sets pin EN to high (see Figure 4 on page 6 and Figure 5 on page 6).

Figure 3. Mode of Operation







Figure 4. LIN Wake-up Waveform Diagram



Figure 5. LIN Wake-up from Wake-up Switch



### **Absolute Maximum Ratings**

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters                                                                                                            | Symbol           | Min.                  | Тур. | Max.                  | Unit        |
|-----------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|------|-----------------------|-------------|
| V <sub>S</sub> - Continuous supply voltage                                                                            |                  | -0.3                  |      | +40                   | V           |
| Wake DC and transient voltage (with 33 k $\Omega$ serial resistor) - Transient voltage due to ISO7637                 |                  | -18<br>-150           |      | +40<br>+100           | V<br>V      |
| Logic pins (RXD, TXD, EN)                                                                                             |                  | -0.3                  |      | +6                    | V           |
| LIN - DC voltage - Transient voltage due to ISO7637                                                                   |                  | -27<br>-150           |      | +60<br>+100           | V<br>V      |
| INH<br>- DC voltage                                                                                                   |                  | -0.3                  |      | +40                   | V           |
| ESD HBM - All pins according to ESD S 5.1 - LIN, WAKE, VBATT versus GND according to LIN specification EMC evaluation |                  | -3<br>-5              |      | +3<br>+5              | kV<br>kV    |
| CDM ESD STM 5.3.1-1999 - All pins<br>FCDM ESD STM 5.3.1<br>MM JEDEC A115A                                             |                  | -500<br>-1000<br>-200 |      | +500<br>+1000<br>+200 | V<br>V<br>V |
| Junction temperature                                                                                                  | T <sub>j</sub>   | -40                   |      | +150                  | °C          |
| Storage temperature                                                                                                   | T <sub>stg</sub> | -55                   |      | +150                  | °C          |
| Operating ambient temperature                                                                                         | T <sub>amb</sub> | -40                   |      | +125                  | °C          |
| Thermal shutdown                                                                                                      |                  | 150                   | 165  | 180                   | °C          |
| Thermal shutdown hysteresis                                                                                           |                  | 5                     | 10   | 20                    | °C          |

### **Thermal Resistance**

| Parameters                          | Symbol            | Value | Unit |  |
|-------------------------------------|-------------------|-------|------|--|
| Thermal resistance junction ambient | R <sub>thJA</sub> | 160   | K/W  |  |





### **Electrical Characteristics**

5 V <  $V_S$  < 18 V,  $T_{amb}$  = -40°C to +125°C

| No. | Parameters                                       | Test Conditions                                                                        | Pin | Symbol               | Min.                 | Тур. | Max.                   | Unit | Type* |
|-----|--------------------------------------------------|----------------------------------------------------------------------------------------|-----|----------------------|----------------------|------|------------------------|------|-------|
| 1   | V <sub>S</sub> Pin                               |                                                                                        | 1   |                      | <u>"</u>             |      | 1                      |      |       |
| 1.1 | Nominal DC voltage range                         |                                                                                        | 7   | Vs                   | 5                    | 13.5 | 18                     | V    | Α     |
| 1.2 | Supply current in sleep mode                     | Sleep mode<br>V <sub>lin</sub> > V <sub>Batt</sub> - 0.5 V<br>V <sub>Batt</sub> < 14 V | 7   | I <sub>VSstby</sub>  |                      | 10   | 20                     | μΑ   | А     |
| 1.3 |                                                  | Bus recessive                                                                          | 7   | I <sub>VSrec</sub>   |                      |      | 3                      | mA   | Α     |
| 1.4 | Supply current in normal mode                    | Bus dominant Total bus load > 500 $\Omega$                                             | 7   | I <sub>VSdom</sub>   |                      |      | 4                      | mA   | А     |
| 1.5 | V <sub>S</sub> undervoltage threshold            |                                                                                        |     | $V_{Sth}$            | 3                    |      | 5                      | V    | Α     |
| 1.6 | V <sub>S</sub> undervoltage threshold hysteresis |                                                                                        | 7   | V <sub>Sth_hys</sub> |                      | 0.2  |                        | V    | Α     |
| 2   | RXD Output Pin (Open Drain)                      |                                                                                        | "   |                      | •                    |      |                        |      | 1     |
| 2.1 | Low level input current                          | Normal mode<br>V <sub>LIN</sub> = 0 V, V <sub>RXD</sub> = 0.4 V                        | 1   | I <sub>RXDL</sub>    | 2                    | 5    | 8                      | mA   | А     |
| 2.2 | RXD saturation voltage                           | 5 kΩ pull-up resistor to 5 V                                                           | 1   | Vsat <sub>RXD</sub>  |                      |      | 0.4                    | V    | Α     |
| 2.3 | High level leakage current                       | Normal mode<br>V <sub>LIN</sub> = V <sub>BAT</sub> , V <sub>RXD</sub> = 5 V            | 1   | I <sub>RXDH</sub>    | -3                   |      | +3                     | μΑ   | А     |
| 3   | TXD Input Pin                                    |                                                                                        |     |                      |                      |      |                        |      |       |
| 3.1 | Low level voltage input                          |                                                                                        | 4   | $V_{TXDL}$           | -0.3                 |      | +0.8                   | V    | Α     |
| 3.2 | High level voltage input                         |                                                                                        | 4   | $V_{TXDH}$           | 2                    |      | 7                      | V    | Α     |
| 3.3 | Pull-down resistor                               | $V_{TXD} = 5 \text{ V}$                                                                | 4   | R <sub>TXD</sub>     | 125                  | 250  | 600                    | kΩ   | Α     |
| 3.4 | Low level leakage current                        | $V_{TXD} = 0 V$                                                                        | 4   | I <sub>TXD</sub>     | -3                   |      | +3                     | μA   | Α     |
| 3.5 | Low-level input current at local wake-up request | Pre-normal mode $V_{LIN} = V_{BAT}$ ; $V_{WAKE} = 0 \text{ V}$                         | 4   | I <sub>TXDwake</sub> | 2                    | 5    | 8                      | mA   | Α     |
| 4   | EN Input Pin                                     |                                                                                        |     |                      |                      |      |                        |      |       |
| 4.1 | Low level voltage input                          |                                                                                        | 2   | $V_{ENL}$            | -0.3                 |      | +0.8                   | V    | Α     |
| 4.2 | High level voltage input                         |                                                                                        | 2   | $V_{ENH}$            | 2                    |      | 7                      | V    | Α     |
| 4.3 | Pull-down resistor                               | V <sub>EN</sub> = 5 V                                                                  | 2   | $R_{EN}$             | 125                  | 250  | 600                    | kΩ   | Α     |
| 4.4 | Low level input current                          | V <sub>EN</sub> = 0 V                                                                  | 2   | I <sub>EN</sub>      | -3                   |      | +3                     | μΑ   | Α     |
| 5   | INH Output Pin                                   |                                                                                        |     |                      |                      |      |                        |      |       |
| 5.1 | High level voltage                               | Normal mode<br>I <sub>INH</sub> = -200 μA                                              | 8   | V <sub>INHH</sub>    | V <sub>S</sub> - 0.8 |      | V <sub>S</sub>         | ٧    | Α     |
| 5.2 | High level leakage current                       | Sleep mode<br>V <sub>INH</sub> = 27 V, V <sub>Batt</sub> = 27 V                        | 8   | I <sub>INHL</sub>    | -3                   |      | +3                     | μA   | А     |
| 6   | WAKE Pin                                         | •                                                                                      | _   |                      |                      |      |                        |      |       |
| 6.1 | High level input voltage                         |                                                                                        | 3   | V <sub>WAKEH</sub>   | V <sub>S</sub> - 1 V |      | V <sub>S</sub> + 0.3 V | V    | А     |
| 6.2 | Low level input voltage                          |                                                                                        | 3   | V <sub>WAKEL</sub>   | -0.3 V               |      | V <sub>S</sub> - 3 V   | V    | А     |
| 6.3 | Wake pull-up current                             | V <sub>S</sub> < 27 V                                                                  | 3   | I <sub>WAKE</sub>    | -30                  | -10  |                        | μA   | Α     |
| 6.4 | High level leakage current                       | $V_{S} = 27 \text{ V}, V_{WAKE} = 27 \text{ V}$                                        | 3   | I <sub>WAKE</sub>    | -5                   |      | +5                     | μA   | Α     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

# **Electrical Characteristics (Continued)**

5 V <  $V_S$  < 18 V,  $T_{amb}$  = -40°C to +125°C

| No.  | Parameters                                                                                                                                                       | Test Conditions                                                                                                                                                                 | Pin | Symbol                   | Min.                     | Тур.                 | Max.                     | Unit           | Type* |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|--------------------------|----------------------|--------------------------|----------------|-------|
| 7    | LIN Bus Driver                                                                                                                                                   |                                                                                                                                                                                 | Į.  | 1                        |                          |                      | 1                        |                | Į.    |
| 7.1  | Driver recessive output voltage                                                                                                                                  | $V_{TXD} = 0 \text{ V}, I_{LIN} = 0 \text{ mA}$                                                                                                                                 | 6   | V <sub>BUSrec</sub>      | $0.9 \times V_S$         |                      | Vs                       | V              | Α     |
| 7.2  | Driver dominant voltage V <sub>BUSdom_DRV_LoSUP</sub>                                                                                                            | $V_{VS} = 7.3 \text{ V}, \text{ R}_{load} = 500 \Omega$                                                                                                                         | 6   | V_LoSUP                  |                          |                      | 1.2                      | V              | Α     |
| 7.3  | Driver dominant voltage V <sub>BUSdom_DRV_HiSUP</sub>                                                                                                            | $V_{VS}$ = 18 V, $R_{load}$ = 500 $\Omega$                                                                                                                                      | 6   | V_HiSUP                  |                          |                      | 2                        | V              | Α     |
| 7.4  | Driver dominant voltage V_BUSdom_DRV_LoSUP                                                                                                                       | $V_{VS} = 7.3 \text{ V}, R_{load} = 1000 \Omega$                                                                                                                                | 6   | V_LoSUP_1k               | 0.6                      |                      |                          | V              | Α     |
| 7.5  | Driver dominant voltage V <sub>BUSdom_DRV_HiSUP</sub>                                                                                                            | $V_{VS} = 18 \text{ V}, R_{load} = 1000 \Omega$                                                                                                                                 | 6   | V_HiSUP_1k_              | 0.8                      |                      |                          | ٧              | Α     |
| 7.6  | Pull-up resistor to V <sub>S</sub>                                                                                                                               | The serial diode is mandatory                                                                                                                                                   | 6   | R <sub>LIN</sub>         | 20                       | 30                   | 60                       | kΩ             | Α     |
| 7.7  | Self-adapting current limitation $V_{BUS} = V_{BAT\_max}$                                                                                                        | $T_{j} = 125^{\circ}C$<br>$T_{j} = 27^{\circ}C$<br>$T_{j} = -40^{\circ}C$                                                                                                       | 6   | I <sub>BUS_LIM</sub>     | 52<br>100<br>150         |                      | 110<br>170<br>230        | mA<br>mA<br>mA | А     |
| 7.8  | Input leakage current at the receiver, inclusive pull-up resistor as specified                                                                                   | Input leakage current Driver off V <sub>BUS</sub> = 0 V, V <sub>Batt</sub> = 12 V                                                                                               | 6   | I <sub>BUS_PAS_dom</sub> | -1                       |                      |                          | mA             | A     |
| 7.9  | Leakage current LIN recessive                                                                                                                                    | Driver off<br>$8 \text{ V} < \text{V}_{\text{BAT}} < 18 \text{ V}$<br>$8 \text{ V} < \text{V}_{\text{BUS}} < 18 \text{ V}$<br>$\text{V}_{\text{BUS}} \ge \text{V}_{\text{BAT}}$ | 6   | I <sub>BUS_PAS_rec</sub> |                          |                      | 20                       | μΑ             | А     |
| 7.10 | Leakage current at ground loss,<br>Control unit disconnected from<br>ground,<br>Loss of local ground must not<br>affect communication in the<br>residual network | $GND_{Device} = V_S$ $V_{BAT} = 12 V$ $0 V < V_{BUS} < 18 V$                                                                                                                    | 6   | I <sub>BUS_NO_gnd</sub>  | -1                       |                      | +1                       | mA             | А     |
| 7.11 | Node has to sustain the current<br>that can flow under this<br>condition, bus must remain<br>operational under this condition                                    | V <sub>BAT</sub> disconnected<br>V <sub>SUP_Device</sub> = GND<br>0 V < V <sub>BUS</sub> < 18 V                                                                                 | 6   | I <sub>BUS</sub>         |                          |                      | 100                      | μΑ             | А     |
| 8    | LIN Bus Receiver                                                                                                                                                 |                                                                                                                                                                                 |     |                          |                          |                      |                          |                |       |
| 8.1  | Center of receiver threshold                                                                                                                                     | $V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec})/2$                                                                                                                                  | 6   | V <sub>BUS_CNT</sub>     | 0.475×<br>V <sub>S</sub> | $^{0.5	imes}_{ m S}$ | 0.525×<br>V <sub>S</sub> | V              | Α     |
| 8.2  | Receiver dominant state                                                                                                                                          | V <sub>EN</sub> = 5 V                                                                                                                                                           | 6   | V <sub>BUSdom</sub>      | -27                      |                      | 0.4 × V <sub>S</sub>     | ٧              | Α     |
| 8.3  | Receiver recessive state                                                                                                                                         | V <sub>EN</sub> = 5 V                                                                                                                                                           | 6   | V <sub>BUSrec</sub>      | $0.6 \times V_S$         |                      | 40                       | V              | Α     |
| 8.4  | Receiver input hysteresis                                                                                                                                        | $V_{HYS} = V_{th rec} - V_{th dom}$                                                                                                                                             | 6   | V <sub>BUShys</sub>      | 0.028×                   | 0.1 ×                | 0.175×                   | ٧              | Α     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter





# **Electrical Characteristics (Continued)**

5 V <  $V_S$  < 18 V,  $T_{amb}$  = -40°C to +125°C

| No.  | Parameters                                                                                                                                                                                                                                                                           | Test Conditions                                                                                                                                                                                                            | Pin | Symbol              | Min.  | Тур. | Max.  | Unit | Type* |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-------|------|-------|------|-------|
| 9    | Internal Timers                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                            |     |                     |       | ı    |       |      | ı     |
| 9.1  | Dominant time for wake-up via LIN bus                                                                                                                                                                                                                                                | V <sub>LIN</sub> = 0 V                                                                                                                                                                                                     | 6   | T <sub>BUS</sub>    | 30    | 90   | 150   | μs   | Α     |
| 9.2  | Time of low pulse for wake-up via pin WAKE                                                                                                                                                                                                                                           | V <sub>WAKE</sub> = 0 V                                                                                                                                                                                                    | 3   | T <sub>WAKE</sub>   | 60    | 130  | 200   | μs   | Α     |
| 9.3  | Time delay for mode change<br>from pre-normal mode to normal<br>mode via pin EN                                                                                                                                                                                                      | V <sub>EN</sub> = 5 V                                                                                                                                                                                                      | 2   | T <sub>norm</sub>   | 4     | 15   | 15    | μs   | А     |
| 9.4  | Time delay for mode change<br>from normal mode into sleep<br>mode via pin EN                                                                                                                                                                                                         | V <sub>EN</sub> = 0 V                                                                                                                                                                                                      | 2   | T <sub>sleep</sub>  | 2     | 10   | 12    | μs   | А     |
| 9.5  | TXD dominant time out timer                                                                                                                                                                                                                                                          | $V_{TXD} = 0 V$                                                                                                                                                                                                            | 4   | $T_{dom}$           | 4     | 9    | 20    | ms   | Α     |
| 9.6  | Power-up delay between $V_S = 5 V$ until INH switches to high                                                                                                                                                                                                                        | V <sub>VS</sub> = 5 V                                                                                                                                                                                                      |     | T <sub>vs</sub>     |       |      | 200   | μs   | А     |
| 10   | LIN Bus Driver (see Figure 6 on page 11) Bus load conditions: Load1 small 1 nF 1 k $\Omega$ , Load2 big 10 nF 500 $\Omega$ , R <sub>RXD</sub> = 5 k $\Omega$ , C <sub>RXD</sub> = 20 pF; The following two rows specifies the timing parameters for proper operation at 20.0 kBit/s. |                                                                                                                                                                                                                            |     |                     |       |      |       |      |       |
| 10.1 | Duty cycle 1                                                                                                                                                                                                                                                                         | $\begin{aligned} & TH_{Rec(max)} = 0.744 \times V_S \\ & TH_{Dom(max)} = 0.581 \times V_S \\ & V_S = 7.0 \text{ V to } 18 \text{ V} \\ & t_{Bit} = 50  \mu s \\ & D1 = t_{bus\_rec(min)}/(2 \times t_{Bit}) \end{aligned}$ |     | D1                  | 0.396 |      |       |      | А     |
| 10.2 | Duty cycle 1                                                                                                                                                                                                                                                                         | $\begin{array}{l} TH_{Rec(min)} = 0.422 \times V_{S} \\ TH_{Dom(min)} = 0.284 \times V_{S} \\ V_{S} = 7.0 \text{ V to } 18 \text{ V} \\ t_{Bit} = 50  \mu s \\ D2 = t_{bus\_rec(max)} / (2 \times t_{Bit}) \end{array}$    |     | D2                  |       |      | 0.581 |      | А     |
| 11   | Receiver Electrical AC Parameters of the LIN Physical Layer LIN receiver, RXD load conditions ( $C_{RXD}$ ): 20 pF, $R_{pull-up} = 5 \text{ k}\Omega$                                                                                                                                |                                                                                                                                                                                                                            |     |                     |       |      |       |      |       |
| 11.1 | Propagation delay of receiver (see Figure 6 on page 11)                                                                                                                                                                                                                              | $t_{rec\_pd} = max(t_{rx\_pdr}, t_{rx\_pdf})$                                                                                                                                                                              |     | t <sub>rx_pd</sub>  |       |      | 6     | μs   | Α     |
| 11.2 | Symmetry of receiver propagation delay rising edge minus falling edge                                                                                                                                                                                                                | $t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$                                                                                                                                                                                  |     | t <sub>rx_sym</sub> | -2    |      | 2     | μs   | А     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Figure 6. Definition of Bus Timing Parameter







Figure 7. Application Circuit



### **Ordering Information**

| Extended Type Number | Package | Remarks         |
|----------------------|---------|-----------------|
| ATA6661-TAQJ         | SO8     | LIN transceiver |

## **Package Information**



## **Revision History**

Please note that the referring page numbers in this section are referred to the specific revision mentioned, not to this document.

Changes from Rev. 4729B - 05/04 to Rev. 4729C - 06/04

1. Table "Ordering Information" on page 13 changed.



### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland

Tel: (41) 26-426-555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778

Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033

Japan Tel: (81) 3-3523-3551

Fax: (81) 3-3523-7581

#### **Atmel Operations**

#### Memoru

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18

Fax: (33) 2-40-18-19-60

ASIC/ASSP/Smart Cards
Zone Industrielle
13106 Rousset Cedex, France
Tel: (33) 4-42-53-60-00

Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland

Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine

Avenue de Rochepiein BP 123

38521 Saint-Egreve Cedex, France

Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

Literature Requests
www.atmel.com/literature

**Disclaimer:** Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

#### © Atmel Corporation 2004. All rights reserved.

Atmel® and combinations thereof are the registered trademarks of Atmel Corporation or its subsidiaries.

Other terms and product names may be the trademarks of others.

