

# PALCE29MA16H-25

## 24-Pin EE CMOS Programmable Array Logic

Advanced Micro Devices

#### DISTINCTIVE CHARACTERISTICS

- High-performance semicustom logic replacement; Electrically Erasable (EE) technology allows reprogrammability
- 16 bidirectional user-programmable I/O logic macrocells for Combinatorial/Registered/ Latched operation
- Output Enable controlled by a pin or product terms
- Varied product term distribution for increased design flexibility
- Programmable clock selection with common pin clock/latch enable (LE) or individual product term clock/LE with LOW/HIGH clock/LE polarity

- Register/Latch Preload permits full logic verification
- High speed (tpD = 25 ns, fmax = 33 MHz and fmax internal = 50 MHz)
- Full-function AC and DC testing at the factory for high programming and functional yields and high reliability
- 24-pin 300-mil SKINNYDIP and 28-pin plastic leaded chip carrier packages
- Extensive third-party software and programmer support through FusionPLD partners

#### **GENERAL DESCRIPTION**

The PALCE29MA16 is a high-speed, EE CMOS Programmable Array Logic (PAL) device designed for general logic replacement in TTL or CMOS digital systems. It offers high speed, low power consumption, high programming yield, fast programming and excellent reliability. PAL devices combine the flexibility of custom

logic with the off-the-shelf availability of standard products, providing major advantages over other semicustom solutions such as gate arrays and standard cells, including reduced development time and low up-front development cost.



Publication# 08811 Rev. F Amendment/0 Issue Date: January 1992

2-319

## **GENERAL DESCRIPTION (Continued)**

The PALCE29MA16 uses the familiar sum-of-products (AND-OR) structure, allowing users to customize logic functions by programming the device for specific applications. It provides up to 29 array inputs and 16 outputs. It incorporates AMD's unique input/output logic macrocell which provides flexible input/output structure and polarity, flexible feedback selection, multiple Output Enable choices, and a programmable clocking scheme. The macrocells can be individually programmed as combinatorial, registered, or latched with active-HIGH or active-LOW polarity. The flexibility of the logic macrocells permits the system designer to tailor the device to particular application requirements.

Increased logic power has been built into the PALCE29MA16 by providing a varied number of logic product terms per output. Eight outputs have 4 product terms each, four outputs have 8 product terms each,

and the other four outputs have 12 product terms each. This varied product-term distribution allows complex functions to be implemented in a single PAL device. Each output can be dynamically controlled by a common Output Enable pin or Output Enable product term. Each output can also be permanently enabled or disabled.

System operation has been enhanced by the addition of common asynchronous-Preset and Reset product terms and a power-up Reset feature. The PALCE29MA16 also incorporates Preload and Observability functions which permit full logic verification of the design.

The PALCE29MA16 is offered in the space-saving 300-mil SKINNYDIP package as well as the plastic leaded chip carrier package.

## **CONNECTION DIAGRAMS**

**Top View** 

#### SKINNYDIP



Pin 1 is marked for orientation.

## **PLCC**



#### PIN DESIGNATIONS

CLK/LE Clock or Latch Enable

GND Ground
I Input

I/O Input/Output

I/OF Input/Output with Dual Feedback

Vcc Supply Voltage
NC No Connection

Note:

# ORDERING INFORMATION Commercial Products

AMD programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of these elements:



| Valid Combinations |        |    |  |
|--------------------|--------|----|--|
| PALCE29MA16H-25    | PC, JC | /4 |  |

#### **Valid Combinations**

The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products.

Note: Marked with AMD logo.

## **FUNCTIONAL DESCRIPTION**

#### Inputs

The PALCE29MA16 has 29 inputs to drive each product term (up to 58 inputs with both TRUE and complement versions available to the AND array) as shown in the block diagram in Figure 1. Of these 29 inputs, 4 are dedicated inputs, 16 are from eight I/O logic macrocells with two feedbacks, 8 are from other I/O logic macrocells with single feedback and one is the I/OE input.

Initially the AND-array gates are disconnected from all the inputs. This condition represents a logical TRUE for the AND array. By selectively programming the EE cells, the AND array may be connected to either the TRUE input or the complement input. When both the TRUE and complement inputs are connected, a logical FALSE results at the output of the AND gate.

#### **Product Terms**

The degree of programmability and complexity of a PAL device is determined by the number of connections that form the programmable-AND and OR gates. Each programmable-AND gate is called a product term. The PALCE29MA16 has 178 product terms; 112 of these product terms provide logic capability and others are architectural product terms. Among the control product terms, one is for Observability, and one is for Preload. The Output Enable of each macrocell can be programmed to be controlled by a common Output Enable pin or an individual product term. It may also be permanently disabled. In addition, independent product terms for each macrocell control Preset, Reset and CLK/LE.

Each product term on the PALCE29MA16 consists of a 58-input AND gate. The outputs of these AND gates are connected to a fixed-OR plane. Product terms are allocated to OR gates in a varied distribution across the device ranging from 4 to 12 wide, with an average of 7 logic

product terms per output. An increased number of product terms per output allows more complex functions to be implemented in a single PAL device. This flexibility aids in implementing functions such as counters, exclusive-OR functions, or complex state machines, where different states require different numbers of product terms.

Individual asynchronous-Preset and Reset product terms are connected to all Registered or Latched I/Os.

When the asynchronous-Preset product term is asserted (HIGH) the register or latch will immediately be loaded with a HIGH, independent of the clock. When the asynchronous-Reset product term is asserted (HIGH) the register or latch will be immediately loaded with a LOW, independent of the clock. The actual output state will depend on the macrocell polarity selection. The latches must be in latched mode (not transparent mode) for the Reset, Preset, Preload, and power-up Reset modes to be meaningful.

## Input/Output Logic Macrocells

The I/O logic macrocell allows the user the flexibility of defining the architecture of each input or output on an individual basis. It also provides the capability of using the associated pin either as an input or an output.

The PALCE29MA16 has 16 macrocells, one for each I/O pin. Each I/O macrocell can be programmed for combinatorial, registered or latched operation (see Figure 2). Combinatorial output is desired when the PAL device is used to replace combinatorial glue logic. Registers and Latches are used in synchronous logic applications. Registers and Latches with product term controlled clocks can also be used in asychronous application.



2-322

The output polarity for each macrocell in each of the three modes of operation is user-selectable, allowing complete flexibility of the macrocell configuration.

Eight of the macrocells (I/OFo-I/OF7) have two independent feedback paths to the AND array (see Figure 2b). The first is a dedicated I/O pin feedback to the AND array for combinatorial input. The second path consists of a direct register/latch feedback to the array. If the pin is used as a dedicated input using the first feedback path, the register/latch feedback path is still available to the AND array. This path provides the capability of using the register/latch as a buried state register/latch. The other eight macrocells have a single feedback path to the AND array. This feedback is user-selectable as either an I/O pin or a register/latch feedback (see Figure 2a).

Each macrocell can provide true input/output capability. The user can select each macrocell register/latch to be driven by either the signal generated by the AND-OR array or the corresponding I/O pin. When the I/O pin is selected as the input, the feedback path provides the register/latch input to the array. When used as an input, each macrocell is also user-programmable for registered, latched, or combinatorial input.

The PALCE29MA16 has a dedicated CLK/LE pin and one individual CLK/LE product term or macrocell. All macrocells have a programmable switch to choose between the CLK/LE pin and the CLK/LE product term as the clock or latch enable signal. These signals are clock signals for macrocells configured as registers and latch enable signals for macrocells configured as latches. The polarity of these CLK/LE signals is also individually programmable. Thus different registers or latches can be driven by different clocks and clock phases.

The Output-Enable mode of each of the macrocells can be selected by the user. The I/O pin can be configured as an output pin (permanently enabled) or as an input pin (permanently disabled). It can also be configured as a dynamic I/O controlled by the Output Enable pin or by a product term.

## I/O Logic Macrocell Configuration

AMD's unique I/O macrocell offers major benefits through its versatile, programmable input/output cell structure, multiple clock choices, flexible Output Enable and feedback selection. Eight I/O macrocells with single feedback contain 9 EE cells, while the other eight macrocells contain 8 EE cells for programming the input/ output functions (see Table 1).

EE cell S1 controls whether the macrocell will be combinatorial or registered/latched. So controls the output polarity (active-HIGH or active-LOW). S2 determines whether the storage element is a register or a latch. S<sub>3</sub> allows the use of the macrocell as an input register/latch or as an output register/latch. It selects the direction of the data path through the register/latch. If connected to the usual AND-OR array output, the register/latch is an output connected to the I/O pin. If connected to the I/O pin, the register/latch becomes an input register/latch to the AND array using the feedback data path.

Programmable EE cells S4 and S5 allow the user to select one of the four CLK/LE signals for each macrocell. S<sub>6</sub> and S<sub>7</sub> are used to control Output Enable as pin controlled, product-term controlled, permanently enabled or permanently disabled. S<sub>8</sub> controls a feedback multiplexer for the macrocells with a single feedback path only.

Using the programmable EE cells So-S<sub>8</sub> various input and output configurations can be selected. Some of the possible configuration options are shown in Figure 3.

In the erased state (charged, disconnected), an architectural cell is said to have a value of "1"; in the programmed state (discharged, connected to GND), an architectural cell is said to have a value of "0."



PALCE29MA16H-25

Table 1a. PALCE29MA16 I/O Logic Macrocell Architecture Selections

| S₃ | I/O Cell    |
|----|-------------|
| 1  | Output Cell |
| 0  | Input Cell  |

| S <sub>2</sub> | Storage Element |
|----------------|-----------------|
| 1              | Register        |
| 0              | Latch           |

| S <sub>1</sub> | Output Type    |  |
|----------------|----------------|--|
| 1              | Combinatorial  |  |
| 0              | Register/Latch |  |

| So | Output Polarity |
|----|-----------------|
| 1  | Active LOW      |
| 0  | Active HIGH     |

| S <sub>8</sub> | Feedback*      |
|----------------|----------------|
| 1              | Register/Latch |
| 0              | 1/0            |

<sup>\*</sup>Applies to macrocells with single feedback only.

Table 1b. PALCE29MA16 I/O Logic Macrocell Clock Polarity and Output Enable Selections

| S <sub>4</sub> | S <sub>5</sub> | Clock Edge/Latch Enable Level                   |  |
|----------------|----------------|-------------------------------------------------|--|
| 1              | 1              | CLK/LE pin positive-going edge, active-LOW LE*  |  |
| _ 1            | 0              | CLK/LE pin negative-going edge, active-HIGH LE* |  |
| 0              | 1              | CLK/LE PT positive-going edge, active-LOW LE*   |  |
| 0              | 0              | CLK/LE PT negative-going edge, active-HIGH LE*  |  |

| S <sub>6</sub> | S <sub>7</sub> | Output Buffer Control             |  |
|----------------|----------------|-----------------------------------|--|
| 1              | 1              | Pin-Controlled Three-State Enable |  |
| 1              | 0              | PT-Controlled Three-State Enable  |  |
| 0              | 1              | Permanently Enabled (Output only) |  |
| 0              | 0              | Permanently Disabled (Input only) |  |

#### Notes:

- 1 = Erased State (Charged or disconnected).
- 0 = Programmed State (Discharged or connected).

<sup>\*</sup>Active-LOW LE means that data is stored when the  $\overline{\text{LE}}$  pin is HIGH, and the latch is transparent when the  $\overline{\text{LE}}$  pin is LOW. Active-HIGH LE means the opposite.

## SOME POSSIBLE CONFIGURATIONS OF THE INPUT/OUTPUT LOGIC MACROCELL

(For other useful configurations, please refer to the macrocell diagrams in Figure 2. All macrocell architecture cells are independently programmable).

#### **Output Registered/Active Low**



#### Output Combinatorial/Active Low



#### **Output Registered/Active High**



#### Output Combinatorial/Active High



Figure 3a. Dual Feedback Macrocells

#### Output Registered/Active Low, I/O Feedback



#### Output Combinatorial/Active Low, I/O Feedback



#### Output Latched/Active High, I/O Feedback



#### Output Combinatorial/Active High, I/O Feedback



Figure 3b. Single Feedback Macrocells

## SOME POSSIBLE CONFIGURATIONS OF THE INPUT/OUTPUT LOGIC MACROCELL

### Output Registered/Active Low, Register Feedback



## Output Combinatorial/Active Low, Register Feedback



## Output Latched/Active Low, Latched Feedback



## Output Combinatorial/Active Low, Latched Feedback



Figure 3b. Single Feedback Macrocells (Continued)

#### Input Registered/Latched



Figure 3c. All Macrocells



### **Power-Up Reset**

All flip-flops power up to a logic LOW for predictable system initialization. The outputs of the PALCE29MA16 depend on whether they are selected as registered or combinatorial. If registered is selected, the output will be LOW if programmed as active LOW and HIGH if programmed as active HIGH. If combinatorial is selected, the output will be a function of the logic.

#### Preload

To simplify testing, the PALCE29MA16 is designed with preload circuitry that provides an easy method for testing logical functionality. Both product-term-controlled and supervoltage-enabled preload modes are available. The TTL-level preload product term can be useful during debugging, where supervoltages may not be available.

Preload allows any arbitrary state value to be loaded into the registers/latches of the device. A typical functional-test sequence would be to verify all possible state transitions for the device being tested. This requires the ability to set the state registers into an arbitrary "present state" value and to set the device's inputs into an arbitrary "present input" value. Once this is done, the state machine is clocked into a new state, or "next state," which can be checked to validate the transition from the "present state." In this way any transition can be checked.

Since preload can provide the capability to go directly to any desired arbitrary state, test sequences may be greatly shortened. Also, all possible states can be tested, thus greatly reducing test time and development costs and guaranteeing proper in-system operation.

#### Observability

The output register/latch observability product term, when asserted, suppresses the combinatorial output data from appearing on the I/O pin and allows the observation of the contents of the register/latch on the output pin for each of the logic macrocells. This unique feature allows for easy debugging and tracing of the buried state machines. In addition, a capability of supervoltage observability is also provided.

### Security Cell

A security cell is provided on each device to prevent unauthorized copying of the user's proprietary logic design. Once programmed, the security cell disables the programming, verification, preload, and the observability modes. The only way to erase the protection cell is by erasing the entire array and architecture cells, in which case no proprietary design can be copied. (This cell should be programmed only after the rest of the device has been completely programmed and verified.)

## **Programming and Erasing**

The PALCE29MA16 can be programmed on standard logic programmers. It may also be erased to reset a previously configured device back to its virgin state. Erasure is automatically performed by the programming hardware. No special erasure operation is required.

## **Quality and Testability**

The PALCE29MA16 offers a very high level of built-in quality. The erasability of the device provides a direct means of verifying performance of all the AC and DC parameters. In addition, this verifies complete programmability and functionality of the device to yield the highest programming yield and post-programming functional yield in the industry.

#### Technology

The high-speed PALCE29MA16 is fabricated with AMD's advanced electrically-erasable (EE) CMOS process. The array connections are formed with proven EE cells. Inputs and outputs are designed to be compatible with TTL devices. This technology provides strong input-clamp diodes, output slew-rate control, and a grounded substrate for clean switching.



# LOGIC DIAGRAM SKINNY DIP (PLCC) Pinouts



# LOGIC DIAGRAM SKINNY DIP (PLCC) Pinouts





**ABSOLUTE MAXIMUM RATINGS** 

Storage Temperature -65°C to +150°C

Ambient Temperature

with Power Applied

-55°C to +125°C

Supply Voltage with

Respect to Ground

-0.5 V to +7.0 V

DC Input Voltage -0.5 V to Vcc + 0.5 V

DC Output or I/O Pin Voltage -0.5 V to Vcc + 0.5 V

Static Discharge Voltage

2001 V

Latchup Current (TA = 0°C to +75°C)

100 mA

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

#### OPERATING RANGES

Commercial (C) Devices

Ambient Temperature (T<sub>A</sub>)

Operating in Free Air

0°C to +75°C

Supply Voltage (Vcc) with Respect to Ground

+4.75 V to +5.25 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

# DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter<br>Symbol | Parameter Description                    | Test Conditions                                                  | Min. | Max. | Unit |
|---------------------|------------------------------------------|------------------------------------------------------------------|------|------|------|
| Vон .               | Output HIGH Voltage                      | IOH = -2 mA VIN = VIH OF VIL<br>VCC = Min.                       | 2.4  |      | ٧    |
| Vol                 | Output LOW Voltage                       | IOL = 8 mA VIN = VIH OF VIL                                      |      | 0.5  |      |
|                     |                                          | IoL = 4 mA Vcc = Min.                                            |      | 0.33 | V    |
|                     |                                          | IoL = 20 μA                                                      |      | 0.1  |      |
| ViH                 | Input HIGH Voltage                       | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | 2.0  |      | ٧    |
| VIL                 | Input LOW Voltage                        | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1)  |      | 8.0  | V    |
| Iн                  | Input HIGH Leakage Current               | Vin = 5.5 V, Vcc = Max. (Note 2)                                 |      | 10   | μА   |
| l <sub>IL</sub>     | Input LOW Leakage Current                | Vin = 0 V, Vcc = Max. (Note 2)                                   |      | -10  | μA   |
| Іохн                | Off-State Output Leakage<br>Current HIGH | Vout = 5.5 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2)            |      | 10   | μА   |
| lozL                | Off-State Output Leakage<br>Current LOW  | Vout = 5.5 V, Vcc = Max.<br>Vin = ViH or ViL (Note 2)            |      | -10  | μА   |
| Isc                 | Output Short-Circuit Current             | Vout = 0.5 V, Vcc = Max. (Note 3)                                | -30  | -130 | mA   |
| Icc                 | Supply Current                           | Vin = 0 V, Outputs Open (lout = 0 mA)<br>Vcc = Max.              |      | 100  | mA   |

#### Notes:

- 1. These are absolute values with respect to device ground all overshoots due to system and/or tester noise are included.
- 2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH).
- Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second.
   Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation.

## **CAPACITANCE (Note 1)**

| Parameter<br>Symbol | Parameter Description | Test Condit | ions                    | Тур. | Unit |
|---------------------|-----------------------|-------------|-------------------------|------|------|
| Cin                 | Input Capacitance     | Vin = 0 V   | Vcc = 5.0 V, Ta = 25°C, | 5    | pF   |
| Соит                | Output Capacitance    | Vout = 0 V  | f = 1 MHz               | 8    | рF   |

#### Note:

### **SWITCHING CHARACTERISTICS**

## **Registered Operation**

| Parameter<br>Symbol | Parameter Description                                                               | Min. | Max. | Unit |
|---------------------|-------------------------------------------------------------------------------------|------|------|------|
| Combinator          | rial Output                                                                         |      |      |      |
| <b>t</b> PD         | Input or I/O Pin to Combinatorial Output                                            |      | 25   | ns   |
| <b>Output Reg</b>   | ister – Pin Clock                                                                   |      |      |      |
| tson                | Input or I/O Pin to Output Register Setup                                           | 15   |      | ns   |
| tcon                | Output Register Clock to Output                                                     |      | 15   | ns   |
| thor                | Data Hold Time for Output Register                                                  | 0    |      | ns   |
| <b>Output Reg</b>   | ister – Product Term Clock                                                          |      |      |      |
| tsorp               | I/O Pin or Input to Output Register Setup                                           | 4    |      | ns   |
| tcorp               | Output Register Clock to Output                                                     |      | 29   | ns   |
| thorp               | Data Hold Time for Output Register                                                  | 10   |      | ns   |
| Input Regis         | ter – Pin Clock                                                                     |      |      |      |
| tsır                | I/O Pin to Input Register Setup                                                     | 2    |      | пѕ   |
| tcir                | Register Feedback Clock to Combinatorial Output                                     |      | 28   | ns   |
| thir                | Data Hold time for Input Register                                                   | 6    |      | ns   |
| Clock and F         | requency                                                                            |      |      |      |
| tcis                | Register Feedback (Pin Driven Clock) to Output<br>Register/Latch (Pin Driven) Setup | 20   |      | ns   |
| tcispp              | Register Feedback (PT Driven Clock) to Output<br>Register/Latch (PT Driven) Setup   | 25   |      | ns   |
| <b>İ</b> MAX        | Maximum Frequency (Pin Driven) 1/(tson + tcon)                                      | 33.3 |      | MHz  |
| fmaxi               | Maximum Internal Frequency (Pin Driven) 1/tcis                                      | 50   |      | MHz  |
| fmaxp               | Maximum Frequency (PT Driven) 1/(tsorp + tcorp)                                     | 30   |      | MHz  |
| fmaxipp -           | Maximum Internal Frequency (PT Driven) 1/tcispp                                     | 40   |      | MHz  |
| tсwн                | Pin Clock Width HIGH                                                                | 8    |      | ns   |
| tcwL                | Pin Clock Width LOW                                                                 | 8    |      | ns   |
| tcwnp               | PT Clock Width HIGH                                                                 | 12   |      | ns   |
| tcwlp               | PT Clock Width LOW                                                                  | 12   |      | ns   |

These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.



Input/Output Register Specs (Pin CLK Reference)



Input/Output Register Specs (PT CLK Reference)

### **SWITCHING WAVEFORMS**









## **SWITCHING WAVEFORMS**





PT Clock Width



## **SWITCHING CHARACTERISTICS**

## **Latched Operation**

| Parameter<br>Symbol | Parameter Description                                                   | Min. | Max. | Unit |
|---------------------|-------------------------------------------------------------------------|------|------|------|
| Combinator          | · · · · · · · · · · · · · · · · · · ·                                   |      | axi  | 0    |
| tPD                 | Input or I/O Pin to Combinatorial Output                                |      | 25   | ns   |
| <b>t</b> PTD        | Input or I/O Pin to Output via Transparent Latch                        |      | 28   | ns   |
| Output Late         | h – Pin LE                                                              |      |      |      |
| tsoL                | Input or I/O Pin to Output Register Setup                               | 15   |      | ns   |
| tgol                | Latch Enable to Transparent Mode Output                                 |      | 15   | ns   |
| thol                | Data Hold Time for Output Latch                                         | 0    |      | ns   |
| <b>t</b> stl        | Input or I/O Pin to Output Latch Setup via<br>Transparent Input Latch   | 18   |      | ns   |
| Output Late         | h – Product Term LE                                                     |      |      |      |
| tsolp               | Input or I/O Pin to Output Latch Setup                                  | 4    |      | ns   |
| tgolp               | Latch Enable to Transparent Mode Output                                 |      | 29   | ns   |
| tHOLP               | Data Hold Time for Output Latch                                         | 10   |      | ns   |
| tstlp               | Input or I/O Pin to Output Latch Setup via<br>Transparent Input Latch   | 10   |      | ns   |
| Input Latch         | – Pin LE                                                                | •    |      |      |
| tsıL                | I/O Pin to Input Latch Setup                                            | 2    |      | ns   |
| tgil                | Latch Feedback, Latch Enable Transparent Mode to Combinatorial Output   |      | 28   | ns   |
| thil                | Data Hold Time for Input Latch                                          | 6    |      | ns   |
| Latch Enab          | le                                                                      |      |      |      |
| tgis                | Latch Feedback (Pin Driven) to Output Register/Latch (Pin Driven) Setup | 20   |      | ns   |
| tgispp              | Latch Feedback (PT Driven) to Output Register/Latch (PT Driven) Setup   | 25   |      | ns   |
| tgwн                | Pin Enable Width HIGH                                                   | 8    |      | ns   |
| tgwL                | Pin Enable Width LOW                                                    | 8    |      | ns   |
| tgwhp               | PT Enable Width HIGH                                                    | 12   |      | ns   |
| tgwlp               | PT Enable Width LOW                                                     | 12   |      | ns   |



08811-028A

Input/Output Latch Specs (Pin LE Reference)



Input/Output Latch Specs (PT LE Reference)

#### SWITCHING WAVEFORMS



1. If the combinatorial input changes while  $\overline{LE}$  is in the latched mode and  $\overline{LE}$  goes into the transparent mode after tPTD ns has elasped, the corresponding latched output will change tGOL ns after  $\overline{LE}$  goes into the transparent mode. If the combinatorial input changes while  $\overline{LE}$  is in the latched mode and  $\overline{LE}$  goes into the transparent mode before tPTD ns has elapsed, the corresponding latched output will change at the later of the following – tPTD ns after the combinatorial input changes or tGOL ns after  $\overline{LE}$  goes into the latched mode.



## **SWITCHING CHARACTERISTICS**

## Reset/Preset, Enable

| Parameter<br>Symbol | Parameter Description                                                      | Min. | Max. | Unit |
|---------------------|----------------------------------------------------------------------------|------|------|------|
| tapo                | Input or I/O Pin to Output Register/Latch<br>Reset/Preset                  |      | 30   | ns   |
| taw                 | Asynchronous Reset/Preset Pulse Width                                      | 15   |      | ns   |
| taro                | Asynchronous Reset/Preset to Output Register/Latch Recovery                | 15   |      | ns   |
| tari                | Asynchronous Reset/Preset to Input<br>Register/Latch Recovery              | 12   |      | ns   |
| tarpo               | Asynchronous Reset/Preset to Output<br>Register/Latch Recovery PT Clock/LE | 4    |      | ns   |
| tarpi               | Asynchronous Reset/Preset to Input<br>Register/Latch Recovery PT Clock/LE  | 6    |      | ns   |
| Output Enal         | ble Operation                                                              |      |      |      |
| tpzx                | I/OE Pin to Output Enable                                                  |      | 20   | ns   |
| tpxz                | I/OE Pin to Output Disable (Note 1)                                        |      | 20   | ns   |
| tea                 | Input or I/O to Output Enable via PT                                       |      | 25   | ns   |
| ten                 | Input or I/O to Output Disable via PT (Note 1)                             |      | 25   | ns   |

#### Note:

#### **SWITCHING WAVEFORMS**





PALCE29MA16H-25

<sup>1.</sup> Output disable times do not include test load RC time constants.

## **KEY TO SWITCHING WAVEFORMS**



KS000010-PAL

## **SWITCHING TEST CIRCUIT**



| Specification  | Switch S <sub>1</sub> | CL    | R <sub>1</sub> | R <sub>2</sub> | Measured Output Value |
|----------------|-----------------------|-------|----------------|----------------|-----------------------|
| tpp, tco, tgoL | Closed                | 35 pF | 470 Ω          | 390 Ω          | 1.5 V                 |
| tea, tpzx      | Z→H: open             | 35 pF | 470 Ω          | 390 Ω          | 1.5 V                 |
|                | Z→L: closed           |       |                |                |                       |
| ten, texz      | H→Z: open             | 5 pF  | 470 Ω          | 390 Ω          | H→Z: Voн –0.5 V       |
|                | L→Z: closed           |       |                |                | L→Z: VoL +0.5 V       |

### **PRELOAD**

The PALCE29MA16 has the capability for product-term Preload. When the global-preload product term is true, the PALCE29MA16 will enter the preload mode. This feature aids functional testing by allowing direct setting of register states. The procedure for Preload is as follows:

- Set the selected input pins to the user selected preload condition.
- Apply the desired register value to the I/O pins. This sets Q of the register. The value seen on the I/O pin, after Preload, will depend on whether the macrocell is active high or active low.

- 3. Pulse the clock pin (pin 1).
- 4. Remove the inputs to the I/O pins.
- 5. Remove the Preload condition.
- Verify VoL/VoH for all output pins as per programmed pattern.

Because the Preload command is a product term, any input to the array can be used to set Preload (including I/O pins and registers). Preload itself will change the values of the I/O pins and registers. This will have unpredictable results. Therefore, only dedicated input pins should be used for the Preload command.

| Parameter<br>Symbol | Parameter Description | Min. | Rec. | Max. | Unit |
|---------------------|-----------------------|------|------|------|------|
| to                  | Delay Time            | 0.5  | 1.0  | 5.0  | μs   |
| tw                  | Pulse Width           | 250  | 500  | 700  | ns   |
| tivo                | Valid Output          | 100  |      | 500  | ns   |



**Preload Waveform** 



#### **OBSERVABILITY**

The PALCE29MA16 has the capability for product-term Observability. When the global-Observe product term is true, the PALCE29MA16 will enter the Observe mode. This feature aids functional testing by allowing direct observation of register states.

When the PALCE29MA16 is in the Observe mode, the output buffer is enabled and the I/O pin value will be Q of the corresponding register. This overrides any  $\overline{\text{OE}}$  inputs.

The procedure for Observe is:

- 1. Remove the inputs to all the I/O pins.
- Set the inputs to the, user selected, Observe configuration.

- The register values will be sent to the corresponding I/O pins.
- Remove the Observe configuration from the selected I/O pins.

Because the Observe command is a product term, any input to the array can be used to set Observe (including I/O pins and registers). If I/O pins are used, the observe mode could cause a value change, which would cause the device to oscillate in and out of the Observe mode. Therefore, only dedicated input pins should be used for the Observe command.

| Parameter<br>Symbol | Parameter Description | Min. | Rec. | Max. | Unit |
|---------------------|-----------------------|------|------|------|------|
| to                  | Delay Time            | 0.5  | 1.0  | 5.0  | μs   |
| tvo                 | Valid Output          | 100  |      | 500  | ns   |



**Observability Waveform** 

## **POWER-UP RESET**

The registered devices in the AMD PAL Family have been designed with the capability to reset during system power-up. Following power-up, all registers will be reset to LOW. The output state will depend on the polarity of the output buffer. This feature provides extra flexibility to the designer and is especially valuable in simplifying state machine initialization. A timing diagram and parameter table are shown below. Due to the asynchronous operation of the power-up reset, and the wide

range of ways Vcc can rise to its steady state, two conditions are required to ensure a valid power-up reset. These conditions are:

- 1. The Vcc rise must be monotonic.
- Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met.

| Parameter<br>Symbol | Parameter Description        | Min.                          | Max. | Unit |  |  |
|---------------------|------------------------------|-------------------------------|------|------|--|--|
| ter                 | Power-Up Reset Time          |                               | 10   | μs   |  |  |
| ts                  | Input or Feedback Setup Time |                               |      |      |  |  |
| tw                  | Clock Width                  | See Switching Characteristics |      |      |  |  |
| tR                  | Vcc Rise Time                | 500                           |      | us   |  |  |

