# LV5769V

### **Bi-CMOS IC**

# 1-channel Step-down Switching Regulator



http://onsemi.com

### Overview

The LV5769V is a 1-channel step-down switching regulator.

### **Function**

- 1 channel step-down switching regulator controller.
- Frequency decrease function at pendent.
- Load-independent soft start circuit.
- ON/OFF function.
- Built-in pulse-by-pulse OCP circuit. It is detected by using ON resistance of an external MOS.
- Synchronous rectification
- Current mode control



SSOP16(225mil)

# **Specifications**

Absolute Maximum Ratings at Ta = 25°C

| Parameter                   |                                           | Parameter Symbol Conditions |                                 | Ratings              | Unit |
|-----------------------------|-------------------------------------------|-----------------------------|---------------------------------|----------------------|------|
| Supply voltage              |                                           | V <sub>IN</sub> max         |                                 | 45                   | V    |
| Allowable pin voltage       | V <sub>IN</sub> , SW                      |                             |                                 | 45                   | V    |
|                             | HDRV, CBOOT                               |                             |                                 | 52                   | V    |
|                             | LDRV                                      |                             |                                 | 6.0                  | V    |
|                             | Between CBOOT to SW Between CBOOT to HDRV |                             |                                 | 6.0                  | V    |
|                             | EN, ILIM                                  |                             |                                 | V <sub>IN</sub> +0.3 | V    |
|                             | Between V <sub>IN</sub> to ILIM           |                             |                                 | 1.0                  | V    |
|                             | V <sub>DD</sub>                           |                             |                                 | 6.0                  | V    |
|                             | SS, FB, COMP,RT                           |                             |                                 | V <sub>DD</sub> +0.3 | V    |
| Allowable Power dissipation |                                           | Pd max                      | Mounted on a specified board. * | 0.74                 | W    |
| Operating temperature       |                                           | Topr                        |                                 | -40 to +85           | °C   |
| Storage temperature         |                                           | Tstg                        |                                 | -55 to +150          | °C   |

<sup>\*</sup> Specified board : 114.3mm × 76.1mm × 1.6mm, glass epoxy board.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### ORDERING INFORMATION

See detailed ordering and shipping information on page 9 of this data sheet.

## LV5769V

# **Recommended Operating Conditions** at Ta = 25°C

| Parameter                     | Symbol          | Conditions | Ratings   | Unit |
|-------------------------------|-----------------|------------|-----------|------|
| Supply voltage range          | V <sub>IN</sub> |            | 8.5 to 42 | V    |
| Error amplifier input voltage | V <sub>FB</sub> |            | 0 to 1.6  | V    |
| Oscillatory frequency         | Fosc            |            | 80 to 500 | kHz  |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# **Electrical Characteristics** at Ta = 25°C, $V_{CC} = 12V$

| Doromotor                                | Symbol               | Conditions                         |                                       | Ratings             |                 | Unit           |
|------------------------------------------|----------------------|------------------------------------|---------------------------------------|---------------------|-----------------|----------------|
| Parameter                                | Symbol               | Conditions                         | min                                   | typ                 | max             | Unit           |
| Reference voltage block                  | •                    | •                                  |                                       |                     |                 |                |
| Internal reference voltage               | Vref                 | Including offset of E/A            | 0.654                                 | 0.67                | 0.686           | V              |
| 5V power supply                          | $V_{DD}$             | I <sub>OUT</sub> = 0 to 5mA        | 4.7                                   | 5.2                 | 5.7             | V              |
| Triangular waveform oscillator blo       | II.                  | -                                  | · · · · · · · · · · · · · · · · · · · | W-                  | <u> </u>        |                |
| Oscillation frequency                    | Fosc                 | RT=220kΩ                           | 110                                   | 125                 | 140             | kHz            |
| Frequency variation                      | Fosc DV              | V <sub>IN</sub> = 8.5 to 32V       |                                       | 1                   |                 | %              |
| Oscillation frequency fold back          | V <sub>OSC FB</sub>  | FB voltage detection after SS ends |                                       | 0.1                 |                 | V              |
| detection voltage                        |                      |                                    |                                       |                     |                 |                |
| Oscillation frequency after fold         | FOSC FB              |                                    |                                       | 1/3F <sub>OSC</sub> |                 | kHz            |
| back                                     |                      |                                    |                                       |                     |                 |                |
| ON/OFF circuit block                     | 1                    |                                    |                                       |                     |                 |                |
| IC start-up voltage                      | V <sub>EN</sub> on   |                                    | 2.5                                   | 3.0                 | 3.5             | V              |
| IC off voltage                           | V <sub>EN</sub> off  |                                    | 1.1                                   | 1.3                 | 1.5             | V              |
| Soft start circuit block                 |                      |                                    |                                       |                     |                 |                |
| Soft start source current                | I <sub>SS</sub> SC   | EN > 3.5V                          | 4                                     | 5                   | 6               | μΑ             |
| Soft start sink current                  | I <sub>SS</sub> SK   | EN < 1V, V <sub>DD</sub> = 5V      |                                       | 2                   |                 | mA             |
| UVLO circuit block                       |                      | ·                                  |                                       |                     | •               |                |
| UVLO lock release voltage                | V <sub>UVLO</sub>    |                                    |                                       | 8                   |                 | V              |
| UVLO hysteresis                          | V <sub>UVLO</sub> H  |                                    |                                       | 0.7                 |                 | V              |
| Error amplifier                          | 0.120                | -1                                 |                                       | <u> </u>            |                 |                |
| Input bias current                       | IEA IN               |                                    |                                       |                     | 100             | nA             |
| Error amplifier gain                     | G <sub>EA</sub>      |                                    | 1000                                  | 1400                | 1800            | μ <b>A</b> /V  |
| Sink output current                      | I <sub>EA</sub> OSK  | FB = 1.0V                          |                                       | -100                |                 | <u>.</u><br>μΑ |
| Source output current                    | I <sub>EA</sub> OSC  | FB = 0V                            |                                       | 100                 |                 | μА             |
| Current detection amplifier gain         | GISNS                | 1.2.3.                             |                                       | 1.5                 |                 | r              |
| over current limiter circuit block       | 0.0.10               | _ <u>l</u>                         |                                       |                     |                 |                |
| Reference current                        | li ma                |                                    | -10%                                  | 18.5                | +10%            | μА             |
| Over current detection                   | I <sub>LIM</sub>     | +                                  | -1076                                 | 10.5                | +10 %           | mV             |
| comparator offset voltage                | V <sub>LIM</sub> OFS |                                    | -5                                    |                     | 70              | IIIV           |
| Over current detection                   |                      |                                    | V <sub>IN</sub> -0.45                 |                     | V <sub>IN</sub> | V              |
| comparator common mode                   |                      |                                    |                                       |                     | "1              |                |
| input range                              |                      |                                    |                                       |                     |                 |                |
| PWM comparator                           |                      |                                    |                                       |                     |                 |                |
| Input threshold voltage                  | Vt max               | Duty cycle = DMAX                  | 0.9                                   | 1.0                 | 1.1             | V              |
| (F <sub>OSC</sub> =125kHz)               | Vt0                  | Duty cycle = 0%                    | 0.4                                   | 0.5                 | 0.6             | V              |
| Maximum ON duty                          | DMAX                 |                                    | 86                                    | 90                  | 95              | %              |
| Output block                             |                      | •                                  |                                       |                     |                 |                |
| Output stage ON resistance               | R <sub>ONH</sub>     |                                    |                                       | 5                   |                 | Ω              |
| (the upper side)                         |                      |                                    |                                       |                     |                 |                |
| Output stage ON resistance               | R <sub>ONL</sub>     |                                    |                                       | 5                   |                 | Ω              |
| (the under side)                         | _                    |                                    |                                       |                     |                 |                |
| Output stage ON current                  | IONH                 |                                    | 240                                   |                     |                 | mA             |
| (the upper side) Output stage ON current | lovii                |                                    | 240                                   |                     |                 | m^             |
| (the under side)                         | IONL                 |                                    | 240                                   |                     |                 | mA             |

Continued on next page.

Continued from preceding page.

| Danamatan                         | Symbol            | Conditions             | Ratings |     |     | Linit |  |
|-----------------------------------|-------------------|------------------------|---------|-----|-----|-------|--|
| Parameter                         |                   |                        | min     | typ | max | Unit  |  |
| The whole device                  | The whole device  |                        |         |     |     |       |  |
| Standby current                   | lccs              | EN < 1V                |         |     | 10  | μА    |  |
| Mean consumption current          | <sup>I</sup> CCA  | EN > 3.5V              |         | 3   |     | mA    |  |
| Security function                 | Security function |                        |         |     |     |       |  |
| Protection function operating     | TSD on            | * Design certification |         | 170 |     | °C    |  |
| temperature at high temperature   |                   |                        |         |     |     |       |  |
| Protection function hysteresis at | TSD hys           | * Design certification |         | 30  |     | °C    |  |
| high temperature                  |                   |                        |         |     |     |       |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

# **Package Dimensions**

unit: mm

SSOP16 (225mil) CASE 565AM ISSUE A







0.65

# 5.80 (Unit: mm) 0.32

**SOLDERING FOOTPRINT\*** 

NOTE: The measurements are not to guarantee but for reference only.

# GENERIC MARKING DIAGRAM\*



XXXXX = Specific Device Code Y = Year

M = Month

DDD = Additional Traceability Data

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

<sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present.



# **Pin Assignment**



# **Block Diagram**



# **Pin Function**

| Pin No. | Pin name | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | FB       | Error amplifier reverse input pin. By operating the converter, the voltage of this pin becomes 0.67V.                                                                                                                                                                                                                                                                                                                  |
|         |          | The voltage in which the output voltage is divided by an external resistance is applied to this pin. Moreover, when this pin                                                                                                                                                                                                                                                                                           |
|         |          | voltage becomes 0.1V or less after a soft start ends, the oscillatory frequency becomes 1/3.                                                                                                                                                                                                                                                                                                                           |
| 2       | COMP     | Error amplifier output pin. Connect a phase compensation circuit between this pin and GND.                                                                                                                                                                                                                                                                                                                             |
| 3       | EN       | ON/OFF pin.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4       | RT       | Oscillation frequency setting pin. Resistance is connected with this pin between GND.                                                                                                                                                                                                                                                                                                                                  |
| 5,13    | N.C.     | No connection *2                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6       | SW       | Pin to connect with switching node. Upper part NchMOSFET external a source is connected with lower side NchMOSFET external a drain.                                                                                                                                                                                                                                                                                    |
| 7       | CBOOT    | Bootstrap capacity connection pin. This pin becomes a GATE drive power supply of an external NchMOSFET.                                                                                                                                                                                                                                                                                                                |
|         |          | Connect a bypath capacitor between CBOOT and SW.                                                                                                                                                                                                                                                                                                                                                                       |
| 8       | HDRV     | An external the upper MOSFET gate drive pin.                                                                                                                                                                                                                                                                                                                                                                           |
| 9       | LDRV     | An external the lower MOSFET gate drive pin.                                                                                                                                                                                                                                                                                                                                                                           |
| 10      | $V_{DD}$ | Power supply pin for an external the lower MOS-FET gate drive.                                                                                                                                                                                                                                                                                                                                                         |
| 11      | GND      | Ground pin. Each reference voltage is based on the voltage of the ground pin.                                                                                                                                                                                                                                                                                                                                          |
| 12      | SUBGND   | It is connected with the GND pin of 11pin internally. *3                                                                                                                                                                                                                                                                                                                                                               |
| 14      | VIN      | Power supply pin. This pin is monitored by UVLO function. When the voltage of this pin becomes 8V or more by UVLO function, The IC starts and the soft start function operates.                                                                                                                                                                                                                                        |
| 15      | ILIM     | Reference current pin for current detection. The sink current of about 18.5µA flows to this pin.  When a resistance is connected between this pin and V <sub>IN</sub> outside and the voltage applied to the SW pin is lower than the voltage of the terminal side of the resistance, the upper NchMOSFET is off by operating the current limiter comparator.  This operation is reset with respect to each PWM pulse. |
| 16      | SS       | Pin to connect a capacitor for soft start. A capacitor for soft start is charged by using the voltage of about 5µA.  This pin ends the soft start period by using the voltage of about 1.1V and the frequency fold back function becomes active.                                                                                                                                                                       |

<sup>\*2:</sup> There is no problem even if it connects it with GND.

<sup>\*3:</sup> Short-circuited and use 11pin and 12pin as GND.

# I/O pin equivalent circuit chart



Continued on next page.

Continued from preceding page.

| Pin No.         | Equivalent Circuit                 |  |  |
|-----------------|------------------------------------|--|--|
| SW, CBOOT, HDRV | VIN (14) CBOOT (7) HDRV (8) SW (6) |  |  |
| LDRV            | VDD (1)                            |  |  |
| V <sub>DD</sub> | VIN (14) VDD (10) GND (11)         |  |  |
| ILIM            | VIN (14) ILIM (15)  GND (11)       |  |  |

# Boot sequence, UVLO, and TSD operation



# Sequence of overcurrent protection



# **Sample Application Circuit**



### ORDERING INFORMATION

| Device         | Package                                     | Shipping (Qty / Packing) |  |
|----------------|---------------------------------------------|--------------------------|--|
| LV5769V-MPB-E  | SSOP16 (225mil)<br>(Pb-Free / Halogen Free) | 90 / Fan-Fold            |  |
| LV5769VZ-MPB-E | SSOP16 (225mil)<br>(Pb-Free / Halogen Free) | 90 / Fan-Fold            |  |
| LV5769VZ-TLM-E | SSOP16 (225mil)<br>(Pb-Free / Halogen Free) | 2000 / Tape & Reel       |  |

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa