

# **TP3155 Time Slot Assignment Circuit**

# **General Description**

The TP3155 is a monolithic CMOS logic circuit designed to generate transmit and receive frame synchronization pulses for up to 8 COMBOTM CODEC/Filters. Each frame sync pulse may be independently assigned to a time slot in a frame of up to 32 time slots. Assignments are controlled by loading in an 8-bit word via a simple serial interface port. This control interface is compatible with that used on the TP3020/TP3021 and 2910/2911 CODECs, enabling an easy upgrade to COMBO CODEC/Filters to be made.

### **Features**

- Controls up to 8 COMBO CODEC/Filters
- Independent transmit and receive time slot assignments
- 8-channel unidirectional mode
- Up to 32 time slots per frame
- Serial control interface compatible with TP3020/TP3021 **CODECs**
- LS TTL and CMOS compatible inputs
- 5 mW, 5V operation

# **Typical Application**



TRI-STATE® is a registered trademarks of National Semiconductor Corp. COMBOTM is a trademark of National Semiconductor Corp.

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

V<sub>CC</sub> Relative to GND 7V

Voltage at Any Input

or Output  $V_{CC} + 0.3V$  to GND - 0.3V

Operating Temperature Range (Ambient)

Storage Temperature Range

(Ambient)

Maximum Lead Temperature (Soldering, 10 seconds)

ESD rating to be determined.

-25°C to +125°C

-65°C to +150°C

300°C

## **DC Electrical Characteristics**

Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for  $V_{CC}=5.0V\pm5\%$ ;  $T_A=0^{\circ}C$  to  $+70^{\circ}C$  by correlation with 100% electrical testing at  $T_A=25^{\circ}C$ . All other limits are assured by correlation with other production tests and/or product design and characterization. Typicals specified at  $V_{CC}=5.0V$ ,  $T_A=25^{\circ}C$ .

| Parameter Conditions                                                                 |                                                                                                                | Min        | Тур | Max               | Units    |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------|-----|-------------------|----------|
| Input Voltage Levels<br>V <sub>IH</sub> , Logic High                                 |                                                                                                                | 2.0        |     |                   | V        |
| V <sub>IL</sub> , Logic Low                                                          |                                                                                                                | 2.0        |     | 0.7               | v        |
| Input Currents All Inputs Except MODE MODE                                           | $ \begin{aligned} & V_{IL} < V_{IN} < V_{IH} \\ & V_{IN} = 0V \end{aligned} $                                  | -1<br>-100 |     | 1                 | μA<br>μA |
| Output Voltage Levels<br>V <sub>OH</sub> , Logic High<br>V <sub>OL</sub> , Logic Low | $FS_X$ and $FS_R$ Outputs, $I_{OH}=3$ mA $FS_X$ and $FS_R$ Outputs, $I_{OL}=5$ mA $TS_X$ Output, $I_{OL}=5$ mA | 2.4        |     | 0.4<br><b>0.4</b> | V<br>V   |
| Power Dissipation Operating Current                                                  | BCLK = 2.048 MHz,<br>All Outputs Open-Circuit                                                                  |            | 1   | 1.5               | mA       |

# **Timing Specifications**

Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for  $V_{CC}=5.0V\pm5\%$ ,  $T_A=0^{\circ}C$  to  $+70^{\circ}C$  by correlation with 100% electrical testing at  $T_A=25^{\circ}C$ . All other limits are assured by correlation with other production tests and/or product design and characterization. Typicals specified at  $V_{CC}=5.0V$ ,  $T_A=25^{\circ}C$ . All timing parameters are measured at  $V_{OH}=2.0V$  and  $V_{OL}=0.7V$ .

See Definitions and Timing Conventions section for test methods information.

| Symbol                            | Parameter                                                            | Conditions                    | Min | Max | Units |
|-----------------------------------|----------------------------------------------------------------------|-------------------------------|-----|-----|-------|
| t <sub>PC</sub>                   | Period of Clock                                                      | BCLK, CLK <sub>C</sub>        | 480 |     | ns    |
| twch                              | Width of Clock High                                                  | BCLK, CLK <sub>C</sub>        | 160 |     | ns    |
| twcL                              | Width of Clock Low                                                   | BCLK, CLK <sub>C</sub>        | 160 |     | ns    |
| t <sub>SDC</sub>                  | Set-Up Time from D <sub>C</sub> to CLK <sub>C</sub>                  |                               | 50  |     | ns    |
| t <sub>HCD</sub>                  | Hold Time from CLK <sub>C</sub> to D <sub>C</sub>                    |                               | 50  |     | ns    |
| tscc                              | Set-Up Time from $\overline{\text{CS}}$ to $\text{CLK}_{\mathbb{C}}$ |                               | 30  |     | ns    |
| t <sub>HCC</sub>                  | Hold Time from CLK <sub>C</sub> to $\overline{\text{CS}}$            |                               | 100 |     | ns    |
| tschc                             | Set-Up Time from Channel Select to CLK <sub>C</sub>                  |                               | 50  |     | ns    |
| thchc                             | Hold Time from Channel Select to CLK <sub>C</sub>                    |                               | 50  |     | ns    |
| t <sub>DBF</sub>                  | Delay Time from BCLK Low to FS <sub>X/R</sub> 0-3<br>High or Low     | $C_L = 50 \text{ pF}$         |     | 100 | ns    |
| t <sub>HSYNC</sub>                | Hold Time from BCLK to Frame Sync                                    |                               | 50  |     | ns    |
| tssync                            | Set-Up Time from Frame Sync to BCLK                                  |                               | 100 |     | ns    |
| t <sub>DTL</sub>                  | Delay to $\overline{TS}_X$ Low                                       | C <sub>L</sub> = 50 pF        |     | 140 | ns    |
| t <sub>DTH</sub>                  | Delay to TS <sub>X</sub> High                                        | $R_L = 1k \text{ to } V_{CC}$ | 30  | 140 | ns    |
| t <sub>RC</sub> , t <sub>FC</sub> | Rise and Fall Time of Clock                                          | BCLK, CLK <sub>C</sub>        |     | 50  | ns    |



# **Connection Diagrams**

#### Plastic Chip Carrier (PCC) Package



TL/H/5118-5

Order Number TP3155V See NS Package Number V20A

#### **Dual-In-Line Package**



TL/H/5118-6 **Top View** 

Order Number TP3155N See NS Package Number N20A

# **Pin Descriptions**

| Symbol            | Description                                                                                                                        | Symbol            | Description                                                                                                                            |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| FS <sub>X</sub> 1 | A conventional CMOS frame sync output<br>which is normally low, and goes active-high<br>for 8 cycles of BCLK when a valid transmit | BCLK              | The bit clock input, which should run at the same rate as that for the COMBO CODEC/Filter COMBO.                                       |
| FS <sub>R</sub> 1 | time slot assignment is made.  A conventional CMOS frame sync output                                                               | XSYNC             | The transmit TS0 sync pulse input. Must be synchronous with BCLK.                                                                      |
|                   | which is normally low, and goes active-high<br>for 8 cycles of BCLK when a valid receive<br>time slot assignment is made.          | RSYNC/CH2         | The function of this input is determined by the MODE input (pin 9). In mode 1 this is the receive TS0 sync pulse, RSYNC, which must be |
| FS <sub>X</sub> 0 | A transmit frame sync output similar to pin 1.                                                                                     |                   | synchronous with BCLK. In mode 2 this is the                                                                                           |
| FS <sub>R</sub> 0 | A receive frame sync output similar to pin 2.                                                                                      |                   | CH2 input for the MSB of the channel select                                                                                            |
| TS <sub>X</sub>   | An open-drain N-channel output which is nor-<br>mally high impedance but pulls low during any<br>active transmit time slot.        | CH1               | word.  The input for the next significant bit of the channel select word.                                                              |
| $D_C$             | The input for an 8-bit serial control word. $\overline{X}$ is the first bit clocked in.                                            | CH0               | The input for the LSB of the channel select word, which defines the frame sync output af-                                              |
| CLK <sub>C</sub>  | The clock input for the control interface.                                                                                         | FC 0              | fected by the following control word.                                                                                                  |
| <del>CS</del>     | The active-low chip select for the control in-                                                                                     | FS <sub>X</sub> 3 | A transmit frame sync output similar to pin 1.                                                                                         |
|                   | terface.                                                                                                                           | FS <sub>R</sub> 3 | A receive frame sync output similar to pin 2.                                                                                          |
| MODE              | The mode select input. When left open-circuit                                                                                      | FS <sub>X</sub> 2 | A transmit frame sync output similar to pin 1.                                                                                         |
|                   | or connected to V <sub>CC</sub> , mode 1 is selected, and                                                                          | FS <sub>R</sub> 2 | A receive frame sync output similar to pin 2.                                                                                          |
| 0.1.5             | when connected to GND, mode 2 is selected.                                                                                         | $V_{CC}$          | The positive supply to the device. 5V $\pm 5\%$ .                                                                                      |
| GND               | The 0V ground connection to the device.                                                                                            |                   |                                                                                                                                        |

## **Functional Description**

#### **OPERATING MODES**

The TP3155 control interface requires an 8-bit serial control word which is compatible with the TP3020/TP3021 and 2910/2911 CODECs. Two bits,  $\overline{X}$  and  $\overline{R}$ , define which of the two groups of frame sync outputs,  $FS_X0$  to  $FS_X3$  or  $FS_R0$  to  $FS_R3$ , is affected by the control word, and a 6-bit assignment field specifies the selected time slot, from 0 to 31. A frame sync output is active-high for one time slot, which is always 8 cycles of BCLK. A frame may consist of any number of time slots up to 32. If a timeslot is assigned which is beyond the number of time slots in a frame, the FS\_X or FS\_R output to which it was assigned will remain inactive.

Two modes of operation are available. Mode 1 is for systems requiring different time slot assignments for the transmit and receive direction of each channel. Mode 1 is selected by leaving pin 9 (MODE) open-circuit or connecting it to  $V_{CC}.$  In this case, Pin 13 is the RSYNC input which defines the start of each receive frame, and the four outputs,  $FS_R0-FS_R3$ , are assigned with respect to RSYNC. The XSYNC input defines the start of each transmit frame and outputs  $FS_X0-FS_X3$  are assigned with respect to XSYNC. XSYNC may have any phase relationship with RSYNC. Inputs CH0 and CH1 select the channel, from 0 to 3 (see Table Ia).

Mode 2 provides the option of assigning all 8 frame sync outputs with respect to the XSYNC input. Mode 2 is selected by connecting pin 9 (MODE) to GND. This makes the TP3155 TSAC useful for either an 8-channel undirectional controller or for systems in which the transmit and receive directions of each channel are always assigned to the same time slot as the other, i.e., the FS $_{\rm X}$  and FS $_{\rm R}$  inputs on the COMBO CODEC/Filter are hard-wired together. In this case, logical selection of the channel to be assigned is made via inputs CH0, CH1 and CH2 (see Table Ib).

#### POWER-UP INITIALIZATION

During power-up, all frame sync outputs,  $FS_X0-FS_X3$  and  $FS_R0-FS_R3$ , are inhibited and held low. No outputs will go active until a valid time slot assignment is made.

### LOADING CONTROL DATA

During the loading of control data, the binary code for the selected channel must be set on inputs CH0 and CH1 (and CH2 in mode 2), see Tables Ia and Ib.

Control data is clocked into the  $D_C$  input on the falling edges of  $CLK_C$  while  $\overline{CS}$  is low.

A new time slot assignment is transferred to the selected assignment register on the high going transition of  $\overline{\text{CS}}$ . The new assignment is re-synchronized to the system clock such that the new FS output pulses will start at the next complete valid time slot after the rising edge of  $\overline{\text{CS}}$ .

#### TIME SLOT COUNTER OPERATION

At the start of TS0 of each transmit frame, defined by the first falling edge of BCLK after XSYNC goes high, the transmit time slot counter is reset to 000000 and begins to increment once every 8 cycles of BCLK. Each count is compared with the 4 transmit assignment registers and, on finding a match, a frame sync pulse is generated at that FS $_{\rm X}$  output. Similarly, the first falling edge of BCLK after RSYNC goes high defines the start of receive TS0, and outputs FS $_{\rm R}$ 0–FS $_{\rm R}$ 3 are generated with respect to TS0 when the receive time slot counter matches the appropriate receive assignment register.

#### $\overline{\text{TS}}_{X}$ OUTPUT

In mode 1 (separate transmit and receive assignments), this output pulls low whenever any  $FS_X$  output pulse is being generated. In mode 2, this output pulls low whenever any  $FS_X$  or  $FS_R$  output is being generated. At all other times it is open-circuit, allowing the  $TS_X$  outputs of a number of TSACS to be wire-ANDed together with a common pull-up resistor. This signal can be used to control the TRI-STATE® enable input of a line driver to buffer the transmit PCM bus from the CODEC/Filters to the backplane.

# TABLE Ia. Control Mode 1 (TP3020/TP3021 Compatible)

| X | R | T5 | T4 | ТЗ | T2 | T1 | T0 |
|---|---|----|----|----|----|----|----|
|---|---|----|----|----|----|----|----|

 $\overline{X}$  is the first bit clocked into the D<sub>C</sub> input.

#### **Control Data Format**

| Т5 | T4 | Т3 | T2 | T1 | T0 | Time Slot |
|----|----|----|----|----|----|-----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0         |
| 0  | 0  | 0  | 0  | 0  | 1  | 1         |
| 0  | 0  | 0  | 0  | 1  | 0  | 2         |
|    |    |    |    |    |    | :         |
| 0  | 1  | 1  | 1  | 1  | 0  | 30        |
| 0  | 1  | 1  | 1  | 1  | 1  | 31        |
| 1  | Х  | Χ  | Х  | Х  | Х  | (Note 1)  |

| CH1 | CH0 Channel Selected |                                                        |  |  |
|-----|----------------------|--------------------------------------------------------|--|--|
| 0   | 0                    | Assign to FS <sub>x</sub> 0 and/or FS <sub>R</sub> 0   |  |  |
| 0   | 1                    | 1 Assign to FS <sub>x</sub> 1 and/or FS <sub>R</sub> 1 |  |  |
| 1   | 0                    | Assign to FS <sub>x</sub> 2 and/or FS <sub>R</sub> 2   |  |  |
| 1   | 1                    | Assign to FS <sub>x</sub> 3 and/or FS <sub>R</sub> 3   |  |  |

| X | R | Action                                              |
|---|---|-----------------------------------------------------|
| 0 | 0 | Assign time slot to both selected $FS_X$ and $FS_R$ |
| 0 | 1 | Assign time slot to selected FS <sub>X</sub> only   |
| 1 | 0 | Assign time slot to selected FS <sub>R</sub> only   |
| 1 | 1 | Disable both selected $FS_X$ and $FS_R$             |

**TABLE Ib. Control Mode 2** 

| CH2 | CH1 | СН0 | Channel Selected            |  |  |  |  |
|-----|-----|-----|-----------------------------|--|--|--|--|
| 0   | 0   | 0   | Assign to FS <sub>X</sub> 0 |  |  |  |  |
| 0   | 0   | 1   | Assign to FS <sub>X</sub> 1 |  |  |  |  |
| 0   | 1   | 0   | Assign to FS <sub>X</sub> 2 |  |  |  |  |
| 0   | 1   | 1   | Assign to FS <sub>X</sub> 3 |  |  |  |  |
| 1   | 0   | 0   | Assign to FS <sub>R</sub> 0 |  |  |  |  |
| 1   | 0   | 1   | Assign to FS <sub>R</sub> 1 |  |  |  |  |
| 1   | 1   | 0   | Assign to FS <sub>R</sub> 2 |  |  |  |  |
| 1   | 1 1 | 1   | Assian to FS <sub>R</sub> 3 |  |  |  |  |

| X | R | Action                              |
|---|---|-------------------------------------|
| 0 | 0 | )                                   |
| 0 | 1 | Assign time slot to selected output |
| 1 | 0 | J                                   |
| 1 | 1 | Disable selected output             |

Note 1: When T5 = 1, then the appropriate FS $_{X}$  or FS $_{R}$  output is inactive.

## **Definitions and Timing Conventions DEFINITIONS**

 $V_{\text{IH}}$ VIH is the d.c. input level above which an input level is guaranteed to appear

as a logical one. This parameter is to be measured by performing a functional test at reduced clock speeds and nominal timing, (i.e. not minimum setup and hold times or output strobes), with the high level of all driving signals set to VIH and maximum supply voltages

applied to the device.

V<sub>IL</sub> is the d.c. input level below which  $V_{\mathsf{IL}}$ an input level is guaranteed to appear

as a logical zero to the device. This parameter is measured in the same manner as  $V_{\text{IH}}$  but with all driving signal low levels set to V<sub>IL</sub> and minimum supply voltages applied to the device.

VOH is the minimum d.c. output level to  $V_{OH}$ which an output placed in a logical one

state will converge when loaded at the maximum specified load current.

V<sub>OL</sub> is the maximum d.c. output level to  $V_{OL}$ 

which an output placed in a logical zero state will converge when loaded at the maximum specified load current.

Threshold Region The threshold region is the range of in-

put voltages between V<sub>IL</sub> and V<sub>IH</sub>.

Valid Signal A signal is Valid if it is in one of the valid

> logic states, (i.e. above  $V_{\mbox{\scriptsize IH}}$  or below V<sub>IL</sub>). In timing specifications, a signal is deemed valid at the instant it enters a

valid state.

Invalid Signal A signal is Invalid if it is not in a valid

logic state, i.e. when it is in the threshold region between VIL and VIH. In timing specifications, a signal is deemed Invalid at the instant it enters the

threshold region.

#### **TIMING CONVENTIONS**

For the purposes of this timing specification the following

conventions apply:

Input Signals All input signals may be characterized

as:  $V_L = 0.4V$ ,  $V_H = 2.4V$ ,  $t_R < 10$  ns,

 $t_F < 10$ ns.

Period The period of clock signal is designated

as t<sub>Pxx</sub> where xx represents the mnemonic of the clock signal being speci-

fied.

Rise times are designated as  $t_{Ryy}$ , Rise Time

where vy represents a mnemonic of the signal whose rise time is being specified.  $t_{Ryy}$  is measured from  $V_{IL}$  to  $V_{IH}$ .

Fall times are designated as  $t_{\text{Fyy}}$ , where yy represents a mnemonic of the Fall Time

signal whose fall time is being specified.  $t_{\mbox{\scriptsize Fyy}}$  is measured from  $V_{\mbox{\scriptsize IH}}$  to  $V_{\mbox{\scriptsize IL}}.$ 

The high pulse width is designated as Pulse Width High

tWzzH, where zz represents the mnemonic of the input or output signal whose pulse width is being specified. High pulse widths are measured from

 $V_{\mbox{\scriptsize IH}}$  to  $V_{\mbox{\scriptsize IH}}.$ Pulse Width Low

The low pulse width is designated as tWzzL, where zz represents the mne-

monic of the input or output signal whose pulse width is being specified. Low pulse widths are measured from

 $V_{\text{IL}}$  to  $V_{\text{IL}}$ .

Setup times are designated as t<sub>Swwxx</sub>, Setup Time where ww represents the mnemonic of

the input signal whose setup time is being specified relative to a clock or strobe input represented by mnemonic xx. Setup times are measured from the

ww Valid to xx Invalid.

Hold Time Hold times are designated as the things are d where ww represents the mnemonic of

the input signal whose hold time is being specified relative to a clock or strobe input represented by mnemonic xx. Hold times are measured from xx

Valid to ww Invalid.

**Delay Time** Delay times are designated as  $t_{Dxxyy[\ |H|L]}$ , where xx represents the

mnemonic of the input reference signal and yy represents the mnemonic of the output signal whose timing is being specified relative to xx. The mnemonic may optionally be terminated by an H or L to specify the high going or low going transition of the output signal. Maximum delay times are measured from xx Valid to yy Valid. Minimum delay times are measured from xx Valid to yy Invalid. This parameter is tested under the load conditions specified in the Conditions column of the Timing Specifications section of this data sheet.

6

# **Applications Information**

A combination of the TP3155 TSAC and any CODEC/Filter COMBO from the TP3052/3/4/7 or TP3064/7 series will result in data timing as shown in Figure 1. Although the FS $_{\rm X}$  output pulse goes high before BCLK goes high, the D $_{\rm X}$  output of the combo remains in the TRI-STATE mode until both are high. The eight bit period is shortened to prevent a bus clash, just as it is on the TP3020/1 CODECs.

Alternatively, eight full-length bits can be obtained by inverting the BCLK to the combo devices, thereby aligning rising edges of BCLK and  $\mbox{FS}_{X/R}.$ 

Figure 2 shows typical timing for the control data interface. Figure 3 shows the digital interconnections of a typical line card application.



FIGURE 1. Transmit Data Timing



FIGURE 2. Control Data Timing





# Physical Dimensions inches (millimeters) (Continued)

Lit. #113982



Plastic Chip Carrier Package (V) **Order Number TP3155V** NS Package Number V20A

# LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** 

Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd.

13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.
Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408

National Semiconductor