









SBOS466B - DECEMBER 2009 - REVISED DECEMBER 2018

TMP20

## TMP20 ±2.5°C Low-Power, Analog Out Temperature Sensor

#### **Features**

±2.5°C Accuracy from -55°C to +130°C

Supply Voltage Range: 1.8 V to 5.5 V

Low Power: 4 µA (Maximum)

MicroSize Packages: SOT-563, SC70-5

SC70 Pin-Compatible With LM20

## **Applications**

- Cell Phones
- **Desktop and Notebook Computers**
- Portable Devices
- Consumer Electronics
- **Battery Management**
- **Power Supplies**
- **HVAC**
- Thermal Monitoring
- **Disk Drives**
- Appliances and White Goods
- Automotive

#### **Device Block Diagram**



## 3 Description

The TMP20 device is a CMOS, precision analog output temperature sensor available in the tiny SOT-563 package. The TMP20 operates from -55°C to +130°C on a supply voltage of 2.7 V to 5.5 V with a supply current of 4 µA. Operation as low as 1.8 V is possible for temperatures between 15°C and 130°C. The linear transfer function has a slope of -11.77 mV/°C (typical) and an output voltage of 1.8639 V (typical) at 0°C. The TMP20 has a ±2.5°C accuracy across the entire specified temperature range of -55°C to +130°C.

The 4-µA (maximum) supply current of the TMP20 limits self-heating of the device to less than 0.01°C. When V+ is less than 0.5 V, the device is in shutdown mode and consumes less than 20 nA (typical).

The TMP20 is available in a 5-lead SC70 or 6-lead SOT-563 package that reduces the overall required board space.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| TMDOO       | SOT-563 (6) | 1.60 mm × 1.20 mm |
| TMP20       | SC70 (5)    | 2.00 mm × 1.25 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Device Quiescent Current Over Temperature**





## **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functional Modes                             |
|---|--------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                       | 8 Application and Implementation 11                     |
| 3 | Description 1                        | 8.1 Application Information11                           |
| 4 | Revision History2                    | 8.2 Typical Application12                               |
| 5 | Pin Configuration and Functions      | 9 Power Supply Recommendations 13                       |
| 6 | Specifications4                      | 10 Layout 13                                            |
| • | 6.1 Absolute Maximum Ratings         | 10.1 Layout Guidelines13                                |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example13                                   |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support 14                  |
|   | 6.4 Thermal Information              | 11.1 Device Support14                                   |
|   | 6.5 Electrical Characteristics5      | 11.2 Receiving Notification of Documentation Updates 16 |
|   | 6.6 Typical Characteristics6         | 11.3 Community Resources                                |
| 7 | Detailed Description 8               | 11.4 Trademarks                                         |
|   | 7.1 Overview 8                       | 11.5 Electrostatic Discharge Caution                    |
|   | 7.2 Functional Block Diagram 8       | 11.6 Glossary                                           |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Orderable Information     |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision A (October 2017) to Revision B                                                                                      | Page |
|----|------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed the y-axis unit of Device Quiescent Current Over Temperature graph from: mA to: µA                                               | 1    |
| •  | Changed the y-axis unit of <i>Device Quiescent Current vs Temperature</i> graph from: mA to: µA                                          | 6    |
| •  | Changed the y-axis unit of <i>Device Quiescent Current vs Temperature</i> graph from: mA to: µA                                          | 12   |
| •  | Added Receiving Notification of Documentation Updates section                                                                            | 16   |
| Cł | nanges from Original (December 2009) to Revision A                                                                                       | Page |
| •  | Updated data sheet formatting and content to latest TIS documentation and translation standards                                          | 1    |
| •  | Added body size information to Device Information section                                                                                | 1    |
| •  | Updated Device Block Diagram                                                                                                             | 1    |
| •  | Updated Device Quiescent Current Over Temperature                                                                                        | 1    |
| •  | Reformatted Absolute Maximum Ratings table                                                                                               | 4    |
| •  | Changed Thermal Information table and added thermal information                                                                          | 4    |
| •  | Changed minimum temperature sensitivity value from -11.4 mV/°C to -12.2 mV/°C in <i>Electrical Characteristics</i> table                 | 5    |
| •  | Changed maximum temperature sensitivity value from -12.2 mV/°C to -11.4 mV/°C in <i>Electrical Characteristics</i> table.                | 5    |
| •  | Updated Figure 1                                                                                                                         | 6    |
| •  | Updated Figure 3                                                                                                                         | 6    |
| •  | Updated Figure 7                                                                                                                         |      |
| •  | Added Functional Block diagram, key graphics on front page, typical application schematic, application curves, and updated layout images |      |
| •  | Reformatted equations in Transfer Function section                                                                                       | 9    |
| •  | Corrected Equation 2 in Transfer Function section                                                                                        | 9    |

Submit Documentation Feedback



## 5 Pin Configuration and Functions





NC- no internal connection

## **Pin Functions**

| PIN              |                   |            |     |                                                                                                                                              |  |  |
|------------------|-------------------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME             | DRL (SOT-<br>563) | DCK (SC70) | I/O | DESCRIPTION                                                                                                                                  |  |  |
| GND              | 6                 | 5          | -   | Ground pin                                                                                                                                   |  |  |
| NC               | 1                 | 1          | _   | This pin must be grounded or left floating. See <i>Layout Example</i> for more information.                                                  |  |  |
| NC / GND         | 2, 5              | 2          | _   | This pin must be grounded or left floating. For best thermal response, connect to GND plane. See <i>Layout Example</i> for more information. |  |  |
| V <sub>OUT</sub> | 3                 | 3          | 0   | Analog output                                                                                                                                |  |  |
| V+               | 4                 | 4          | I   | Positive supply voltage                                                                                                                      |  |  |

Copyright © 2009–2018, Texas Instruments Incorporated



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                           | MIN         | MAX | UNIT |
|-------------------------------------------|-------------|-----|------|
| Supply voltage, V+                        |             | 7   | V    |
| Operating temperature                     | <b>–</b> 55 | 150 | °C   |
| Junction temperature, T <sub>J(max)</sub> |             | 150 | °C   |
| Storage temperature, T <sub>stg</sub>     | -65         | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                                            |                                                                           | VALUE | UNIT |
|--------------------|--------------------------------------------|---------------------------------------------------------------------------|-------|------|
|                    |                                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                    | ±4000 |      |
| V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | discharge Charged-device model (CDM), per JEDEC specification JESD22-C101 |       | V    |
|                    |                                            | Machine model (MM)                                                        | ±200  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                             | MIN | MAX | UNIT |
|----------------|-----------------------------|-----|-----|------|
| $V_{DD}$       | Supply voltage range        | 1.8 | 5.5 | V    |
| T <sub>A</sub> | Specified temperature range | -55 | 130 | °C   |

#### 6.4 Thermal Information

|                       |                                              | TMF          |            |      |  |
|-----------------------|----------------------------------------------|--------------|------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRL (SOT563) | DCK (SC70) | UNIT |  |
|                       |                                              | 6 PINS       | 5 PINS     |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 238          | 185        | °C/W |  |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 253          | 263.3      | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 126.4        | 76.2       | °C/W |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 126          | 51.3       | °C/W |  |
| ΨJВ                   | Junction-to-board characterization parameter | 13           | 1.1        | °C/W |  |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 125.9        | 50.6       | °C/W |  |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TMP20

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                | PARAMETER                   | TEST CONDITIONS                                                              | MIN   | TYP    | MAX   | UNIT  |  |
|----------------|-----------------------------|------------------------------------------------------------------------------|-------|--------|-------|-------|--|
| TEM            | PERATURE MEASUREMENT (1)    |                                                                              | ,     |        | •     |       |  |
|                | Accuracy (2)                | $T_A = -55$ °C to 130°C                                                      | -2.5  |        | 2.5   | °C    |  |
|                |                             | V+ = 1.8 V to 5.5 V<br>T <sub>A</sub> = 15°C to 130°C                        | -0.05 |        | 0.05  | °C/V  |  |
|                | vs supply                   | V+ = 2.7 V  to  5.5 V<br>$T_A = -50^{\circ}\text{C to } 130^{\circ}\text{C}$ | -0.05 |        | 0.05  | °C/V  |  |
|                | Temperature sensitivity (3) | $T_A = -30^{\circ}\text{C to } 100^{\circ}\text{C}$                          | -12.2 | -11.77 | -11.4 | mV/°C |  |
|                | Output voltage (4)          | $T_A = 0$ °C                                                                 |       | 1863.9 |       | \/    |  |
|                | Output voltage (*)          | T <sub>A</sub> = 25°C                                                        |       | 1574   |       | mV    |  |
|                | Nonlinearity (5)            | -20°C ≤ T <sub>A</sub> ≤ 80°C                                                |       | ±0.4%  |       |       |  |
| ANA            | LOG OUTPUT                  |                                                                              |       |        |       |       |  |
|                | Output resistance           | –600 μA ≤ I <sub>LOAD</sub> ≤ 600 μA                                         |       | 10     |       | Ω     |  |
|                | Load regulation             | –600 μA ≤ I <sub>LOAD</sub> ≤ 600 μA                                         |       | 6      |       | mV    |  |
|                | Maximum capacitive load     |                                                                              | 1     |        |       | nF    |  |
| POV            | VER SUPPLY                  |                                                                              |       |        |       |       |  |
| .,             | Constitution of the sec     | $T_A = -55^{\circ}C \text{ to } 130^{\circ}C$                                | 2.7   |        | 5.5   | V     |  |
| Vs             | Specified voltage           | $T_A = 15^{\circ}C \text{ to } 130^{\circ}C^{(6)}$                           | 1.8   |        | 5.5   | V     |  |
|                | Quiescent current           | V+ = 5.5 V<br>T <sub>A</sub> = 25°C                                          |       | 2.6    | 4     | μΑ    |  |
| l <sub>Q</sub> | Over temperature            | V+ = 5.5 V<br>$T_A = -55^{\circ}C \text{ to } 130^{\circ}C$                  |       |        | 6     | μΑ    |  |
| $I_{SD}$       | Shutdown current            | V+ < 0.5 V                                                                   |       | 20     |       | nA    |  |
| TEM            | PERATURE RANGE              |                                                                              |       |        |       |       |  |
|                | Considered an austinus      | $T_A = -55^{\circ}C \text{ to } 130^{\circ}C$                                | -55   |        | 130   | °C    |  |
|                | Specified operating         | $T_A = 15^{\circ}C \text{ to } 130^{\circ}C^{(6)}$                           | 15    |        | 130   | °C    |  |
|                | Operating range             | V+ = 2.7 V to 5.5 V                                                          | -55   |        | 150   | °C    |  |
| 0              | Thermal register            | SC70                                                                         |       | 185    |       | °C/W  |  |
| $\theta_{JA}$  | Thermal resistance          | SOT-563                                                                      |       | 238    |       | °C/W  |  |
|                | Colf hooding                | SC70                                                                         |       |        | 0.01  | °C    |  |
|                | Self-heating                | SOT-563                                                                      |       |        | 0.01  | °C    |  |

- (1) 100% production tested at T<sub>A</sub> = 25°C. Specifications over temperature range are assured by design.
- (2) Power-supply rejection is encompassed in the accuracy specification.
- 3) Temperature sensitivity is the average slope to the equation  $V_0 = (-11.77 \times T) + 1.860 \text{ V}$ .
- (4)  $V_{OUT}$  is calculated from temperature with the following equation:  $V_O = (-3.88 \times 10^{-6} \times T^2) + (-1.15 \times 10^{-2} \times T) + 1.8639 \text{ V},$  where T is in °C.
- (5) Nonlinearity is the deviation of the calculated output voltage from the best fit straight line.
- (6) The TMP20 transfer function requires the output voltage to rise above the 1.8-V supply as the temperature decreases below 15°C. When operating at a 1.8-V supply, it is normal for the TMP20 output to approach 1.8 V and remain at that voltage as the temperature continues to decrease below 15°C. This condition does not damage the device. Once the temperature rises above 15°C, the output voltage resumes changing as the temperature changes, according to the transfer function specified in this document. For more information about the transfer function, see *Transfer Function*.

Product Folder Links: TMP20

# TEXAS INSTRUMENTS

## 6.6 Typical Characteristics





## **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The TMP20 device is a precision analog output temperature sensor. The temperature range of operation is –55°C to +130°C with supply voltages of 2.7 V to 5.5 V. The TMP20 operates from power-supply voltages as low as 1.8 V over a temperature range of 15°C to 130°C.

TI recommends power supply bypassing; use a 100-nF capacitor placed as closely as possible to the supply pin.

## 7.2 Functional Block Diagram





### 7.3 Feature Description

#### 7.3.1 Transfer Function

The analog output of the TMP20 over the -55°C to +130°C temperature range corresponds to the parabolic transfer function shown in

Added Receiving Notification of Documentation Updates section:

$$V_{OUT} = \left(-3.88 \times 10^{-6} \times T^2\right) + \left(-1.15 \times 10^{-2} \times T\right) + 1.8639 \text{ V}$$

Where:

When solving for temperature, the equation is shown as Equation 2:

$$T = -1481.96 + \sqrt{2.1962 \times 10^6 + \frac{(1.8639 - V_0)}{3.88 \times 10^{-6}}}$$
 (2)

These equations apply over the entire operating range of -55°C to +130°C.

A simplified linear transfer function referenced at 25°C is shown in Equation 3:

$$V_{OUT} = -11.69 \text{ mV} / {^{\circ}C} \times T + 1.8863 \text{ V}$$
 (3)

Linear transfer functions are calculated for limited temperature ranges by calculating the slope and offset for that limited range, where slope is calculated by Equation 4:

$$m = -7.76 \times 10^{-6} \times T - 0.0115$$

Where:

The offset in the linear transfer function is calculated with Equation 5:

$$b = (V_{OUT}(T_{MAX}) + V_{OUT}(T) - m \times (T_{MAX} + T)) / 2$$

where

V<sub>OUT</sub>(T) is the calculated output voltage at T as calculated by Added *Receiving Notification of Documentation Updates* section.

#### 7.3.1.1 Example 1

Determine the linear transfer function for -40°C to +110°C.

$$T_{MIN} = -40$$
°C;  $T_{MAX} = 110$ °C; therefore,  $T = 35$ °C

$$m = -11.77$$
 mV/°C

$$V_{OUT}$$
 (110°C) = 0.5520 V

$$V_{OUT}$$
 (35°C) = 1.4566 V

$$b = 1.8576 V$$

The linear transfer function for -40°C to +110°C is shown in Equation 6:

$$V_{OUT} = -11.77 \text{ mV} / {}^{\circ}\text{C} \times \text{T} + 1.8576 \text{ V}$$
 (6)

Copyright © 2009–2018, Texas Instruments Incorporated



## **Feature Description (continued)**

Table 1 lists common temperature ranges of interest and the corresponding linear transfer functions for these ranges. Note that the error (maximum deviation) of the linear equation from the parabolic equation increases as the temperature ranges widen.

Table 1. Common Temperature Ranges and Corresponding Linear Transfer Functions

| TEMPERAT              | URE RANGE             |                                                                         | MAXIMUM DEVIATION OF LINEAR           |  |  |
|-----------------------|-----------------------|-------------------------------------------------------------------------|---------------------------------------|--|--|
| T <sub>MIN</sub> (°C) | T <sub>MAX</sub> (°C) | LINEAR EQUATION (V)                                                     | EQUATION FROM PARABOLIC EQUATION (°C) |  |  |
| -55                   | 130                   | $V_{OUT} = -11.79 \text{ mV/}^{\circ}\text{C} \times \text{T} + 1.8528$ | ±1.41                                 |  |  |
| -40                   | 110                   | $V_{OUT} = -11.77 \text{ mV/}^{\circ}\text{C} \times \text{T} + 1.8577$ | ±0.93                                 |  |  |
| -30                   | 100                   | $V_{OUT} = -11.77 \text{ mV/}^{\circ}\text{C} \times \text{T} + 1.8605$ | ±0.70                                 |  |  |
| -40                   | 85                    | $V_{OUT} = -11.67 \text{ mV/}^{\circ}\text{C} \times \text{T} + 1.8583$ | ±0.65                                 |  |  |
| -10                   | 65                    | $V_{OUT} = -11.71 \text{ mV/}^{\circ}\text{C} \times \text{T} + 1.8641$ | ±0.23                                 |  |  |
| 35                    | 45                    | $V_{OUT} = -11.81 \text{ mV/}^{\circ}\text{C} \times \text{T} + 1.8701$ | ±0.004                                |  |  |
| 20                    | 30                    | $V_{OUT} = -11.69 \text{ mV/}^{\circ}\text{C} \times \text{T} + 1.8663$ | ±0.004                                |  |  |

#### 7.4 Device Functional Modes

The singular functional mode of the TMP20 is an analog output inversely proportional to temperature.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Output Drive and Capacitive Loads

When used in noisy environments, adding a capacitor from the output to ground with a series resistor filters the TMP20 output; this configuration is shown in Figure 11. The TMP20 can drive up to 1 nF of load capacitance while sourcing and sinking 600  $\mu$ A. Under this condition, capacitive loads in the range of 1 nF to 10  $\mu$ F require a 150- $\Omega$  series output resistor to achieve a stable temperature measurement. The output impedance of the TMP20 is typically 10  $\Omega$  when sinking currents and less than 1  $\Omega$  when sourcing current, as shown in Figure 1.



Copyright © 2017, Texas Instruments Incorporated

(1) A series resistor (R) may be required depending upon the amount of capacitance (C) and the amount of source and sink current drawn from the output of the TMP20.

Figure 11. TMP20 Output Filtering

Copyright © 2009–2018, Texas Instruments Incorporated



### 8.2 Typical Application



Copyright © 2017, Texas Instruments Incorporated

Figure 12. Suggested Connections to a MCU ADC

## 8.2.1 Design Requirements

ADCs that are found in microcontrollers (such as the MSP430 line of microcontrollers) take charge during the sampling phase. A high sampling frequency results in too much charge pulled into the ADC and sags the output voltage of the TMP20, which results in a reading that is hotter than normal. To mitigate this, place a capacitor (C<sub>F</sub>) between the TMP20 and the ADC. The capacitor functions as a charge reservoir.

#### 8.2.2 Detailed Design Procedure

The size of C<sub>F</sub> depends on the size of the internal sampling capacitor and the sampling frequency. The charge requirements may vary because not all ADCs have identical input stages. This general ADC application is shown as an example only.

#### 8.2.3 Application Curves

Figure 13 shows the quiescent current versus temperature.



Figure 13. Quiescent Current vs Temperature



## 9 Power Supply Recommendations

The low supply current and supply range of 1.8 V to 5.5 V enable the TMP20 to be powered from multiple supply sources.

Power supply bypassing is optional and is typically dependent on the noise of the power supply. In noisy systems, adding bypass capacitors may be necessary to decrease the noise that couples to the output of the TMP20.

## 10 Layout

### 10.1 Layout Guidelines

The substrate on the TMP20AIDCK package is directly connected through conductive epoxy to the flag that connects pin 2 on the lead frame. Consequently, pin 2 is the best lead for a conductive thermal connection to the TMP20 die. The optimal electrical connection for this pin is ground (GND).

#### **CAUTION**

Do not attempt to connect pin 2 (DCK package) to any electrical potential other than ground.

If it is not possible to connect pin 2 to ground, it is possible to electrically isolate this pin (that is, leave it floating). Take care when electrically isolating this pin because any noise or electromagnetic interference or radio frequency interference (EMI or RFI) spikes that couple in through this pin can cause erroneous temperature results.

shows a proper layout of the TMP20 with correct electrical and thermal connections to pin 2.

#### 10.2 Layout Example

Figure 14 shows a layout of the TMP20 with proper electrical and thermal connections to pin 2.



Figure 14. TMP20 Layout With Proper Electrical and Thermal Connections

Product Folder Links: TMP20

Copyright © 2009-2018, Texas Instruments Incorporated



## 11 Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 TINA-TI (Free Download Software)

TINA is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully functional version of the TINA software, preloaded with a library of macromodels in addition to a range of passive and active models. It provides all the conventional dc, transient, and frequency domain analysis of SPICE and additional design capabilities.

Available as a free download from the WEBENCH® Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways.

Virtual instruments offer users the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

Figure 15 and Figure 16 show example TINA-TI circuits for the TMP20 that can develop, modify, and assess the circuit design for specific applications. Links to download these simulation files are given below.

## 11.1.1.1 Using TINA-TI SPICE-Based Analog Simulation Program with the TMP20

#### **NOTE**

These files require that the TINA software (from DesignSoft) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.





Copyright © 2017, Texas Instruments Incorporated

Note: The TMP20 TINA model is preliminary only.

Figure 15. Analog Temperature Switch

To download a compressed file that contains the TINA-TI simulation file for this circuit, visit the WEBENCH® Design Center.



## **Device Support (continued)**



- (1) The TMP20 TINA model is preliminary only.
- (2) Parameters and definitions:
  - a.  $T_{object}$  = Temperature of the object to be cooled (in °C)
  - b. V<sub>set</sub> = Voltage that corresponds to the desired output temperature from the TMP20
  - c. VTEMP = Voltage output of the TMP20
  - d. Hotplate = TEC plate on opposite side of object
  - e. Coldplate = TEC plate in contact with object
- (3) In this configuration, the TEC driver can cool to  $-T^{\circ}C$  and heating to 41°C; the V<sub>set</sub> range is 1.38 V to 1.95 V. The OPA569 device outputs =  $\pm 1.65$  A,  $\pm 0.5$  V to  $\pm 4.5$  V. The 10-M $\Omega$  resistors are for TINA convergence.
- (4) For convergence in TINA software: In Analysis/Set Analysis Parameters menu, set shunt conductance = 1 p.

## Figure 16. Thermoelectric Cooler

To download a compressed file that contains the TINA-TI simulation file for this circuit, see Thermoelectric Cooler.

Product Folder Links: TMP20



### **Device Support (continued)**

#### 11.1.2 Development Support

WEBENCH® Design Center

TINA-TI folder

**Analog Temperature Switch** 

Thermoelectric Cooler

#### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TMP20





6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|----------------------|---------|
| TMP20AIDCKR      | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -55 to 125   | ODB                  | Samples |
| TMP20AIDCKT      | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -55 to 125   | ODB                  | Samples |
| TMP20AIDRLR      | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -55 to 125   | ODA                  | Samples |
| TMP20AIDRLT      | ACTIVE | SOT-5X3      | DRL                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -55 to 125   | ODA                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 24-Jul-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMP20AIDCKR | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TMP20AIDCKR | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| TMP20AIDCKT | SC70            | DCK                | 5 | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TMP20AIDCKT | SC70            | DCK                | 5 | 250  | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| TMP20AIDRLR | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 9.5                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP20AIDRLR | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP20AIDRLT | SOT-5X3         | DRL                | 6 | 250  | 180.0                    | 9.5                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP20AIDRLT | SOT-5X3         | DRL                | 6 | 250  | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |

www.ti.com 24-Jul-2020



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMP20AIDCKR | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TMP20AIDCKR | SC70         | DCK             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| TMP20AIDCKT | SC70         | DCK             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TMP20AIDCKT | SC70         | DCK             | 5    | 250  | 202.0       | 201.0      | 28.0        |
| TMP20AIDRLR | SOT-5X3      | DRL             | 6    | 4000 | 184.0       | 184.0      | 19.0        |
| TMP20AIDRLR | SOT-5X3      | DRL             | 6    | 4000 | 202.0       | 201.0      | 28.0        |
| TMP20AIDRLT | SOT-5X3      | DRL             | 6    | 250  | 184.0       | 184.0      | 19.0        |
| TMP20AIDRLT | SOT-5X3      | DRL             | 6    | 250  | 202.0       | 201.0      | 28.0        |



PLASTIC SMALL OUTLINE



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



## DCK (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



## DCK (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated