

- Low  $r_{DS(on)}$  ... 0.45  $\Omega$  Typ
- High-Voltage Outputs ... 60 V
- Pulsed Current ... 3 A Per Channel
- Fast Commutation Speed
- Direct Logic-Level Interface

### description

The TPIC5322L is a monolithic logic-level power DMOS array that consists of three electrically isolated independent N-channel enhancement-mode DMOS transistors.

The TPIC5322L is offered in a standard 16-pin small-outline surface-mount (D) package and is characterized for operation over the case temperature range of  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ .



### schematic



### absolute maximum ratings over operating case temperature range (unless otherwise noted)<sup>†</sup>

|                                                                                                            |                                                |
|------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| Drain-to-source voltage, $V_{DS}$ .....                                                                    | 60 V                                           |
| Source-to-GND voltage .....                                                                                | 100 V                                          |
| Drain-to-GND voltage .....                                                                                 | 100 V                                          |
| Gate-to-source voltage, $V_{GS}$ .....                                                                     | $\pm 20$ V                                     |
| Continuous drain current, each output, all outputs on, $T_C = 25^{\circ}\text{C}$ .....                    | 1 A                                            |
| Continuous source-to-drain diode current, $T_C = 25^{\circ}\text{C}$ .....                                 | 1 A                                            |
| Pulsed drain current, each output, $I_{max}$ , $T_C = 25^{\circ}\text{C}$ (see Note 1 and Figure 15) ..... | 3 A                                            |
| Single-pulse avalanche energy, $E_{AS}$ , $T_C = 25^{\circ}\text{C}$ (see Figure 4) .....                  | 40.5 mJ                                        |
| Continuous total power dissipation at (or below) $T_C = 25^{\circ}\text{C}$ .....                          | 1.09 W                                         |
| Operating virtual junction temperature range, $T_J$ .....                                                  | $-40^{\circ}\text{C}$ to $150^{\circ}\text{C}$ |
| Operating case temperature range, $T_C$ .....                                                              | $-40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ |
| Storage temperature range .....                                                                            | $-65^{\circ}\text{C}$ to $150^{\circ}\text{C}$ |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds .....                                         | 260°C                                          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Pulse duration = 10 ms and duty cycle = 2%.

# TPIC5322L

## 3-CHANNEL INDEPENDENT LOGIC-LEVEL POWER DMOS ARRAY

SLIS034A – JUNE 1994 – REVISED NOVEMBER 1994

### electrical characteristics, $T_C = 25^\circ\text{C}$ (unless otherwise noted)

| PARAMETER                   | TEST CONDITIONS                                                                                                                        | MIN                       | TYP   | MAX   | UNIT          |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|-------|---------------|
| $V_{(\text{BR})\text{DSX}}$ | Drain-to-source breakdown voltage<br>$I_D = 250 \mu\text{A}, V_{GS} = 0$                                                               | 60                        |       |       | V             |
| $V_{GS(\text{th})}$         | Gate-to-source threshold voltage<br>$I_D = 1 \text{ mA}, V_{DS} = V_{GS}, \text{ See Figure 5}$                                        | 1.5                       | 1.85  | 2.2   | V             |
| $V_{(\text{BR})}$           | Reverse drain-to-GND breakdown voltage (across D1, D2, and D3)<br>Drain-to-GND current = 250 $\mu\text{A}$                             | 100                       |       |       | V             |
| $V_{DS(\text{on})}$         | Drain-to-source on-state voltage<br>$I_D = 1 \text{ A}, V_{GS} = 5 \text{ V}, \text{ See Notes 2 and 3}$                               | 0.45                      | 0.525 |       | V             |
| $V_{F(\text{SD})}$          | Forward on-state voltage, source-to-drain<br>$I_S = 1 \text{ A}, V_{GS} = 0, \text{ See Notes 2 and 3 and Figure 12}$                  | 0.85                      | 1     |       | V             |
| $V_F$                       | Forward on-state voltage, GND-to-drain<br>$I_D = 1 \text{ A}$                                                                          | 3.7                       |       |       | V             |
| $I_{DSS}$                   | Zero-gate-voltage drain current<br>$V_{DS} = 48 \text{ V}, V_{GS} = 0$                                                                 | $T_C = 25^\circ\text{C}$  | 0.05  | 1     | $\mu\text{A}$ |
|                             |                                                                                                                                        | $T_C = 125^\circ\text{C}$ | 0.5   | 10    |               |
| $I_{GSSF}$                  | Forward gate current, drain short circuited to source<br>$V_{GS} = 16 \text{ V}, V_{DS} = 0$                                           | 10                        | 100   |       | nA            |
| $I_{GSSR}$                  | Reverse gate current, drain short circuited to source<br>$V_{SG} = 16 \text{ V}, V_{DS} = 0$                                           | 10                        | 100   |       | nA            |
| $I_{lk\text{g}}$            | Leakage current, drain-to-GND<br>$V_{DGND} = 48 \text{ V}$                                                                             | $T_C = 25^\circ\text{C}$  | 0.05  | 1     | $\mu\text{A}$ |
|                             |                                                                                                                                        | $T_C = 125^\circ\text{C}$ | 0.5   | 10    |               |
| $r_{DS(\text{on})}$         | Static drain-to-source on-state resistance<br>$V_{GS} = 5 \text{ V}, I_D = 1 \text{ A}, \text{ See Notes 2 and 3 and Figures 6 and 7}$ | $T_C = 25^\circ\text{C}$  | 0.45  | 0.525 | $\Omega$      |
|                             |                                                                                                                                        | $T_C = 125^\circ\text{C}$ | 0.7   | 0.78  |               |
| $g_{fs}$                    | Forward transconductance<br>$V_{DS} = 10 \text{ V}, I_D = 0.5 \text{ A}, \text{ See Notes 2 and 3 and Figure 9}$                       | 1                         | 1.24  |       | S             |
| $C_{iss}$                   | Short-circuit input capacitance, common source                                                                                         | 135                       | 170   |       | $\text{pF}$   |
| $C_{oss}$                   | Short-circuit output capacitance, common source<br>$V_{DS} = 25 \text{ V}, V_{GS} = 0, f = 1 \text{ MHz}, \text{ See Figure 11}$       | 80                        | 100   |       |               |
| $C_{rss}$                   | Short-circuit reverse-transfer capacitance, common source                                                                              | 30                        | 40    |       |               |

NOTES: 2. Technique should limit  $T_J - T_C$  to 10°C maximum.

3. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.

### source-to-drain and GND-to-drain diode characteristics, $T_C = 25^\circ\text{C}$

| PARAMETER | TEST CONDITIONS                                                                          | MIN          | TYP   | MAX | UNIT          |
|-----------|------------------------------------------------------------------------------------------|--------------|-------|-----|---------------|
| $t_{rr}$  | Reverse-recovery time<br>$I_S = 0.5 \text{ A}, V_{GS} = 0, \text{ See Figures 1 and 14}$ | $Z1, Z2, Z3$ | 35    |     | $\text{ns}$   |
|           |                                                                                          | $D1, D2, D3$ | 110   |     |               |
| $Q_{RR}$  | Total diode charge<br>$V_{DS} = 48 \text{ V}, \text{ di/dt} = 100 \text{ A}/\mu\text{s}$ | $Z1, Z2, Z3$ | 0.035 |     | $\mu\text{C}$ |
|           |                                                                                          | $D1, D2, D2$ | 0.35  |     |               |

**resistive-load switching characteristics,  $T_C = 25^\circ\text{C}$**

| PARAMETER    | TEST CONDITIONS                                                                                                                                | MIN  | TYP | MAX | UNIT     |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|----------|
| $t_{d(on)}$  | Turn-on delay time<br>$V_{DD} = 25\text{ V}$ , $R_L = 50\text{ }\Omega$ , $t_{en} = 10\text{ ns}$ ,<br>$t_{dis} = 10\text{ ns}$ , See Figure 2 | 21   | 42  |     | ns       |
| $t_{d(off)}$ |                                                                                                                                                | 20   | 40  |     |          |
| $t_r$        |                                                                                                                                                | 5    | 10  |     |          |
| $t_f$        |                                                                                                                                                | 13   | 26  |     |          |
| $Q_g$        | Total gate charge<br>$V_{DS} = 48\text{ V}$ , $I_D = 0.5\text{ A}$ , $V_{GS} = 5\text{ V}$ ,<br>See Figure 3                                   | 3.1  | 3.8 |     | nC       |
| $Q_{gs(th)}$ |                                                                                                                                                | 0.4  | 0.5 |     |          |
| $Q_{gd}$     |                                                                                                                                                | 1.3  | 1.6 |     |          |
| $L_D$        | Internal drain inductance                                                                                                                      | 5    |     |     | nH       |
| $L_S$        | Internal source inductance                                                                                                                     | 5    |     |     |          |
| $R_g$        | Internal gate resistance                                                                                                                       | 0.25 |     |     | $\Omega$ |

**thermal resistance**

| PARAMETER       | TEST CONDITIONS                                        | MIN | TYP | MAX | UNIT               |
|-----------------|--------------------------------------------------------|-----|-----|-----|--------------------|
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance<br>(see Note 4) | 115 |     |     | $^\circ\text{C/W}$ |
| $R_{\theta JP}$ |                                                        | 32  |     |     | $^\circ\text{C/W}$ |

NOTE 4: Package mounted on an FR4 printed-circuit board with no heat sink

**PARAMETER MEASUREMENT INFORMATION**



$^\dagger I_{RM} = \text{maximum recovery current}$

NOTE A: The above waveform is representative of D1, D2, and D3 in shape only.

**Figure 1. Reverse-Recovery-Current Waveform of Source-to-Drain Diode**

# TPIC5322L

## 3-CHANNEL INDEPENDENT LOGIC-LEVEL POWER DMOS ARRAY

SLIS034A – JUNE 1994 – REVISED NOVEMBER 1994

### PARAMETER MEASUREMENT INFORMATION



Figure 2. Resistive-Switching Test Circuit and Voltage Waveforms



Figure 3. Gate-Charge Test Circuit and Voltage Waveform

PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_r \leq 10$  ns,  $t_f \leq 10$  ns,  $Z_O = 50 \Omega$ .  
B. Input pulse duration ( $t_w$ ) is increased until peak current  $I_{AS} = 3$  A.

$$\text{Energy test level is defined as } E_{AS} = \frac{I_{AS} \times V_{(BR)DSX} \times t_{av}}{2} = 40.5 \text{ mJ.}$$

Figure 4. Single-Pulse Avalanche-Energy Test Circuit and Waveforms

TYPICAL CHARACTERISTICS



Figure 5



Figure 6

# TPIC5322L

## 3-CHANNEL INDEPENDENT LOGIC-LEVEL POWER DMOS ARRAY

SLIS034A – JUNE 1994 – REVISED NOVEMBER 1994

### TYPICAL CHARACTERISTICS

#### STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE vs DRAIN CURRENT



Figure 7

#### DRAIN CURRENT vs DRAIN-TO-SOURCE VOLTAGE



Figure 8

#### DISTRIBUTION OF FORWARD TRANSCONDUCTANCE



Figure 9

#### DRAIN CURRENT vs GATE-TO-SOURCE VOLTAGE



Figure 10

TYPICAL CHARACTERISTICS



Figure 11



Figure 12



Figure 13



Figure 14

**TPIC5322L**  
**3-CHANNEL INDEPENDENT LOGIC-LEVEL POWER DMOS ARRAY**

SLIS034A – JUNE 1994 – REVISED NOVEMBER 1994

**THERMAL INFORMATION**



$^\dagger$  Less than 2% duty cycle

**Figure 15**



**Figure 16**

**THERMAL INFORMATION**

**D PACKAGE<sup>†</sup>**  
**NORMALIZED JUNCTION-TO-AMBIENT THERMAL RESISTANCE**  
**VS**  
**PULSE DURATION**



<sup>†</sup> Device mounted on FR4 printed-circuit board with no heat sink

NOTES:  $Z_{\theta A}(t) = r(t) R_{\theta JA}$

$t_w$  = pulse duration

$t_c$  = cycle time

$d$  = duty cycle =  $t_w/t_c$

**Figure 17**

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

**CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.**

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated