

# Dual, Fast-Turn-Off, Intelligent Rectifier

#### DESCRIPTION

The MP6922A is a dual, fast-turn-off, intelligent rectifier for synchronous rectification in LLC resonant converters.

The IC drives two N-channel MOSFETs and regulates their forward voltage drop to about 30mV and turns it off before the switching current goes negative.

MP6922A has a light-load function to latch off the gate driver under light-load conditions, thus limiting the current to below 600µA.

The MP6922A's fast turn-off enables both continuous-conduction mode and discontinuous-conduction mode. An internal reverse-current protection function ensures safe MOSFET operation under high-frequency continuous-current conditions.

MP6922A requires a minimal number of readilyavailable standard external components and is available in SOIC8E, SOIC8, and SOIC14 packages.

#### **FEATURES**

- Works with Both Standard and Logic-Level **MOSFETs**
- Compatible with Energy Star's 0.5W Standby Requirements
- V<sub>DD</sub> Range from 8V to 24V
- 30mV V<sub>DS</sub> Regulation Function (1)
- Fast Turn-Off Total Delay of 20ns
- Reverse-Current-Protection Function
- Maximum Switching Frequency of 300kHz
- Light Load Mode Function (1) with <600µA **Quiescent Current**
- Supports CCM, CrCM and DCM Operation
- Available in SOIC8E, SOIC8, and SOIC14 packages
- Halogen-free

#### **APPLICATIONS**

- **AC-DC Adapters**
- LCDs & PDP TVs
- Telecom SMPS

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page.

"MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

Related issued patent: US Patent US8,067,973; US8,400,790. CN Patent ZL201010504140.4; ZL200910059751.X. Other patents pending.

#### TYPICAL APPLICATION







#### SOIC8E



SOIC14



#### ORDERING INFORMATION

| Part Number  | Package | Top Marking |
|--------------|---------|-------------|
| MP6922AGSE*  | SOIC8   | See Below   |
| MP6922AGN**  | SOIC8E  | See Below   |
| MP6922AGS*** | SOIC14  | See Below   |

\*For Tape & Reel, add suffix -Z (e.g. MP6922AGSE-Z);

# **TOP MARKING (MP6922AGSE & MP6922AGN)**

MP6922A LLLLLLLL MPSYWW

MPS: MPS prefix Y: year code WW: week code

MP6922A: part number LLLLLLL: lot number

## **TOP MARKING (MP6922AGS)**

MPSYYWW MP6922A LLLLLLLL

MPS: MPS prefix YY: year code WW: week code

MP6922A: part number LLLLLLLL: lot number

12/22/2017

<sup>\*\*</sup>For Tape & Reel, add suffix -Z (e.g. MP6922AGN-Z);

<sup>\*\*\*</sup>For Tape & Reel, add suffix -Z (e.g. MP6922AGS-Z);



#### PACKAGE REFERENCE



## ABSOLUTE MAXIMUM RATINGS (2)

| $V_{DD}$ to $V_{S1}, V_{S2}, V_{SS}$                       | 0.3V to +26V                        |
|------------------------------------------------------------|-------------------------------------|
| PGND to V <sub>S1</sub> ,V <sub>S2</sub> , V <sub>SS</sub> | 0.3V to +0.3V                       |
| V <sub>G1</sub> to V <sub>S1</sub> , V <sub>SS</sub>       | 0.3V to V <sub>DD</sub>             |
| $V_{G2}$ to $V_{S2}$ , $V_{SS}$                            | 0.3V to V <sub>DD</sub>             |
| V <sub>D1</sub> to V <sub>S1</sub> , V <sub>SS</sub>       | 0.7V to +180V                       |
| $V_{D2}$ to $V_{S2}$ , $V_{SS}$                            | 0.7V to +180V                       |
| LL, EN to $V_{S1}$ , $V_{S2}$ , $V_{SS}$                   |                                     |
| Maximum Operating Frequency.                               | 300 kHz                             |
| Continuous Power Dissipation                               | $(T_{\Delta} = +25^{\circ}C)^{(3)}$ |
| I I                                                        | ( /                                 |
|                                                            |                                     |
| SOIC8SOIC8E                                                | 1.4W                                |
| SOIC8                                                      | 1.4W<br>2.5W                        |
| SOIC8                                                      | 1.4W<br>2.5W<br>1.5W                |
| SOIC8 SOIC14                                               | 1.4W<br>2.5W<br>1.5W<br>150°C       |

# Recommended Operation Conditions (4)

| Thermal Resistance <sup>(5)</sup> | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |       |
|-----------------------------------|-------------------------|-------------------------|-------|
| SOIC8                             | 90                      | 45                      | .°C/W |
| SOIC8E                            | 50                      | 10                      | .°C/W |
| SOIC14                            | 86                      | 38                      | .°C/W |

#### Notes:

- 2) Exceeding these ratings may damage the device.
- 3)  $T_A$ =+25°C. The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on JESD51-7, 4-layer PCB. Without heatsink.



## **ELECTRICAL CHARACTERISTICS**

V<sub>DD</sub> = 12V, -40°C ≤T<sub>J</sub>≤ 125°C, unless otherwise noted.

| Parameter                                                                                              | Symbol                | Conditions                                       | Min                         | Тур  | Max                  | Units |    |  |
|--------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------|-----------------------------|------|----------------------|-------|----|--|
| V <sub>DD</sub> Voltage Range                                                                          |                       |                                                  | 8                           |      | 24                   | V     |    |  |
|                                                                                                        |                       | Rising                                           |                             | 4.8  | 6.0                  | 7.0   | V  |  |
| V <sub>DD</sub> UVLO Threshold                                                                         |                       | Hysteresis                                       |                             | 0.5  | 1                    | 1.5   | V  |  |
| On a ratio a Commant                                                                                   |                       | C <sub>LOAD</sub> =5nF, F <sub>SW</sub> =100kHz  |                             | 12   | 18                   | 23    | mA |  |
| Operating Current                                                                                      | I <sub>CC</sub>       | C <sub>LOAD</sub> =10nF, F <sub>SW</sub> =100kHz |                             | 24   | 27                   | 31    | mA |  |
| Shutdown Current                                                                                       |                       | V <sub>DD</sub> =20V, EN                         | =0V                         |      |                      | 600   | μΑ |  |
| Light-Load Mode Current                                                                                |                       |                                                  |                             |      |                      | 600   | μA |  |
| Thermal Shutdown                                                                                       |                       |                                                  |                             |      | 150                  |       | °C |  |
| Thermal Shutdown hysteresis                                                                            |                       |                                                  |                             |      | 30                   |       | °C |  |
| Enable Shutdown Threshold                                                                              |                       | Rising                                           |                             | 1.1  | 1.5                  | 2.0   | V  |  |
| Litable StrataGWIT Threshold                                                                           |                       | Hysteresis                                       |                             |      | 0.2                  | 0.45  | V  |  |
| Enable UVLO Threshold                                                                                  |                       | Rising                                           |                             | 2.3  | 3                    | 3.6   | V  |  |
|                                                                                                        |                       | Hysteresis                                       |                             |      | 0.2                  | 0.45  | V  |  |
| Internal Pull-up Current on EN                                                                         |                       |                                                  |                             |      | 10                   | 16    | μΑ |  |
| CONTROL CIRCUITRY SECT                                                                                 | ION                   | •                                                |                             |      | '                    |       |    |  |
| V <sub>S1,2</sub> –V <sub>D1,2</sub> Forward Voltage                                                   | $V_{fwd}$             |                                                  |                             | 15   | 30                   | 45    | mV |  |
|                                                                                                        | _                     | C -En                                            | -20°C≤T <sub>J</sub> ≤125°C |      | 150                  | 200   |    |  |
| Turn on dolov                                                                                          | T <sub>Don</sub>      | C <sub>LOAD</sub> =5nF                           | -40°C≤T <sub>J</sub> <-20°C |      | 250                  |       | ns |  |
| Turn-on delay                                                                                          | _                     | C <sub>LOAD</sub> =10nF                          | -20°C≤T <sub>J</sub> ≤125°C |      | 250                  | 300   | ns |  |
|                                                                                                        | T <sub>Don</sub>      |                                                  | -40°C≤T <sub>J</sub> <-20°C |      | 350                  |       |    |  |
| Input Bias Current on V <sub>D1,2</sub> pin                                                            |                       | V <sub>D1,2</sub> = 180V                         |                             |      |                      | 1.5   | μA |  |
| Minimum ON-Time                                                                                        | T <sub>MIN</sub>      | $C_{LOAD} = 5nF$                                 |                             |      | 1                    |       | μs |  |
| Minimum OFF-Time                                                                                       | T <sub>OFF</sub>      |                                                  |                             |      | 1.6                  |       | μs |  |
| Light-Load–Enter Delay                                                                                 | T <sub>LL-Delay</sub> | $R_{LL}$ =100k $\Omega$                          |                             | 80   | 160                  | 260   | μs |  |
| Light-Load–Enter Pulse Width                                                                           | T <sub>LL</sub>       | $R_{LL}$ =100k $\Omega$                          |                             |      | 2.2                  |       | μs |  |
| Light-Load Turn-On Pulse Width Hysteresis                                                              | T <sub>LL-H</sub>     | R <sub>LL</sub> =100kΩ                           |                             |      | 0.2                  |       | μs |  |
| Light-Load–Enter OFF Period Width                                                                      | T <sub>LL-OFF</sub>   | R <sub>LL</sub> =100kΩ                           |                             |      | 50                   |       | μs |  |
| Light-Load Exit-Pulse Width Threshold (V <sub>D1,2</sub> -V <sub>S1,2</sub> )                          | V <sub>LL-DS</sub>    |                                                  |                             | -450 | -300                 | -140  | mV |  |
| Light-load Enter-Pulse Width Threshold (V <sub>G1,2</sub> -V <sub>S1,2</sub> )                         | V <sub>LL-GS</sub>    |                                                  |                             |      | 1.0                  |       | V  |  |
| Reverse-Current–Protection Threshold                                                                   | V <sub>RCP</sub>      |                                                  |                             | 2.5  | 3                    | 3.5   | V  |  |
| Reverse-Current–Protection Latch Time                                                                  | T <sub>RCP</sub>      |                                                  |                             | 80   | 150                  | 230   | μs |  |
| GATE DRIVER SECTION                                                                                    | 1                     | L                                                |                             | 1    | <u> </u>             |       | 1  |  |
| V <sub>G1,2</sub> (Low)                                                                                |                       | I <sub>LOAD</sub> =1mA                           |                             |      |                      | 0.1   | V  |  |
|                                                                                                        |                       | V <sub>DD</sub> >16V                             |                             | 13   | 14.5                 | 16    | V  |  |
| V <sub>G1,2</sub> (High)                                                                               |                       | V <sub>DD</sub> <16V                             |                             |      | V <sub>DD</sub> -2.2 |       |    |  |
| $ \begin{array}{lll} \text{Turn-Off} & \text{Threshold} & (V_{S1,2}\text{-} \\ V_{D1,2}) \end{array} $ |                       |                                                  |                             |      | -30                  |       | mV |  |
| Turn-Off Propagation Delay                                                                             |                       | $V_{D1,2} = V_{SS}$                              |                             |      | 15                   |       | ns |  |

© 2017 MPS. All Rights Reserved.



# **ELECTRICAL CHARACTERISTICS** (continued)

V<sub>DD</sub> = 12V, -40°C ≤T<sub>J</sub>≤ 125°C, unless otherwise noted.

| Parameter            | Symbol            | Conditions                                     |                          | Min | Тур | Max | Units |
|----------------------|-------------------|------------------------------------------------|--------------------------|-----|-----|-----|-------|
| Turn-Off Total Delay | T <sub>Doff</sub> | $V_{D1,2}$ = $V_{SS}$ , $R_{GATE}$ = $0\Omega$ | $C_{LOAD}$ =5nF,         |     | 50  | 75  | ns    |
|                      |                   | $V_{D1,2}$ = $V_{SS}$ , $R_{GATE}$ = $0\Omega$ | C <sub>LOAD</sub> =10nF, |     | 50  | 75  | ns    |
| Pull-Down Impedance  |                   |                                                |                          |     | 1   | 2   | Ω     |
| Pull-Down Current    |                   | 3V <v<sub>G1,2&lt;10V</v<sub>                  |                          |     | 3   |     | Α     |

© 2017 MPS. All Rights Reserved.



# **PIN FUNCTIONS**

| Pin #<br>(SOIC8) | Pin #<br>(SOIC8E) | Pin #<br>(SOIC14) | Name            | Description                                                                                                                                                                              |
|------------------|-------------------|-------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | 1                 | 2                 | $V_{G2}$        | MOSFET 2 Gate Driver Output.                                                                                                                                                             |
| 3                | 2                 | 3                 | EN              | Enable Pin. Enables the internal IC logic when the EN pin voltage exceeds the EN shutdown threshold; the gate driver remains latched until the EN voltage exceeds the EN UVLO threshold. |
| 4                | 3                 | 6                 | $V_{D2}$        | MOSFET 2 Drain Voltage Sense                                                                                                                                                             |
| -                | 4                 | 7                 | $V_{S2}$        | Source pin used as reference for V <sub>D2</sub> .                                                                                                                                       |
| -                | 5                 | 8                 | $V_{S1}$        | Source pin used as reference for V <sub>D1</sub> .                                                                                                                                       |
| 6                | 6                 | 9                 | $V_{D1}$        | MOSFET 1 Drain Voltage Sense.                                                                                                                                                            |
| 7                | 7                 | 12                | $V_{DD}$        | Supply Voltage.                                                                                                                                                                          |
| 8                | 8                 | 13                | $V_{G1}$        | MOSFET 1 Gate Driver Output.                                                                                                                                                             |
| 2                | EXPOSED<br>PAD    | 1,14              | PGND            | Power Ground. Power switch return.                                                                                                                                                       |
| -                | -                 | 5,10              | NC              | No Connection.                                                                                                                                                                           |
| -                | -                 | 4                 | LL              | Light-Load-Timing Set. Connect a resistor to set the light-load timing.                                                                                                                  |
| -                | -                 | 11                | RCP             | Reverse Current Protection. Internal 5V reference.                                                                                                                                       |
| 5                | _                 | -                 | V <sub>SS</sub> | Common Source. Used as reference for both channels.                                                                                                                                      |



#### TYPICAL CHARACTERISTICS

V<sub>D1.2</sub> Breakdown Voltage vs. Temperature 265 BREAKDOWN VOLTAGE (V) 260 255 250 245 240 235 230 -50 -30 -10 10 30 50 70 90 110130 150 TEMPERATURE (°C)





vs. Temperature 250 TURN ON DELAY (NS) 200 150 100 50 0 -50 0 50 100 150

TEMPERATURE(°C)











# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

#### V<sub>DD</sub> = 12V, unless otherwise noted. Operation in 90W LLC Converter

 $V_{IN} = 240V_{AC}, V_{OUT} = 12V, I_{OUT} = 0.75A$ 

# Operation in 90W LLC Converter

 $V_{IN} = 240V_{AC}, V_{OUT} = 12V, I_{OUT} = 0.75A$ 

# Operation in 90W LLC Converter

 $V_{IN} = 240V_{AC}$ ,  $V_{OUT} = 12V$ ,  $I_{OUT} = 7.5A$ 







# Operation in 90W LLC Converter

 $V_{IN} = 240V_{AC}$ ,  $V_{OUT} = 12V$ ,  $I_{OUT} = 7.5A$ 

# Operation in 90W LLC Converter

 $V_{IN} = 265V_{AC}$ ,  $V_{OUT} = 12V$ ,  $I_{OUT} = 7.5A$ 







## **BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 

12/22/2017



#### **OPERATION**

The MP6922A operates in discontinuous-conduction mode (DCM), continuous-conduction mode (CCM), and critical conduction mode (CrCM) condition. Operating in either DCM or CrCM, the control circuitry controls the gate in forward mode; it turns the gate off when the MOSFET current is low. In CCM, the control circuitry turns off the gate during very fast transients.

#### **Blanking**

The control circuitry contains a blanking function that ensure that when the MOSFET turns ON/OFF, the MOSFET remains in that state for  $\sim 1\mu s$ , which determines the minimum ON-time. During the turn-on blanking period, the turn-off threshold is not totally blanked, but changes to  $\sim +100 \, \text{mV}$  (instead of  $+30 \, \text{mV}$ ). This ensures that the part can always turn OFF even during the turn-on blanking period (albeit slower, so avoid setting the synchronous period to less than  $1\mu s$  at CCM condition in the LLC converter to eliminate shoot-through).

#### **VD Clamp**

The MP6922A uses a high-voltage JFET at its input because  $V_{D1,2}$  can go as high as 180V. Connect a small resistor between the  $V_{D1,2}$  pin and the external MOSFET drain to avoid excessive currents when  $V_{\rm G}$  goes below -0.7V.

#### **Under-Voltage Lockout (UVLO)**

When  $V_{DD}$  goes below the UVLO threshold, the part enters sleep mode and a  $10k\Omega$  resistor pulls down  $V_G$ .

#### **Enable Pin**

If EN is pulled low, the part enters sleep mode.

#### **Thermal Shutdown**

If the junction temperature of the IC exceeds  $150^{\circ}$ C,  $V_{G}$  is pulled low and the part stops switching. The part resumes normal operation after the junction temperature has dropped to  $120^{\circ}$ C.

#### **Turn-On Phase**

 $V_{DS}$  ( $V_D$ – $V_{SS}$ ) goes negative (<-500mV) when the switch current flows through the MOSFET's body diode. If  $V_{DS}$  is much lower than the turn-on threshold of the control circuitry (-30mV), then

the MOSFET turns on after about 200ns turn-on delay (Figure 2).

Triggering the turn-on threshold (-30mV) causes the circuit to add a blanking time (minimum ontime  $1\mu$ s), during which the turn-off threshold changes from +30V to +100mV. This blanking time avoids erroneous triggering caused by ringing on the synchronous power switch.



Figure 2: Turn-On and Turn-Off delay

#### **Conducting Phase**

When the MOSFET turns ON,  $V_{DS}$  (- $I_{SD} \times R_{DS(ON)}$ ) rise relative to the switch current ( $I_{SD}$ ) drop. When  $V_{DS}$  rises above the turn-on threshold (-30mV), the control circuitry stops pulling up the gate driver and the MOSFET driver voltage drops, which increases the MOSFET's  $R_{DS(ON)}$ . This adjusts  $V_{DS}$  (- $I_{SD} \times R_{DS(ON)}$ ) to around -30mV even when the switch current  $I_{SD}$  is fairly small, and can prevent the internal driver from triggering until the current through the MOSFET has dropped to near zero.

#### **Turn-Off Phase**

When  $V_{DS}$  rises to trigger the turn-off threshold (30mV), the control circuitry pulls down the driver switch voltage after a 20ns turn-off delay (shown in Figure 2). Similarly, a 1.6µs blanking time occurs after the switch turns off, during which the MOSFET does not turn on to avoid erroneous triggering.

Figure 3 shows the MP6922A operating under a heavy-load. The high current initially saturates the driver voltage. After  $V_{DS}$  goes above -30 mV, the driver voltage decreases to adjust the  $V_{DS}$  to around -30 mV.



Figure 4 shows the MP6922A operating at light-load. The low current prevents the driver voltage from saturating but decreases when the synchronous power switch turns on and adjusts  $V_{\rm DS}$ .



Figure 3: Synchronous Rectification
Operation at Heavy Load



Figure 4: Synchronous Rectification Operation at Light Load

#### **Light-Load Latch-Off Function**

The gate driver of MP6922A is latched to limit driver losses under light-load condition to improve light-load efficiency.

#### **Normal Operation Latch Off**

When the MOSFET's switching-cycle conducting period falls below 2.2 $\mu$ s ( $\tau_{LL}$ ), the MP6922A enters light-load mode and latches off the MOSFET after a 160 $\mu$ s delay (light-load-enter delay,  $\tau_{LL-Delay}$ )

After entering light-load mode, the MP6922A monitors the MOSFET's body diode conducting period by sensing  $V_{DS}$  (when  $V_{DS}$  exceeds – 300mV ( $V_{LL-DS}$ ), MP6922A treats the the MOSFET's body-diode conducting period as finished). If the MOSFET's body diode conducting period exceeds 2.4 $\mu$ s ( $T_{LL}+T_{LL-H}$ ), light-load mode ends and the MOSFET unlatches to restart the synchronous rectification.

For the SOIC14 package, the MP6922A has an LL pin that allows  $\tau_{LL}$  to be adjusted by an external resistor:

$$\tau_{\text{LL}} = 2.2 \mu s \cdot \frac{R_{\text{LL}}}{100 k \Omega}$$

#### **Latch Off during Burst Operation**

The IC also monitors the synchronous MOSFET OFF period. If the OFF period exceeds the light-load—enter OFF period width (T<sub>LL-OFF</sub>), the MP6922A enters light-load mode and latches off the gate driver.

The gate driver is unlatched when the drain-source voltage of the synchronous MOSFET  $V_{DS}$  drops below -30 mV.

#### **Reverse Current-Protection Function**

When the LLC system operates in CCM at a very high frequency, the synchronous current may reverse before the IC turns off the gate driver, which can lead to shoot-through (in center-tapped outputs with full-wave rectification topologies). The MP6922A has a protection function to latch off the gate driver when the current reverses before the driver signal is pulled low.

When the synchronous current reverses, the high spike can be observed between the MOSFET's drain/source. The MP6922A monitors the voltage through the RCP pin using a voltage divider. When the voltage of RCP pin exceeds  $V_{\rm RCP}$ , MP6922A latches the driver signal of both channels for ~150 $\mu$ s ( $T_{\rm RCP}$ ) to protect the synchronous MOSFET. At the end of  $T_{\rm RCP}$ , MP6922A restarts the synchronous rectification.



# **TYPICAL APPLICATION CIRCUIT**



Figure 5—Synchronous Rectification in LLC with MP6922A



#### **PACKAGE INFORMATION**

# 0.189(4.80) 0.197(5.00) 8 0.150(3.80) 0.228(5.80) 0.157(4.00) 0.244(6.20)



**TOP VIEW** 

RECOMMENDED LAND PATTERN



**FRONT VIEW** 



**SIDE VIEW** 



**DETAIL "A"** 

#### NOTE:

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA.
- 6) DRAWING IS NOT TO SCALE.



## **SOIC8E (EXPOSED PAD)**





0.0075(0.19)

0.0098(0.25)

#### **TOP VIEW**

**BOTTOM VIEW** 

**SIDE VIEW** 

SEE DETAIL "A"





**DETAIL "A"** 



#### **RECOMMENDED LAND PATTERN**

#### **NOTE:**

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BA.
- 6) DRAWING IS NOT TO SCALE.



#### SOIC14





**TOP VIEW** 

**RECOMMENDED LAND PATTERN** 



**FRONT VIEW** 

**SIDE VIEW** 



**DETAIL "A"** 

#### NOTE:

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AB.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.