#### **Features**

- Fast read access time 70ns
- Dual voltage range operation
  - Unregulated battery power supply range, 2.7V to 3.6V, or
  - Standard power supply range,  $5V \pm 10\%$
- Pin compatible with JEDEC standard Atmel<sup>®</sup> AT27C512R
- Low-power CMOS operation
  - $-20\mu\text{A}$  max standby (less than  $1\mu\text{A}$ , typical) for  $V_{CC}=3.6\text{V}$
  - 29mW max active at 5MHz for  $V_{CC} = 3.6V$
- JEDEC standard surface mount packages
  - 32-lead PLCC
  - 28-lead TSOP
- High-reliability CMOS technology
  - 2,000V ESD protection
  - 200mA latchup immunity
- Rapid programming algorithm 100µs/byte (typical)
- CMOS- and TTL-compatible inputs and outputs
  - JEDEC standard for LVTTL and LVBO
- Integrated product identification code
- Industrial temperature range
- Green (Pb/halide-free) packaging option

### 1. Description

The Atmel AT27BV512 is a high-performance, low-power, low-voltage, 524,288-bit, one-time programmable, read-only memory (OTP EPROM) organized as 64K by 8 bits. It requires only one supply in the range of 2.7 to 3.6V in normal read mode operation, making it ideal for fast, portable systems using either regulated or unregulated battery power.

The Atmel innovative design techniques provide fast speeds that rival 5V parts, while keeping the low power consumption of a 3V supply. At  $V_{CC} = 2.7V$ , any byte can be accessed in less than 70ns. With a typical power consumption of only 18mW at 5MHz and  $V_{CC} = 3V$ , the AT27BV512 consumes less than one-fifth the power of a standard 5V EPROM.

Standby mode supply current is typically less than  $1\mu A$  at 3V. The AT27BV512 simplifies system design and stretches battery lifetime even further by eliminating the need for power supply regulation.

The AT27BV512 is available in industry-standard, JEDEC-approved, one-time programmable (OTP) PLCC and plastic TSOP packages. All devices feature two-line control  $(\overline{CE}, \overline{OE})$  to give designers the flexibility to prevent bus contention.

The AT27BV512 operating with  $V_{CC}$  at 3.0V produces TTL-level outputs that are compatible with standard TTL logic devices operating at  $V_{CC} = 5.0$ V. At  $V_{CC} = 2.7$ V, the part is compatible with JEDEC-approved, low-voltage battery operation (LVBO) interface specifications. The device is also capable of standard, 5V operation, making it ideally suited for dual supply range systems or card products that are pluggable in both 3V and 5V hosts.

The Atmel AT27BV512 has additional features to ensure high quality and efficient production use. The rapid programming algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 100µs/byte. The



512K (64K x 8) Unregulated Battery Voltage, Highspeed, One-time Programmable, Read-only Memory

Atmel AT27BV512

Not recommended for new designs

0602F-EPROM-4/11





integrated product identification code electronically identifies the device and manufacturer. This feature is used by industry-standard programming equipment to select the proper programming algorithms and voltages. The AT27BV512 programs in exactly the same way as a standard, 5V Atmel AT27C512R, and uses the same programming equipment.

# 2. Pin configurations

| Pin name | Function                     | 32-lead PLCC<br>Top view                                               | 28-lead TSOP(Type 1)<br>Top view    |
|----------|------------------------------|------------------------------------------------------------------------|-------------------------------------|
| A0 - A15 | Addresses                    | 247<br>247<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>27 | ((                                  |
| 00 - 07  | Outputs                      |                                                                        | OE/VPP 22<br>A11 23 21 A10<br>20 CE |
| CE       | Chip enable                  | A6 5 0 29 D A8<br>A5 0 6 28 D A9                                       | A9 24 19 07<br>A8 25 18 06          |
| OE/VPP   | Output enable/Program supply | A4 7 27 A11                                                            | A13                                 |
| NC       | No connect                   | A3                                                                     | VCC 28 15 03<br>A15 1 14 GND        |
|          |                              | A1                                                                     | A12                                 |

### 3. System considerations

Switching between active and standby conditions via the chip enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed datasheet limits, resulting in device non-conformance. At a minimum, a  $0.1\mu\text{F}$ , high-frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the  $V_{CC}$  and ground terminals of the device, as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a  $4.7\mu\text{F}$  bulk electrolytic capacitor should be utilized, again connected between the  $V_{CC}$  and ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array.

connect."

Figure 3-1. Block diagram



# 4. Absolute maximum ratings\*

| Temperature under bias40°C to +85°C                                         |
|-----------------------------------------------------------------------------|
| Storage temperature65°C to +125°C                                           |
| Voltage on any pin with respect to ground2.0V to +7.0V <sup>(1)</sup>       |
| Voltage on A9 with respect to ground2.0V to +14.0V <sup>(1)</sup>           |
| $V_{PP}$ supply voltage with respect to ground2.0V to +14.0V <sup>(1)</sup> |

\*NOTICE: Stresses beyond those listed under "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended

periods may affect device reliability.

Note:

1. Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20ns. Maximum output pin voltage is  $V_{CC} + 0.75V$  DC, which may be exceeded if certain precautions are observed (consult application notes), and which may overshoot to +7.0V for pulses of less than 20ns.

### 5. DC and AC characteristics

Table 5-1. Operating modes

| Mode/Pin                                 | Œ               | OE/V <sub>PP</sub> | Ai                                                                            | V <sub>CC</sub> | Outputs             |
|------------------------------------------|-----------------|--------------------|-------------------------------------------------------------------------------|-----------------|---------------------|
| Read <sup>(2)</sup>                      | V <sub>IL</sub> | V <sub>IL</sub>    | Ai                                                                            | V <sub>CC</sub> | D <sub>OUT</sub>    |
| Output disable <sup>(2)</sup>            | V <sub>IL</sub> | V <sub>IH</sub>    | X <sup>(1)</sup>                                                              | V <sub>CC</sub> | High Z              |
| Standby <sup>(2)</sup>                   | V <sub>IH</sub> | X                  | X                                                                             | V <sub>CC</sub> | High Z              |
| Rapid program <sup>(3)</sup>             | V <sub>IL</sub> | V <sub>PP</sub>    | Ai                                                                            | V <sub>CC</sub> | D <sub>IN</sub>     |
| PGM verify <sup>(3)</sup>                | V <sub>IL</sub> | V <sub>IL</sub>    | Ai                                                                            | V <sub>CC</sub> | D <sub>OUT</sub>    |
| PGM inhibit <sup>(3)</sup>               | V <sub>IH</sub> | V <sub>PP</sub>    | X                                                                             | V <sub>CC</sub> | High Z              |
| Product identification <sup>(3)(5)</sup> | V <sub>IL</sub> | V <sub>IL</sub>    | $A9 = V_{H}^{(4)}$<br>$A0 = V_{IH} \text{ or } V_{IL}$<br>$A1 - A15 = V_{IL}$ | V <sub>CC</sub> | Identification code |

Notes:

- X can be V<sub>IL</sub> or V<sub>IH</sub>.
- 2. Read, output disable, and standby modes require 2.7V  $\leq$  V<sub>CC</sub>  $\leq$  3.6V or 4.5V  $\leq$  V<sub>CC</sub>  $\leq$  5.5V.
- 3. Refer to programming characteristics. Programming modes require  $V_{CC} = 6.5V$ .
- 4.  $V_H = 12.0 \pm 0.5 V$ .
- 5. Two identifier bytes may be selected. All Ai inputs are held low  $(V_{IL})$  except A9, which is set to  $V_{H}$ , and A0, which is toggled low  $(V_{IL})$  to select the manufacturer's identification byte and high  $(V_{IH})$  to select the device code byte.

Table 5-2. DC and AC operating conditions for read operation

|                              | Atmel AT27BV512-70 |
|------------------------------|--------------------|
| Operating temperature (case) | -40°C - 85°C       |
| W. Tanana aranka             | 2.7V to 3.6V       |
| V <sub>CC</sub> power supply | 5V ± 10%           |





Table 5-3. DC and operating characteristics for read operation

| Symbol               | Parameter                                           | Condition                                                                 | Min                   | Max                   | Units |
|----------------------|-----------------------------------------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|-------|
| $V_{CC} = 2.7V$      | to 3.6V                                             |                                                                           |                       |                       |       |
| ILI                  | Input load current                                  | $V_{IN} = OV \text{ to } V_{CC}$                                          |                       | ±1                    | μΑ    |
| I <sub>LO</sub>      | Output leakage current                              | V <sub>OUT</sub> = 0V to V <sub>CC</sub>                                  |                       | ±5                    | μΑ    |
| I <sub>PP1</sub> (2) | V <sub>PP</sub> <sup>(1)</sup> read/standby current | $V_{PP} = V_{CC}$                                                         |                       | 10                    | μΑ    |
|                      | V (1)                                               | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC\pm} 0.3V$                        |                       | 20                    | μΑ    |
| I <sub>SB</sub>      | V <sub>CC</sub> <sup>(1)</sup> standby current      | $I_{SB2}$ (TTL), $\overline{CE}$ = 2.0 to $V_{CC}$ + 0.5V                 |                       | 100                   | μΑ    |
| I <sub>CC</sub>      | V <sub>CC</sub> active current                      | $f = 5MHz$ , $I_{OUT} = 0mA$ , $\overline{CE} = V_{IL}$ , $V_{CC} = 3.6V$ |                       | 8                     | mA    |
| .,                   |                                                     | V <sub>CC</sub> = 3.0 to 3.6V                                             | -0.6                  | 0.8                   | V     |
| $V_{IL}$             | Input low voltage                                   | V <sub>CC</sub> = 2.7 to 3.6V                                             | -0.6                  | 0.2 x V <sub>CC</sub> | V     |
|                      |                                                     | V <sub>CC</sub> = 3.0 to 3.6V                                             | 2.0                   | V <sub>CC</sub> + 0.5 | V     |
| $V_{IH}$             | Input high voltage                                  | V <sub>CC</sub> = 2.7 to 3.6V                                             | 0.7 x V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V     |
|                      |                                                     | I <sub>OL</sub> = 2.0mA                                                   |                       | 0.4                   | V     |
| $V_{OL}$             | Output low voltage                                  | $I_{OL} = 100 \mu A$                                                      |                       | 0.2                   | V     |
|                      |                                                     | I <sub>OL</sub> = 20µA                                                    |                       | 0.1                   | V     |
|                      |                                                     | I <sub>OH</sub> = -2.0mA                                                  | 2.4                   |                       | V     |
| $V_{OH}$             | Output high voltage                                 | I <sub>OH</sub> = -100μA                                                  | V <sub>CC</sub> - 0.2 |                       | V     |
|                      |                                                     | I <sub>OH</sub> = -20μΑ                                                   | V <sub>CC</sub> - 0.1 |                       | V     |
| $V_{CC} = 4.5V$      | ' to 5.5V                                           |                                                                           | -                     | 1                     |       |
| ILI                  | Input load current                                  | $V_{IN} = OV \text{ to } V_{CC}$                                          |                       | ±1                    | μΑ    |
| I <sub>LO</sub>      | Output leakage current                              | V <sub>OUT</sub> = 0V to V <sub>CC</sub>                                  |                       | ±5                    | μΑ    |
| I <sub>PP1</sub> (2) | V <sub>PP</sub> <sup>(1)</sup> read/standby current | $V_{pp} = V_{CC}$                                                         |                       | 10                    | μΑ    |
|                      | ), (1)                                              | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC} \pm 0.3V$                       |                       | 100                   | μΑ    |
| I <sub>SB</sub>      | V <sub>CC</sub> <sup>(1)</sup> standby current      | $I_{SB2}$ (TTL), $\overline{CE}$ = 2.0 to $V_{CC}$ + 0.5V                 |                       | 1                     | mA    |
| I <sub>CC</sub>      | V <sub>CC</sub> active current                      | $f = 5MHz$ , $I_{OUT} = 0mA$ , $\overline{CE} = V_{IL}$                   |                       | 20                    | mA    |
| V <sub>IL</sub>      | Input low voltage                                   |                                                                           | -0.6                  | 0.8                   | V     |
| V <sub>IH</sub>      | Input high voltage                                  |                                                                           | 2.0                   | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub>      | Output low voltage                                  | I <sub>OL</sub> = 2.1mA                                                   |                       | 0.4                   | V     |
| V <sub>OH</sub>      | Output high voltage                                 | I <sub>OH</sub> = -400μA                                                  | 2.4                   |                       | V     |

Notes: 1.  $V_{CC}$  must be applied simultaneously with or before  $\overline{OE}/V_{pp}$ , and removed simultaneously with or after  $\overline{OE}/V_{pp}$ .

<sup>2.</sup>  $V_{PP}$  may be connected directly to  $V_{CC}$ , except during programming. The supply current would then be the sum of  $I_{CC}$  and  $I_{PP}$ .

Table 5-4. AC characteristics for read operation

|                                   |                                                                                                                           |                                                 | Atmel AT27BV512-70 |     |       |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------|-----|-------|
| Symbol                            | Parameter                                                                                                                 | Condition                                       | Min                | Max | Units |
| t <sub>ACC</sub> (3)              | Address to output delay                                                                                                   | $\overline{CE} = \overline{OE}/V_{PP} = V_{IL}$ |                    | 70  | ns    |
| t <sub>CE</sub> <sup>(2)</sup>    | CE to output delay                                                                                                        | $\overline{OE}/V_{PP} = V_{IL}$                 |                    | 70  | ns    |
| t <sub>OE</sub> <sup>(2)(3)</sup> | ŌĒ/V <sub>PP</sub> to output delay                                                                                        | CE = V <sub>IL</sub>                            |                    | 50  | ns    |
| t <sub>DF</sub> <sup>(4)(5)</sup> | OE/V <sub>pp</sub> or CE high to output float, whichever occurred first                                                   |                                                 |                    | 40  | ns    |
| t <sub>OH</sub>                   | Output hold from address, $\overline{\text{CE}}$ or $\overline{\text{OE}}/\text{V}_{\text{PP},}$ whichever occurred first |                                                 | 0                  |     | ns    |

Figure 5-1. AC waveforms for read operation<sup>(1)</sup>



Notes: 1. Timing measurement references are 0.8V and 2.0V. Input AC drive levels are 0.45V and 2.4V, unless otherwise specified.

- 2.  $\overline{\text{OE}}/V_{PP}$  may be delayed up to  $t_{CE}$   $t_{OE}$  after the falling edge of  $\overline{\text{CE}}$  without impact on  $t_{CE}$ .
- 3.  $\overline{\text{OE}}/\text{V}_{\text{PP}}$  may be delayed up to  $t_{\text{ACC}}$   $t_{\text{OE}}$  after the address is valid without impact on  $t_{\text{ACC}}$ .
- 4. This parameter is only sampled, and is not 100% tested.
- 5. Output float is defined as the point when data is no longer driven.
- 6. When reading an Atmel AT27BV256, a  $0.1\mu F$  capacitor is required across  $V_{CC}$  and ground to suppress spurious voltage transients.

Figure 5-2. Input test waveform and measurement level



 $t_{R}$ ,  $t_{F}$  < 20 ns (10% to 90%)





Figure 5-3. Output test load



Note: CL = 100pF including jig capacitance.

Table 5-5. Pin capacitance f = 1MHz,  $T = 25^{\circ}C^{(1)}$ 

| Symbol           | Тур | Max | Units | Conditions            |
|------------------|-----|-----|-------|-----------------------|
| C <sub>IN</sub>  | 4   | 6   | pF    | $V_{IN} = OV$         |
| C <sub>OUT</sub> | 8   | 12  | pF    | V <sub>OUT</sub> = 0V |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled, and is not 100% tested.

Figure 5-4. Programming waveforms<sup>(1)</sup>



Notes: 1. The input timing reference is 0.8V for  $V_{\rm IL}$  and 2.0V for  $V_{\rm IH}$ .

- 2.  $t_{OE}$  and  $t_{DEP}$  are characteristics of the device, but must be accommodated by the programmer.
- 3. When programming the Atmel AT27BV512, a  $0.1\mu F$  capacitor is required across  $V_{pp}$  and ground to suppress spurious voltage transients.

Table 5-6. DC programming characteristics

 $T_A = 25 \pm 5$ °C,  $V_{CC} = 6.5 \pm 0.25$ V,  $\overline{OE}/V_{PP} = 13.0 \pm 0.25$ V

|                  |                                                     |                           | Limits |                       |       |
|------------------|-----------------------------------------------------|---------------------------|--------|-----------------------|-------|
| Symbol           | Parameter                                           | Test conditions           | Min    | Max                   | Units |
| ILI              | Input load current                                  | $V_{IN} = V_{IL}, V_{IH}$ |        | ±10                   | μΑ    |
| V <sub>IL</sub>  | Input low level                                     |                           | -0.6   | 0.8                   | V     |
| V <sub>IH</sub>  | Input high level                                    |                           | 2.0    | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub>  | Output low voltage                                  | I <sub>OL</sub> = 2.1mA   |        | 0.4                   | V     |
| V <sub>OH</sub>  | Output high voltage                                 | I <sub>OH</sub> = -400μA  | 2.4    |                       | V     |
| I <sub>CC2</sub> | V <sub>CC</sub> supply current (program and verify) |                           |        | 25                    | mA    |
| I <sub>PP2</sub> | ŌĒ/V <sub>PP</sub> current                          | CE = V <sub>IL</sub>      |        | 25                    | mA    |
| V <sub>ID</sub>  | A9 product identification voltage                   |                           | 11.5   | 12.5                  | V     |

Table 5-7. AC programming characteristics

 $T_A = 25 \pm 5$ °C,  $V_{CC} = 6.5 \pm 0.25$ V,  $\overline{OE}/V_{PP} = 13.0 \pm 0.25$ V

|                  |                                                       |                                                 | Lin | nits |       |
|------------------|-------------------------------------------------------|-------------------------------------------------|-----|------|-------|
| Symbol           | Parameter                                             | Test conditions <sup>(1)</sup>                  | Min | Max  | Units |
| t <sub>AS</sub>  | Address setup time                                    |                                                 | 2   |      | μs    |
| t <sub>OES</sub> | ŌĒ/V <sub>pp</sub> setup time                         |                                                 | 2   |      | μs    |
| t <sub>OEH</sub> | OE/V <sub>PP</sub> hold time                          | Input rise and fall times:<br>(10% to 90) 20 ns | 2   |      | μs    |
| t <sub>DS</sub>  | Data setup time                                       | (10% to 90) 20 ns                               | 2   |      | μs    |
| t <sub>AH</sub>  | Address hold time                                     | Input pulse levels:                             | 0   |      | μs    |
| t <sub>DH</sub>  | Data hold time                                        | 0.45V to 2.4V                                   | 2   |      | μs    |
| t <sub>DFP</sub> | CE high to output float delay <sup>(2)</sup>          |                                                 | 0   | 130  | ns    |
| t <sub>VCS</sub> | V <sub>CC</sub> setup time                            | Input timing reference level:  0.8V to 2.0V     | 2   |      | μs    |
| t <sub>PW</sub>  | CE program pulse width <sup>(3)</sup>                 | 0.87 to 2.07                                    | 95  | 105  | μs    |
| t <sub>DV</sub>  | Data valid from $\overline{\mathbb{CE}}^{(2)}$        | Output timing reference level:                  |     | 1    | μs    |
| t <sub>VR</sub>  | OE/V <sub>PP</sub> recovery time                      | 0.8V to 2.0V                                    | 2   |      | μs    |
| t <sub>PRT</sub> | OE/V <sub>PP</sub> pulse rise time during programming |                                                 | 50  |      | ns    |

Notes: 1.  $V_{CC}$  must be applied simultaneously with or before  $\overline{OE}/V_{PP}$  and removed simultaneously with or after  $\overline{OE}/V_{PP}$ .

- 2. This parameter is only sampled, and is not 100% tested. Output float is defined as the point where data is no longer driven. See timing diagram.
- 3. Program pulse width tolerance is  $100\mu \sec \pm 5\%$ .

Table 5-8. The Atmel AT27BV512 integrated product identification code<sup>(1)</sup>

|              |    | Pins |    |    |    |    | Hex |    |    |      |
|--------------|----|------|----|----|----|----|-----|----|----|------|
| Codes        | A0 | 07   | O6 | O5 | 04 | О3 | 02  | 01 | 00 | Data |
| Manufacturer | 0  | 0    | 0  | 0  | 1  | 1  | 1   | 1  | 0  | 1E   |
| Device Type  | 1  | 0    | 0  | 0  | 0  | 1  | 1   | 0  | 1  | 0D   |

Note: 1. The Atmel AT27BV512 has the same product identification code as the Atmel AT27C512R. Both are programming compatible.





# 6. Rapid programming algorithm

A 100 $\mu$ s  $\overline{\text{CE}}$  pulse width is used to program. The address is set to the first location.  $V_{CC}$  is raised to 6.5V and  $\overline{\text{OE}}/V_{PP}$  is raised to 13.0V. Each address is first programmed with one 100 $\mu$ s  $\overline{\text{CE}}$  pulse without verification. Then a verification/reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive 100 $\mu$ s pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked.  $\overline{\text{OE}}/V_{PP}$  is then lowered to  $V_{IL}$  and  $V_{CC}$  to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails.

Figure 6-1. Rapid programming algorithm



# 7. Ordering Information

Green package option (Pb/halide-free)

| t <sub>ACC</sub> | I <sub>CC</sub> ( | mA)     | Atmel ordering code | Package | Operation range |  |
|------------------|-------------------|---------|---------------------|---------|-----------------|--|
| (ns)             | Active            | Standby | Atmerordening code  | Fackage | Operation range |  |
| 70               | Q                 | 0.02    | AT27BV512-70JU      | 32J     | Industrial      |  |
| 70               | 0                 | 0.02    | AT27BV512-70TU      | 28T     | (-40°C to 85°C) |  |

| Package type                                             |  |  |
|----------------------------------------------------------|--|--|
| 32J 32-lead, plastic, J-leaded chip carrier (PLCC)       |  |  |
| 28T 28-lead, plastic, thin, small outline package (TSOP) |  |  |





# 8. Packaging information

# 32J – PLCC



# 28T - TSOP



- protrusion on E is 0.15mm per side and on D1 is 0.25 mm per side.
- 3. Lead coplanarity is 0.10mm maximum

| SYMBOL | MIN        | NOM   | MAX   | NOTE   |
|--------|------------|-------|-------|--------|
| А      | _          | _     | 1.20  |        |
| A1     | 0.05       | -     | 0.15  |        |
| A2     | 0.90       | 1.00  | 1.05  |        |
| D      | 13.20      | 13.40 | 13.60 |        |
| D1     | 11.70      | 11.80 | 11.90 | Note 2 |
| Е      | 7.90       | 8.00  | 8.10  | Note 2 |
| L      | 0.50       | 0.60  | 0.70  |        |
| L1     | 0.25 BASIC |       |       |        |
| b      | 0.17       | 0.22  | 0.27  |        |
| С      | 0.10       | _     | 0.21  |        |
| е      | 0.55 BASIC |       |       |        |

12/06/02 REV.

 $\mathsf{C}$ 



Package Drawing Contact: packagedrawings@atmel.com TITLE 28T, 28-lead (8 x 13.4mm) Plastic Thin Small Outline Package, Type I (TSOP)

DRAWING NO. 28T





# 9. Revision history

| Doc. Rev. | Date    | Comments            |
|-----------|---------|---------------------|
| 0602F     | 04/2011 | Remove SOIC package |
| 0602E     | 12/2007 |                     |



#### Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

**Tel:** (+1) (408) 441-0311 **Fax:** (+1) (408) 487-2600

www.atmel.com

Atmel Asia Limited

Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG

**Tel:** (+852) 2245-6100 **Fax:** (+852) 2722-1369

Atmel Munich GmbH

Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY

**Tel:** (+49) 89-31970-0 **Fax:** (+49) 89-3194621

Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 JAPAN

**Tel:** (+81) (3) 3523-3551 **Fax:** (+81) (3) 3523-7581

© 2011 Atmel Corporation. All rights reserved. / Rev.: 0602F–EPROM–4/11

Atmel<sup>®</sup>, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LUABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION), DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.