# 2-Phase Synchronous Buck Controller with Integrated Gate Drivers and PWM VID Interface

The NCP81172, a general-purpose two-phase synchronous buck controller, integrates gate drivers and PWM VID interface in a QFN-24 package and provides a compact-footprint power management solution for new generation computing processors. It receives power save command (PSI) from processors and operates in 1-phase diode emulation mode to obtain high efficiency in light-load condition. Operating in high switching frequency up to 800 kHz allows employing small size inductor and capacitors. The part is able to support all-ceramic-capacitor applications.

#### **Features**

- 4.5 V to 24 V Input Voltage Range
- Output Voltage up to 2.0 V with PWM VID Interface
- Differential Output Voltage Sense
- Integrated Gate Drivers
- 200 kHz ~ 800 kHz Switching Frequency
- Power Saving Interface (PSI)
- Power Good Output
- Programmable Over Current Protection
- Over Voltage Protection
- Under Voltage Protection
- Temperature Sense and Alert Output
- Thermal Shutdown Protection
- QFN-24, 4 x 4 mm, 0.5 mm Pitch Package
- This is a Pb-Free Device

## **Typical Applications**

- GPU and CPU Power
- Graphics Card Applications
- Desktop and Notebook Applications



## ON Semiconductor®

http://onsemi.com



#### **MARKING DIAGRAM**



81172 = Specific Device Code A = Assembly Location

L = Wafer Lot Y = Year W = Work Week • Pb-Free Package

## **PINOUT**



#### **ORDERING INFORMATION**

| Device        | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NCP81172MNTXG | QFN24<br>(Pb-Free) | 4000 / Tape &<br>Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. Typical Application Circuit with PWM-VID Interface



Figure 2. Typical Application Circuit without PWM-VID Interface



Figure 3. Functional Block Diagram

## **PIN DESCRIPTION**

| Pin | Name      | Туре          | Description                                                                                                                                                                                                                 |  |  |  |  |
|-----|-----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1   | BST1      | Analog Power  | Bootstrap 1. Provides bootstrap voltage for the high–side gate drive of phase 1. A 0.1 $\mu$ F $\sim$ 1 $\mu$ F ceramic capacitor is required from this pin to PH1 (pin 24).                                                |  |  |  |  |
| 2   | HG1       | Analog Output | High–Side Gate 1. Directly connected with the gate of the high–side power MOSFET of phase 1.                                                                                                                                |  |  |  |  |
| 3   | EN        | Logic Input   | Enable. Logic high enables the device and logic low makes the device in standby mode.                                                                                                                                       |  |  |  |  |
| 4   | PSI       | Logic Input   | Power Saving Interface. Logic high enables 2 phase CCM operation, mid level enables 1-phase CCM operation, and logic low enables 1-phase CCM/DCM operation.                                                                 |  |  |  |  |
| 5   | VID       | Logic Input   | Voltage ID. Voltage ID input from processor.                                                                                                                                                                                |  |  |  |  |
| 6   | VIDBUF    | Analog Output | Voltage ID Buffer. VID PWM pulse output from an internal buffer.                                                                                                                                                            |  |  |  |  |
| 7   | REFIN     | Analog Input  | Reference Input. Reference voltage input for output voltage regulation. The pin is connected to a non-inverting input of internal error amplifier.                                                                          |  |  |  |  |
| 8   | VREF      | Analog Output | Output Reference Voltage. Precise 2 V reference voltage output. A 10 nF ceramic capacitor is required from this pin to GND.                                                                                                 |  |  |  |  |
| 9   | FS        | Analog Input  | Frequency Selection. A resistor from this pin to ground programs switching frequency.                                                                                                                                       |  |  |  |  |
| 10  | FBRTN     | Analog Input  | Voltage Feedback Return Input. An inverting input of internal error amplifier.                                                                                                                                              |  |  |  |  |
| 11  | FB        | Analog Input  | Feedback. An inverting input of internal error amplifier.                                                                                                                                                                   |  |  |  |  |
| 12  | COMP      | Analog Output | Compensation. Output pin of error amplifier.                                                                                                                                                                                |  |  |  |  |
| 13  | TSNS      | Analog Input  | Temperature Sensing. Temperature sensing input.                                                                                                                                                                             |  |  |  |  |
| 14  | TALERT#   | Logic Output  | Thermal Alert. Open drain output and active low indicates over temperature.                                                                                                                                                 |  |  |  |  |
| 15  | VCC       | Analog Power  | Voltage Supply of Controller. Power supply input pin of control circuits. A 1 $\mu$ F or larger ceramic capacitor bypasses this input to GND. This capacitor should be placed as close as possible to this pin.             |  |  |  |  |
| 16  | PGOOD     | Logic Output  | Power GOOD. Open-drain output. Provides a logic high valid power good output signal, indicating the regulator's output is in regulation window.                                                                             |  |  |  |  |
| 17  | HG2       | Analog Output | High-Side Gate 2. Connected with the gate of the high-side power MOSFET in phase 2.                                                                                                                                         |  |  |  |  |
| 18  | BST2      | Analog Power  | Bootstrap 2. Provides bootstrap voltage for the high–side gate drive of phase 2. A 0.1 $\mu$ F $\sim$ 1 $\mu$ F ceramic capacitor is required from this pin to PH2 (pin 19).                                                |  |  |  |  |
| 19  | PH2       | Analog Input  | Phase Node 2. Connected to interconnection between high-side MOSFET and low-side MOSFET in phase 2.                                                                                                                         |  |  |  |  |
| 20  | LG2       | Analog Output | Low-Side Gate 2. Connected with the gate of the low-side power MOSFET in phase 2.                                                                                                                                           |  |  |  |  |
| 21  | PVCC      | Analog Power  | Voltage Supply of Gate Drivers. Power supply input pin of internal gate drivers. A 4.7 $\mu$ F or larger ceramic capacitor bypasses this input to ground. This capacitor should be placed as close as possible to this pin. |  |  |  |  |
| 22  | PGND      | Analog Ground | Power Ground. Power ground of internal gate drivers. Must be connected to the system ground.                                                                                                                                |  |  |  |  |
| 23  | LG1       | Analog Output | Low-Side Gate 1. Connected with the gate of the low-side power MOSFET in phase 1.  A resistor may be applied between this pin and GND to program OCP threshold.                                                             |  |  |  |  |
| 24  | PH1       | Analog Input  | Phase Node 1. Connected to interconnection between high-side MOSFET and low-side MOSFET in phase 1.                                                                                                                         |  |  |  |  |
| 25  | THERM/GND | Analog Ground | Thermal Pad and Analog Ground. Ground of internal control circuits. Must be connected to the system ground.                                                                                                                 |  |  |  |  |

#### **MAXIMUM RATINGS**

|                                                                       |                       | Val                  |           |      |
|-----------------------------------------------------------------------|-----------------------|----------------------|-----------|------|
| Rating                                                                | Symbol                | MIN                  | MAX       | Unit |
| PH to PGND                                                            | V <sub>PH</sub>       | -2<br>-8 (<100 ns)   | 30        | V    |
| Gate Driver Supply Voltage PVCC to GND                                | V <sub>PVCC</sub>     | -0.3                 | 6.5       | V    |
| Supply Voltage VCC to GND                                             | V <sub>VCC</sub>      | -0.3                 | 6.5       | V    |
| BST to PGND                                                           | V <sub>BST_PGND</sub> | -0.3                 | 35        | V    |
| BST to PH                                                             | V <sub>BST_PH</sub>   | -0.3                 | 6.5       | V    |
| HG to PH                                                              | V <sub>HG</sub>       | -0.3<br>-2 (<200 ns) | BST+0.3   | V    |
| LG to GND                                                             |                       | -0.3<br>-2 (<200 ns) | PVCC+0.3  | V    |
| PGND to GND                                                           | $V_{PGND}$            | -0.3                 | 0.3       | V    |
| FBRTN to GND                                                          | $V_{FBRTN}$           | -0.3                 | 0.3       | V    |
| Other Pins to GND                                                     |                       | -0.3                 | VCC+0.3   | V    |
| Human Body Model (HBM) ESD Rating Are (Note 1)                        | ESD HBM               |                      | 2000      | V    |
| Machine Model (MM) ESD Rating Are (Note 1)                            | ESD MM                |                      | 200       | V    |
| Latch up Current: (Note 2) All pins, except digital pins Digital pins |                       | -100<br>-10          | 100<br>10 | mA   |
| Operating Junction Temperature Range (Note 4)                         | T <sub>J</sub>        | -40                  | 125       | °C   |
| Operating Ambient Temperature Range                                   | T <sub>A</sub>        | -40                  | 100       | °C   |
| Storage Temperature Range                                             | T <sub>STG</sub>      | -40                  | 150       | °C   |
| Thermal Resistance Junction to Top Case (Note 5)                      |                       | 6.0                  |           | °C/W |
| Thermal Resistance Junction to Board (Note 5)                         | $R_{\PsiJB}$          | 7.5                  |           | °C/W |
| Thermal Resistance Junction to Ambient (Note 4)                       | $R_{	heta JA}$        | JA 50                |           | °C/W |
| Power Dissipation (Note 6)                                            | P <sub>D</sub>        | 2.0                  | 0         | W    |
| Moisture Sensitivity Level (Note 7)                                   | MSL                   | 1                    |           | -    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1. This device is ESD sensitive. Handling precautions are needed to avoid damage or performance degradation.
- 2. Latch up Current per JEDEC standard: JESD78 class II.
- 3. The thermal shutdown set to 150°C (typical) avoids potential irreversible damage on the device due to power dissipation.
- 4. EDEC standard JESD 51-7 (1S2P Direct-Attach Method) with 0 LFM.
- 5. JEDEC standard JESD 51-7 (1S2P Direct-Attach Method) with 0 LFM. For checking junction temperature using external measurement.
- The maximum power dissipation (PD) is dependent on input voltage, maximum output current and external components selected. T ambient = 25°C, Tjunc\_max = 125°C, PD = (Tjunc\_max-T\_amb)/Theta JA

  7. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020A.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = 12 \text{ V}, V_{VCC} = V_{PVCC} = 5 \text{ V}, V_{REFIN} = 1.0 \text{ V}, V_{PSI} = 3.3 \text{ V}, \text{typical values are referenced to } T_J = 25^{\circ}C, \text{ Min and Max values are referenced to } T_J \text{ from } -40^{\circ}C \text{ to } 100^{\circ}C. \text{ unless other noted)}$ 

| Characteristics             | Test Conditions | Symbol          | Min | Тур | Max | Unit |
|-----------------------------|-----------------|-----------------|-----|-----|-----|------|
| SUPPLY VOLTAGE              |                 |                 |     |     |     |      |
| VIN Supply Voltage<br>Range | (Note 8)        | V <sub>IN</sub> | 4.5 | 12  | 24  | V    |
| VCC Supply Voltage<br>Range | (Note 8)        | V <sub>CC</sub> | 4.5 | 5   | 5.5 | V    |

8. Guaranteed by design, not tested in production.

| Characteristics                       | Test Conditions                                              | Symbol               | Min    | Тур          | Max        | Unit     |
|---------------------------------------|--------------------------------------------------------------|----------------------|--------|--------------|------------|----------|
| SUPPLY VOLTAGE                        |                                                              |                      |        |              |            |          |
| PVCC Supply Voltage<br>Range          | (Note 8)                                                     | V <sub>PCC</sub>     | 4.5    | 5            | 5.5        | V        |
| VCC Under-Voltage<br>(UVLO) Threshold | VCC falling                                                  | V <sub>CCUV</sub> -  | 4.0    | 4.05         | 4.2        | V        |
| VCC OK Threshold                      | VCC rising                                                   | V <sub>CCOK</sub>    | 4.2    | 4.25         | 4.4        | V        |
| SUPPLY CURRENT                        |                                                              | _                    |        |              |            |          |
| VCC Quiescent Current                 | EN high, no switching, PS0<br>EN high, no switching, PS1/PS2 | Icc                  | -<br>- | 9<br>9       | 15<br>15   | mA<br>mA |
| VCC Shutdown Current                  | EN low                                                       | I <sub>sdCC</sub>    | -      | 30           | 50         | μΑ       |
| PVCC Quiescent Supply<br>Current      | EN high, no switching, PS0<br>EN high, no switching, PS1/PS2 | I <sub>PCC</sub>     | -<br>- | 0.35<br>0.35 | 0.6<br>0.6 | mA<br>mA |
| PVCC Shutdown Current                 | EN low                                                       | I <sub>sdPCC</sub>   | _      | -            | 2.0        | μΑ       |
| SWITCHING FREQUENCY SET               | ring                                                         |                      |        |              |            |          |
| PS0 Switching Frequency<br>Range      | (Note 8)                                                     | F <sub>SW</sub>      | 200    |              | 800        | kHz      |
| FS Voltage                            | RFS = 39.2 kΩ                                                | $V_{FS}$             |        | 2.0          |            | V        |
| VOLTAGE REFERENCE                     |                                                              |                      |        |              |            |          |
| VREF Reference Voltage                | I <sub>REF</sub> = 1 mA                                      | $V_{VREF}$           | 1.98   | 2.0          | 2.02       | V        |
| PWM MODULATION                        |                                                              | _                    |        |              |            |          |
| Minimum On Time                       | (Note 8)                                                     | T <sub>on_min</sub>  |        | 50           |            | ns       |
| Minimum Off Time                      | (Note 8)                                                     | T <sub>off_min</sub> |        | 250          |            | ns       |
| Maximum Duty Cycle                    | (Note 8)                                                     | D <sub>max</sub>     | _      | 100          | -          | %        |
| VOLTAGE ERROR AMPLIFIER               |                                                              |                      |        |              |            |          |
| Open-Loop DC Gain                     | (Note 8)                                                     | GAIN <sub>EA</sub>   |        | 80           |            | dB       |
| Unity Gain Bandwidth                  | (Note 8)                                                     | GBW <sub>EA</sub>    |        | 20           |            | MHz      |
| Slew Rate                             | (Note 8)                                                     | SR <sub>COMP</sub>   |        | 20           |            | V/μs     |
| COMP Valtage Coding                   | I <sub>COMP</sub> (source) = 2 mA                            | $V_{maxCOMP}$        | 3.2    | 3.4          | -          | V        |
| COMP Voltage Swing                    | $I_{COMP}(sink) = 2 \text{ mA}$                              | $V_{minCOMP}$        | -      | 1.05         | 1.15       | V        |
| FB, REFIN Bias Current                | V <sub>FB</sub> = V <sub>REFIN</sub> = 1.0 V                 | I <sub>FB</sub>      | -400   |              | 400        | nA       |
| Input Offset Voltage                  | $V_{osEA} = V_{REFIN} - V_{FB}$ (Note 8)                     | V <sub>osEA</sub>    | -4     |              | 4          | mV       |
| REFIN Discharge Switch ON-Resistance  | I <sub>REFIN</sub> (sink) = 2 mA                             |                      |        | 6.25         |            | Ω        |
| CURRENT-SENSE AMPLIFIER               |                                                              |                      |        |              |            |          |
| Closed-Loop DC Gain                   |                                                              | GAIN <sub>CA</sub>   |        | -5.5         |            | V/V      |
| -3dB Gain Bandwidth                   | (Note 8)                                                     | BW <sub>CA</sub>     |        | 10           |            | MHz      |
| Input Offset Voltage                  | $V_{osCS} = V_{PH} - V_{PGND}$ (Note 8)                      | V <sub>osCS</sub>    | -500   | -            | 500        | uV       |
| ENABLE                                |                                                              |                      |        |              |            |          |
| EN High Threshold                     |                                                              | $V_{highEN}$         | 1.6    | -            | -          | V        |
| EN Low Threshold                      |                                                              | $V_{lowEN}$          | -      | -            | 0.8        | V        |
| EN Input Bias Current                 | External 1k pull-up to 3.3 V                                 | I <sub>biasEN</sub>  | -      | -            | 1.0        | μΑ       |

8. Guaranteed by design, not tested in production.

## **ELECTRICAL CHARACTERISTICS** (continued)

 $(V_{IN} = 12 \text{ V}, V_{VCC} = V_{PVCC} = 5 \text{ V}, V_{REFIN} = 1.0 \text{ V}, V_{PSI} = 3.3 \text{ V}, \text{ typical values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenc$ 

| Characteristics                                      | Test Conditions                                                                 |                                   | Symbol                 | Min  | Тур         | Max  | Unit    |
|------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------|------------------------|------|-------------|------|---------|
| POWER SAVE INPUT                                     | POWER SAVE INPUT                                                                |                                   |                        |      |             |      | <u></u> |
| PSI High Threshold                                   | Rising<br>Falling                                                               |                                   | V <sub>highPSI</sub>   | 2.05 | 2.4<br>2.2  | 2.55 | V       |
| PSI Low Threshold                                    | Rising<br>Falling                                                               |                                   | V <sub>lowPSI</sub>    | 0.5  | 0.8<br>0.6  | 0.95 | V       |
| PSI Input Bias Current                               |                                                                                 |                                   | I <sub>biasPSI</sub>   | _    | _           | 1.0  | μА      |
| SOFT START AND PGOO                                  | D                                                                               |                                   |                        |      |             |      |         |
| Vout Startup Delay                                   | Measured from EN to Vout St                                                     | tart up from 0 V                  |                        |      | 1.15        |      | ms      |
| Cout Startup Slew Rate                               |                                                                                 |                                   |                        |      | 3.0         |      | V/ms    |
| PGOOD Startup Delay                                  | Measured from EN to PGO                                                         | OD assertion                      |                        |      |             | 2.0  | ms      |
| PGOOD Shutdown Delay                                 | Measured from EN to PGOO                                                        | D de-assertion                    |                        |      | 125         |      | ns      |
| PGOOD Low Voltage                                    | I <sub>PGOOD</sub> = 4 mA (s                                                    | ink)                              | V <sub>IPGOOD</sub>    | _    | _           | 0.3  | V       |
| PGOOD Leakage Current                                | PGOOD = 5 V                                                                     | ,                                 | I <sub>lkg</sub> PGOOD | _    | _           | 1.0  | μΑ      |
| PROTECTION                                           |                                                                                 |                                   |                        |      |             |      |         |
|                                                      |                                                                                 | R <sub>ILMT</sub> is open         |                        | 110  | 122         | 134  | mV      |
|                                                      | Measured from PGND to Phx (R <sub>ILMT</sub> (1%) is connected from LG1 to GND) | $R_{ILMT} = 6.98 \text{ k}\Omega$ |                        | 72   | 82          | 92   |         |
| Current Limit Threshold                              |                                                                                 | R <sub>ILMT</sub> = 21.0 kΩ       | V <sub>OCTH</sub>      | 89   | 100         | 111  |         |
|                                                      |                                                                                 | R <sub>ILMT</sub> = 35.7 kΩ       |                        | 146  | 163         | 180  |         |
|                                                      |                                                                                 | R <sub>ILMT</sub> = 49.9 kΩ       |                        | 00   | CP is disal | bled | -       |
| Fast Under Voltage<br>Protection (FUVP)<br>Threshold | Voltage from FB to GND                                                          |                                   |                        | 0.15 | 0.2         | 0.25 | V       |
| Faster Under Voltage<br>Protection (FUVP) Delay      | (Note 8)                                                                        |                                   |                        |      | 2.0         |      | μs      |
| Slow Under Voltage<br>Protection (SUVP)<br>Threshold | Voltage from COMP to GND                                                        |                                   |                        |      | 3.0         |      | V       |
| Slow Under Voltage<br>Protection (SUVP) Delay        | (Note 8)                                                                        |                                   |                        |      | 50          |      | us      |
| Over Voltage Protection (OVP) Threshold              | Voltage from FB to                                                              | GND                               |                        | 1.85 | 2.0         | 2.15 | V       |
| Over Voltage Protection (OVP) Delay                  | (Note 8)                                                                        |                                   |                        |      | 2.0         |      | μs      |
| Over Temperature<br>Protection (OTP)<br>Threshold    | (Note 8)                                                                        |                                   | T <sub>sd</sub>        | 140  | 150         |      | °C      |
| Recovery Temperature<br>Threshold                    | (Note 8)                                                                        |                                   | T <sub>rec</sub>       |      | 125         |      | °C      |
| Over Temperature<br>Protection (OTP) Delay           | (Note 8)                                                                        |                                   |                        |      | 125         |      | ns      |
| OUTPUT DISCHARGE                                     |                                                                                 |                                   |                        |      |             |      |         |
| Output Discharge<br>Resistance per Phase             | Measured from PHx to PGND when EN is low (Note 8)                               |                                   | R <sub>dischrg</sub>   |      | 2           |      | kΩ      |

<sup>8.</sup> Guaranteed by design, not tested in production.

| Characteristics                     | Test Conditions                                                               | Symbol                | Min  | Тур  | Max  | Unit     |
|-------------------------------------|-------------------------------------------------------------------------------|-----------------------|------|------|------|----------|
| TSENSE and ALERT                    |                                                                               |                       |      |      |      | -        |
| TALERT# Assert<br>Threshold         | Measured at TSNS (Temperature Rising)                                         | V <sub>lowTSNS</sub>  | 0.99 | 1.00 | 1.01 | V        |
| TALERT# De-Assert<br>Threshold      | Measured at TSNS (Temperature Falling)                                        | V <sub>highTSNS</sub> | -    | 1.05 | _    | V        |
| TALERT# Low Voltage                 | I <sub>ALERT</sub> = 4 mA (sink)                                              | V <sub>lowALERT</sub> | _    | -    | 0.3  | V        |
| TALERT# Leakage<br>Current          | TALERT# = 5 V                                                                 | I <sub>lkgALERT</sub> | -    | _    | 1.0  | μΑ       |
| PWM-VID BUFFER                      |                                                                               |                       |      |      |      |          |
| VID Input Threshold                 |                                                                               |                       |      | 1.4  |      | V        |
| Buffer Output Rise Time             |                                                                               | T <sub>r</sub>        |      | 3    |      | ns       |
| Buffer Output Fall Time             |                                                                               | T <sub>f</sub>        |      | 3    |      | ns       |
| Rising and Falling Edge<br>Delay    | $\Delta T =  T_r - T_f  \text{ (Note 8)}$                                     | ΔΤ                    |      |      | 0.5  | ns       |
| Propagation Delay                   | $T_{pd} = T_{pHL} = T_{pLH}$                                                  | T <sub>pd</sub>       |      | 8    |      | ns       |
| Propagation Delay Error             | $\Delta T_{pd} = T_{pHL} - T_{pLH}$ (Note 8)                                  | $\Delta T_{pd}$       |      |      | 0.5  | ns       |
| INTERNAL HIGH-SIDE GAT              | E DRIVE                                                                       |                       |      |      |      |          |
| Pull-High Drive ON<br>Resistance    | $V_{BST} - V_{PH} = 5 \text{ V}, I_{HG} = 2 \text{ mA (source)}$              | R <sub>DRV_HH</sub>   | _    | 1.5  | _    | Ω        |
| Pull-Low Drive ON<br>Resistance     | $V_{BST} - V_{PH} = 5 \text{ V}, I_{HG} = 2 \text{ mA (sink)}$                | R <sub>DRV_HL</sub>   | -    | 1.0  | -    | Ω        |
| HG Propagation Delay<br>Time        | From LG off to HG on                                                          | T <sub>pdHG</sub>     |      | 16   |      | ns       |
| INTERNAL LOW-SIDE GAT               | E DRIVE                                                                       |                       |      |      |      |          |
| Pull-High Drive ON<br>Resistance    | $V_{PVCC} - V_{PGND} = 5 \text{ V}, I_{LG} = 2 \text{ mA (source)}$           | R <sub>DRV_LH</sub>   | -    | 1.0  | -    | Ω        |
| Pull-Low Drive ON<br>Resistance     | $V_{PVCC} - V_{PGND} = 5 \text{ V}, I_{LG} = 2 \text{ mA (sink)}$             | R <sub>DRV_LL</sub>   | -    | 0.5  | -    | Ω        |
| LG Propagation Delay<br>Time        | From HG off to LG on                                                          | T <sub>pdLG</sub>     |      | 10   |      | ns       |
| BOOTSTRAP                           |                                                                               | •                     | -    | -    | -    | <u> </u> |
| On Resistance of Rectifier Switch   | $V_{PVCC} = 5 \text{ V}, \text{ Id} = 2 \text{ mA}, T_A = 25^{\circ}\text{C}$ | R <sub>BST</sub>      | 5.0  | 14   | 20   | Ω        |
| Rectifier Switch Leakage<br>Current | $V_{PVCC} = 5 V$ , $EN = 0 V$                                                 | I <sub>lkgBST</sub>   | -    | -    | 3    | μΑ       |

<sup>8.</sup> Guaranteed by design, not tested in production.

#### **DETAILED DESCRIPTION**

#### General

The NCP81172, a 2-phase synchronous buck controller, integrates gate drivers and PWM VID interface in a QFN-24 package and provides a compact-footprint power management solution for new generation computing processors. It receives power save input (PSI) from processors and operates in 1-phase diode emulation mode to obtain high efficiency in light-load condition. Operating in high switching frequency up to 800 kHz allows employing small size inductor and capacitors. Introduction

of multi-phase current-mode RPM control results in fast transient response and good dynamic current balance. It is able to support all-ceramic-capacitor applications.

#### **Operation Modes**

The NCP81172 has three power operation modes responding to PSI levels as shown in Table 1. The operation mode can be changed on the fly. In 1-phase operation, no switching in phase 2.

Table 1. POWER SAVING INTERFACE (PSI) CONFIGURATION

| PSI Level                          | Power Mode | Phase Configuration   |
|------------------------------------|------------|-----------------------|
| High (PSI ≥ 2.4 V)                 | PS0        | 2-Phase, FCCM         |
| Intermediate (0.8 V < PSI < 2.4 V) | PS1        | 1-Phase, FCCM         |
| Low (PSI ≤ 0.8 V)                  | PS2        | 1-Phase, Auto CCM/DCM |

The NCP81172 is also able to support pure single-phase applications without a need to stuff components for phase 2. In this configuration, the four pins including BST2, HG2, LG2, and PH2 can be float, but make sure the voltage at PSI pin is never in high level.

### **Remote Voltage Sense**

A high performance and high input impedance differential error amplifier, as shown in Figure 4, provides an accurate sense for the output voltage of the regulator. The output voltage and FBRTN inputs should be connected to the regulator's output voltage sense points via a Kelvin–sense pair. The output voltage sense signal goes through a compensation network and into the inverting input (FB pin) of the error amplifier. The non–inverting input of the error amplifier is connected to the reference input (REFIN pin).



Figure 4. Differential Error Amplifier

### **Switching Frequency**

Switching frequency is programmed by a resistor RFS applied from the FS pin to ground. The typical frequency range is from 200 kHz to 800 kHz. The FS pin provides approximately 2 V out and the source current is mirrored into the internal ramp generator. The switching frequency in 2–phase operation (PS0 mode) can be estimated by

$$F_{SW(kHz)} = 6603 \cdot R_{FS(k\Omega)}^{-0.766}$$
 (eq. 1)

To reduce output ripple in 1-phase operation, the switching frequency in PS1 and PS2 modes is set to be higher than PS0 mode, which can be estimated by

$$F_{SW(kHz)} = 5226 \cdot R_{FS(k\Omega)}^{-0.665}$$
 (eq. 2)

Figure 5 shows a measurement based on a typical application under condition of  $V_{in} = 20$  V,  $V_{out} = 0.9$  V,  $I_{out} = 10$  A for PS1 mode operation and  $I_{out} = 20$  A for PS0 mode operation. It can be also found that the higher  $R_{DS(on)}$  of the low–side MOSFETs the smaller frequency difference between PS0 and PS1 mode.



Figure 5. Switching Frequency Programmed by Resistor RFS at FS Pin

#### **Soft Start**

The NCP81172 has a soft start function. The output starts to ramp up following a system reset period after the device is enabled. The device is able to start up smoothly under an output pre-biased condition without discharging the output before ramping up.

### **REFIN Discharge**

An internal switch in REFIN pin starts to short REFIN to GND just after EN is pulled high and it turns off just before the beginning of the soft start. The typical on resistance of the switch is  $6.25 \Omega$ .

### **Output Discharge in Shut Down**

The NCP81172 has an output discharge function when the device is in shutdown mode. The resistors (2 k $\Omega$  per phase) from PH node to PGND in both phases are active to discharge the output capacitors.

## **Temperature Sense and Thermal Alert**

The NCP81172 provides external temperature sense and thermal alert in the normal operation mode, and disables the function in the standby mode. The temperature sense and thermal alert circuit diagram is shown in . An external

voltage divider, consisting of a NTC thermistor R\_NTC and a resistor R\_TSNS, is employed to sense temperature and program alert level. Usually the thermistor is placed close to a hot spot like a power MOSFET. The NCP81172 monitors the voltage at TSNS pin and compares the voltage to an internal 1 V threshold by an internal comparator. Once the TSNS voltage drops below 1 V, the comparator turns on an open–drain switch at TALERT# pin and thus indicates a high temperature alert. The thermal alert can be de–asserted when TSNS voltage raises back to be higher than 1.05V. In an exemplary application where a 100 k $\Omega$  (B = 4250 at 25°C) NTC thermistor is applied together with a 5.62 k $\Omega$  resistor, an low–valid thermal alert signal is asserted when the temperature of the NTC thermistor reaches 100°C and de–asserted when the temperature drops down to 97°C.

## Thermal Shutdown

The NCP81172 has a thermal shutdown protection to protect the device from overheating when the die temperature exceeds 150°C. Once the thermal protection is triggered, the fault state can be ended by re–applying VCC and/or EN if the temperature drops down below 125°C.



Figure 6. Temperature Sense and Thermal Alert Circuit Diagram

#### **Over Current Protection**

The NCP81172 protects converters from over current. The current through each phase is monitored by voltage sensing from phase node PHx to power ground PGND. The sense signal is compared to an internal voltage threshold. Once over load happens, the inductor current is limited to an average current per phase, which can be estimated by

$$I_{LMT(phase)} = \frac{V_{thOC}}{R_{DS(phase)}} \tag{eq. 3}$$

where  $R_{DS(phase)}$  is a total on conduction resistance of low-side MOSFETs per phase. Normally, a continuous over load event leads to a voltage drop in the output voltage and possible to eventually trip under voltage protection.

The over-current threshold can be externally programmed by adding a 1% tolerance resistor between LG1 pin and GND. The selectable thresholds can be found in the electrical table. Please note the maximum RC time constant formed by the resistor and the total input capacitance of the low–side MOSFETs should be smaller than 300  $\mu s$  in order to make sure the detection voltage settles well.

### **Under Voltage Protection**

There are two under voltage protections implemented in the NCP81172, which are fast under voltage protection and slow under voltage protection. Fast under voltage protection (FUVP) protects converters in case of an extreme short circuit in output by monitoring FB voltage. Once FB voltage drops below 0.2~V for more than  $2~\mu s$ , the NCP81172 latches off, both the high–side MOSFETs and the low-side MOSFETs in all phases are turned off. The fault remains set until the system has either VCC or EN toggled state. The FUVP function is disabled in soft start.

Slow under voltage protection (SUVP) of the NCP81172 is based on voltage detection at COMP pin. In normal operation, COMP level is below 2.5 V. When the output voltage drops below REFIN voltage for long time and COMP rises to be over 3 V, an internal UV fault timer will be triggered. If the fault still exists after 50  $\mu s$ , the NCP81172 latches off, both the high-side MOSFETs and the low–side MOSFETs in all phases are turned off. The fault remains set until the system has either VCC or EN toggled state.

#### **Over Voltage Protection**

Over voltage protection of the NCP81172 is based on voltage detection at FB pin. Once FB voltage is over 2 V for more than 2  $\mu$ s, all the high–side MOSFETs are turned off and all the low–side MOSFETs are latched on. The NCP81172 latches off until the system has either VCC or EN has toggled state.

#### LAYOUT GUIDELINES

### **Electrical Layout Considerations**

Good electrical layout is a key to make sure proper operation, high efficiency, and noise reduction.

- Power Paths: Use wide and short traces for power paths to reduce parasitic inductance and high-frequency loop area. It is also good for efficiency improvement.
- Power Supply Decoupling: The power MOSFET bridges should be well decoupled by input capacitors and input loop area should be as small as possible to reduce parasitic inductance, input voltage spike, and noise emission. Place decoupling caps as close as possible to the controller VCC and VCCP pins.
- Output Decoupling: The output capacitors should be as close as possible to the load like a GPU. If the load is distributed, the capacitors should also be distributed and generally placed in greater proportion where the load is more dynamic.
- Switching Nodes: Switching nodes between HS and LS MOSFETs should be copper pours to carry high current and dissipate heat, but compact because they are also noise sources.
- Gate Drive: All the gate drive traces such as HGx, LGx, PHx, and BSTx should be short, straight as possible, and not too thin. The bootstrap cap and an option resistor need to be very close and directly connected between BSTx pin and PHx pin.
- Ground: It would be good to have separated ground planes for PGND and GND and connect the two planes at one point. PGND plane is an isolation plane between noisy power traces and all the sensitive control circuits. Directly connect the exposed pad (GND pin) to GND ground plane through vias. The analog control circuits should be surrounded by GND ground plane. GND ground plane is connected to PGND plane by single joint with low impedance.
- Voltage Sense: Use Kelvin sense pair and arrange a "quiet" path for the differential output voltage sense.
- Current Sense: The NCP81172 senses phase currents by monitoring voltages from phase nodes PHx to the

- common ground PGND pin. PGND ground plane should be well underneath PHx trances. To get better current balance between the two phases, try to make a layout as symmetrical as possible and balance the current flow in PGND plane for the two phases.
- Temperature Sense: A NTC thermistor is placed close to a hot spot like a power MOSFET, and a filter capacitor is placed close to TSNS pin of the controller. To avoid the traces from/to the NTC thermistor to cross over other sensitive control circuits.
- Compensation Network: The compensation network should be close to the controller. Keep FB trace short to minimize their capacitance to GND.
- PWM VID Circuit: The PWM VID is a high slew-rate digital signal from GPU to the controller. The trace routing of it should be done to avoid noise coupling from the switching node and to avoid coupling to other sensitive analog circuit as well. The RC network of the PWM VID circuit needs to be close to the controller. A 10 nF ceramic cap is connected from VREF pin to GND plane, and another small ceramic cap is connected from REFIN pin to GND plane.

#### **Thermal Layout Considerations**

Good thermal layout helps high power dissipation from a small-form factor VR with reduced temperature rise.

- The exposed pads of the controller and power MOSFETs must be well soldered on the board.
- A four or more layers PCB board with solid ground planes is preferred for better heat dissipation.
- More vias are welcome to be underneath the exposed pads and surrounding the power devices to connect the inner ground layers to reduce thermal resistances.
- Use large area copper pour to help thermal conduction and radiation.
- Try distributing multiple heat sources to reduce temperature rise in hot spots.

#### PACKAGE DIMENSIONS



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON Semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications the polar or other applications intended to surgical implications which the failure of the SCILLC expects existing where surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative