# **Preliminary Data Sheet**

# CY8C20334 and CY8C20434



## **Features**

#### ■ Low Power CapSense Block

- Configurable Capacitive Sensing Elements
- Supports Combination of CapSense Buttons, Sliders, Touchpads and Proximity Sensors

#### ■ Powerful Harvard Architecture Processor

- M8C Processor Speeds Running up to 12 MHz
- □ Low Power at High Speed
- 2.4V to 5.25V Operating Voltage
- Commercial Temperature Range: -20°C to +70°C

#### **■** Flexible On-Chip Memory

- ☐ 8K Flash Program Storage 50,000 Erase/Write Cycles
- ☐ 512 Bytes SRAM Data Storage
- Partial Flash Updates
- ☐ Flexible Protection Modes
- □ Interrupt Controller
- □ In-System Serial Programming (ISSP™)

#### ■ Complete Development Tools

- □ Free Development Tool (PSoC Designer™)
- Full-Featured, In-Circuit Emulator and Programmer
- Full Speed Emulation
- Complex Breakpoint Structure
- 128K Trace Memory

#### ■ Precision, Programmable Clocking

- ☐ Internal ±5.0% 6/12 MHz Main Oscillator
- Internal Low Speed Oscillator at 32 kHz for Watchdog and Sleep

#### ■ Programmable Pin Configurations

- Pull Up, High Z, Open Drain, CMOS Drive Modes on All GPIO
- ☐ 5 mA Strong Drive Mode on Port 1
- Up to 28 Analog Inputs on GPIO
- Configurable Inputs on All GPIO
- Selectable. Regulated Digital IO on Port 1 - 3.0V, 20 mA Total Source Current

#### Versatile Analog Mux

- Common Internal Analog Bus
- Simultaneous Connection of IO Combinations
- Comparator Noise Immunity
- □ Low-Dropout Voltage Regulator for the Analog

#### Additional System Resources

- Configurable Communication Speeds
  - -- I2C: Selectable to 50 kHz, 100 kHz or
  - 400 kHz
  - SPI : Configurable between 46.9 kHz and 3 MHz
- □ I<sup>2</sup>C™ Slave
- □ SPI Master and SPI Slave
- Watchdog and Sleep Timers
- □ Internal Voltage Reference
- □ Integrated Supervisory Circuit



# **PSoC®** Functional Overview

The PSoC family consists of many Mixed-Signal Array with On-Chip Controller devices. These devices are designed to replace multiple traditional MCU-based system components with one, low cost single-chip programmable component. A PSoC device includes configurable analog and digital blocks, as well as programmable interconnect. This architecture allows the user to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts.

The PSoC architecture for this device family, as illustrated on the left, is comprised of three main areas: the Core, the System Resources, and the CapSense Analog System. A common, versatile bus allows connection between IO and the analog system. Each CY8C20x34 PSoC device includes a dedicated CapSense block that provides sensing and scanning control circuitry for capacitive sensing applications. Depending on the PSoC package, up to 28 general purpose IO (GPIO) are also included. The GPIO provide access to the MCU and analog mux.

#### The PSoC Core

The PSoC Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and IMO (internal main oscillator) and ILO (internal low speed oscillator). The CPU core, called the M8C, is a powerful processor with speeds up to 12 MHz. The M8C is a two-MIPS, 8-bit Harvard architecture microprocessor.

System Resources provide additional capability, such as a configurable I2C slave/SPI master-slave communication interface and various system resets supported by the M8C.

The Analog System is composed of the CapSense PSoC block and an internal 1.8V analog reference, which together support capacitive sensing of up to 28 inputs.

# The CapSense Analog System

The Analog System contains the capacitive sensing hardware. Several hardware algorithms are supported. This hardware performs capacitive sensing and scanning without requiring external components. Capacitive sensing is configurable on each GPIO pin. Scanning of enabled CapSense pins can be completed quickly and easily across multiple ports.



**Analog System Block Diagram** 

## The Analog Multiplexer System

The Analog Mux Bus can connect to every GPIO pin. Pins can be connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with the CapSense block comparator.

Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include:

- Complex capacitive sensing interfaces, such as sliders and touchpads.
- Chip-wide mux that allows analog input from any IO pin.
- Crosspoint connection between any IO pin combinations.

# Additional System Resources

System Resources, some of which have been previously listed, provide additional capability useful to complete systems. Additional resources include low voltage detection and power on reset. Brief statements describing the merits of each system resource are presented below.

- The I2C slave/SPI master-slave module provides 50/100/400 kHz communication over two wires. SPI communication over 3 or 4 wires runs at speeds of 46.9 kHz to 3 MHz (lower for a slower system clock).
- Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor.
- An internal 1.8V reference provides an absolute reference for capacitive sensing.
- The 5V maximum input, 3V fixed output, low-dropout regulator (LDO) provides regulation for IOs. A register-controlled bypass mode allows the user to disable the LDO.

# **Getting Started**

The quickest path to understanding the PSoC silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in-depth information, along with detailed programming information, reference the PSoC Mixed-Signal Array Technical Reference Manual, which can be found on <a href="http://www.cypress.com/psoc">http://www.cypress.com/psoc</a>.

For up-to-date Ordering, Packaging, and Electrical Specification information, reference the latest PSoC device data sheets on the web at http://www.cypress.com.

## Development Kits

Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store contains development kits, **C** compilers, and all accessories for PSoC development. Go to the Cypress Online Store web site at <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page, and click *PSoC (Programmable System-on-Chip)* to view a current list of available items.

## Technical Training

Free PSoC technical training is available for beginners and is taught by a marketing or application engineer over the phone. PSoC training classes cover designing, debugging, advanced analog, as well as application-specific classes covering topics such as PSoC and the LIN bus. Go to http://www.cypress.com, click on Design Support located on the left side of the web page, and select Technical Training for more details.

## Consultants

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to http://www.cypress.com, click on Design Support located on the left side of the web page, and select CYPros Consultants.

## Technical Support

PSoC application engineers take pride in fast and accurate response. They can be reached with a 4-hour guaranteed response at http://www.cypress.com/support/login.cfm.

# **Application Notes**

A long list of application notes will assist you in every aspect of your design effort. To view the PSoC application notes, go to the <a href="http://www.cypress.com">http://www.cypress.com</a> web site and select Application Notes under the Design Resources list located in the center of the web page. Application notes are sorted by date by default.

# **Development Tools**

PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP. (Reference the PSoC Designer Functional Flow diagram below.)

PSoC Designer helps the customer to select an operating configuration for the PSoC, write application code that uses the PSoC, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs.

PSoC Designer also supports a high-level C language compiler developed specifically for the devices in the family.



**PSoC Designer Subsystems** 

# **PSoC Designer Software Subsystems**

## Device Editor

The device editor subsystem allows the user to select different onboard analog and digital components called user modules using the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration allows for changing configurations at run time.

PSoC Designer sets up power-on initialization tables for selected PSoC block configurations and creates source code for an application framework. The framework contains software to operate the selected components and, if the project uses more than one operating configuration, contains routines to switch between different sets of PSoC block configurations at run time. PSoC Designer can print out a configuration sheet for a given project configuration for use during application programming in conjunction with the Device Data Sheet. Once the framework is generated, the user can add application-specific code to flesh out the framework. It's also possible to change the selected components and regenerate the framework.

### Application Editor

In the Application Editor you can edit your C language and Assembly language source code. You can also assemble, compile, link, and build.

**Assembler.** The macro assembler allows the assembly code to be merged seamlessly with C code. The link libraries automatically use absolute addressing or can be compiled in relative mode, and linked with other software modules to get absolute addressing.

C Language Compiler. A C language compiler is available that supports the PSoC family of devices. Even if you have never worked in the C language before, the product quickly allows you to create complete C programs for the PSoC family devices.

The embedded, optimizing C compiler provides all the features of C tailored to the PSoC architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

## Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing the designer to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read the program and read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest.

### Online Help System

The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started.

### Hardware Tools

#### In-Circuit Emulator

A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and will operate with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.

# **Designing with User Modules**

The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. Each block has several registers that determine its function and connectivity to other blocks, multiplexers, buses and to the IO pins. Iterative development cycles permit you to adapt the hardware as well as the software. This substantially lowers the risk of having to select a different part to meet the final design requirements.

To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a library of pre-built, pre-tested hardware peripheral functions, called "User Modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties.

Each user module establishes the basic register settings that implement the selected function. It also provides parameters that allow you to tailor its precise configuration to your particular application. For example, a Pulse Width Modulator User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. User modules also provide tested software to cut your development time. The user module application programming interface (API) provides highlevel functions to control and respond to hardware events at run time. The API also provides optional interrupt service routines that you can adapt as needed.

The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module.

The development process starts when you open a new project and bring up the Device Editor, a graphical user interface (GUI) for configuring the hardware. You pick the user modules you need for your project and map them onto the PSoC blocks with point-and-click simplicity. Next, you build signal chains by interconnecting user modules to each other and the IO pins. At this stage, you also configure the clock source connections and enter parameter values directly or by selecting values from drop-down menus. When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the high-level user module API functions.



**User Module and Source Code Development Flows** 

The next step is to write your main program, and any sub-routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that allows you to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional-strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project-level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double clicking the error message takes you directly to the offending line of source code. When all is correct, the linker builds a HEX file image suitable for programming.

The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals.

## **Document Conventions**

# Acronyms Used

The following table lists the acronyms that are used in this document.

| Acronym | Description                       |
|---------|-----------------------------------|
| AC      | alternating current               |
| ADC     | analog-to-digital converter       |
| API     | application programming interface |
| CPU     | central processing unit           |
| СТ      | continuous time                   |
| DAC     | digital-to-analog converter       |
| DC      | direct current                    |
| ECO     | external crystal oscillator       |
| FSR     | full scale range                  |
| GPIO    | general purpose IO                |
| GUI     | graphical user interface          |
| HBM     | human body model                  |
| ICE     | in-circuit emulator               |
| ILO     | internal low speed oscillator     |
| IMO     | internal main oscillator          |
| Ю       | input/output                      |
| IPOR    | imprecise power on reset          |
| LSb     | least-significant bit             |
| LVD     | low voltage detect                |
| MSb     | most-significant bit              |
| PC      | program counter                   |
| PLL     | phase-locked loop                 |
| POR     | power on reset                    |
| PPOR    | precision power on reset          |
| PSoC®   | Programmable System-on-Chip™      |
| PWM     | pulse width modulator             |
| SC      | switched capacitor                |
| SLIMO   | slow IMO                          |
| SRAM    | static random access memory       |

## Units of Measure

A units of measure table is located in the Electrical Specifications section. Table 2-1 on page 9 lists all the abbreviations used to measure the PSoC devices.

# **Numeric Naming**

Hexidecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexidecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (e.g., 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal.

## **Table of Contents**

For an in depth discussion and more information on your PSoC device, obtain the *PSoC Mixed-Signal Array Technical Reference Manual* on <a href="http://www.cypress.com">http://www.cypress.com</a>. This document encompasses and is organized into the following chapters and sections.

| 1. | Pin  | Informa  | ation                                  | 7  |
|----|------|----------|----------------------------------------|----|
|    | 1.1  | Pinout   | ·s                                     | 7  |
|    |      | 1.1.1    |                                        |    |
|    |      | 1.1.2    | 32-Pin Part Pinout                     | 8  |
| 2. | Elec | trical S | Specifications                         | 9  |
|    | 2.1  | Absolu   | ute Maximum Ratings                    | 10 |
|    | 2.2  | Opera    | ting Temperature                       | 10 |
|    | 2.3  | DC Ele   | ectrical Characteristics               |    |
|    |      | 2.3.1    | DC Chip-Level Specifications           | 10 |
|    |      | 2.3.2    | DC General Purpose IO Specifications . | 11 |
|    |      | 2.3.3    | DC Analog Mux Bus Specifications       | 12 |
|    |      | 2.3.4    | DC POR and LVD Specifications          | 12 |
|    |      | 2.3.5    | DC Programming Specifications          | 13 |
|    | 2.4  |          | ectrical Characteristics               |    |
|    |      | 2.4.1    | AC Chip-Level Specifications           |    |
|    |      | 2.4.2    | AC General Purpose IO Specifications . | 15 |
|    |      | 2.4.3    | AC Comparator Amplifier Specifications |    |
|    |      | 2.4.4    | AC Analog Mux Bus Specifications       |    |
|    |      | 2.4.5    | AC External Clock Specifications       |    |
|    |      | 2.4.6    | AC Programming Specifications          |    |
|    |      | 2.4.7    | AC SPI Specifications                  |    |
|    |      | 2.4.8    | AC I2C Specifications                  | 20 |
| 3. | Pac  | kaging   | Information                            | 21 |
|    | 3.1  | Packa    | ging Dimensions                        | 21 |
|    | 3.2  | Therm    | al Impedances                          | 22 |
|    | 3.3  | Solder   | Reflow Peak Temperature                | 23 |
| 4. | Ord  | ering In | formation                              | 24 |
|    | 4.1  |          | ng Code Definitions                    |    |
| 5. | Sale | es and S | Service Information                    | 25 |
|    | 5.1  | Revisi   | on History                             | 25 |
|    | 5.2  |          | ights and Code Protection              |    |

# 1. Pin Information



This chapter describes, lists, and illustrates the CY8C20334 and CY8C20434 PSoC device pins and pinout configurations.

## 1.1 Pinouts

The CY8C20x34 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital IO and connection to the common analog bus. However, Vss, Vdd, and XRES are not capable of Digital IO.

## 1.1.1 24-Pin Part Pinout

Table 1-1. 24-Pin Part Pinout (QFN\*\*)

| Iabi | able 1-1. 24-Fill Fall Fillout (QFN ) |        |       |                                                    |  |  |  |  |  |  |
|------|---------------------------------------|--------|-------|----------------------------------------------------|--|--|--|--|--|--|
| Pin  | Ту                                    | ре     | Name  | Description                                        |  |  |  |  |  |  |
| No.  | Digital                               | Analog | Name  | Description                                        |  |  |  |  |  |  |
| 1    | Ю                                     | ı      | P2[5] |                                                    |  |  |  |  |  |  |
| 2    | 10                                    | ı      | P2[3] |                                                    |  |  |  |  |  |  |
| 3    | Ю                                     | I      | P2[1] |                                                    |  |  |  |  |  |  |
| 4    | IOH                                   | ı      | P1[7] | I2C SCL, SPI SS                                    |  |  |  |  |  |  |
| 5    | IOH                                   | ı      | P1[5] | I2C SDA, SPI MISO                                  |  |  |  |  |  |  |
| 6    | IOH                                   | 1      | P1[3] | SPI CLK                                            |  |  |  |  |  |  |
| 7    | IOH                                   | ı      | P1[1] | CLK*, I2C SCL, SPI MOSI                            |  |  |  |  |  |  |
| 8    |                                       |        | NC    | No connection                                      |  |  |  |  |  |  |
| 9    | Po                                    | wer    | Vss   | Ground connection                                  |  |  |  |  |  |  |
| 10   | IOH                                   | I      | P1[0] | DATA*, I2C SDA                                     |  |  |  |  |  |  |
| 11   | IOH                                   | ı      | P1[2] |                                                    |  |  |  |  |  |  |
| 12   | IOH                                   | I      | P1[4] | Optional external clock input (EXTCLK)             |  |  |  |  |  |  |
| 13   | IOH                                   | ı      | P1[6] |                                                    |  |  |  |  |  |  |
| 14   | In                                    | out    | XRES  | Active high external reset with internal pull down |  |  |  |  |  |  |
| 15   | Ю                                     | I      | P2[0] |                                                    |  |  |  |  |  |  |
| 16   | Ю                                     | I      | P0[0] |                                                    |  |  |  |  |  |  |
| 17   | Ю                                     | I      | P0[2] |                                                    |  |  |  |  |  |  |
| 18   | Ю                                     | ı      | P0[4] |                                                    |  |  |  |  |  |  |
| 19   | 10                                    | ı      | P0[6] | Analog bypass                                      |  |  |  |  |  |  |
| 20   | Po                                    | wer    | Vdd   | Supply voltage                                     |  |  |  |  |  |  |
| 21   | Ю                                     | I      | P0[7] |                                                    |  |  |  |  |  |  |
| 22   | Ю                                     | ı      | P0[5] |                                                    |  |  |  |  |  |  |
| 23   | Ю                                     | I      | P0[3] | Integrating input                                  |  |  |  |  |  |  |
| 24   | Ю                                     | I      | P0[1] |                                                    |  |  |  |  |  |  |

#### CY8C20334 24-Pin PSoC Device



**LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive.

<sup>\*</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details.

<sup>\*\*</sup> The center pad on the QFN package should be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floated and not connected to any other signal.

## 1.1.2 32-Pin Part Pinout

Table 1-2. 32-Pin Part Pinout (QFN\*\*)

| Pin | Ту      | ре     |       |                                                    |  |  |  |
|-----|---------|--------|-------|----------------------------------------------------|--|--|--|
| No. | Digital | Analog | Name  | Description                                        |  |  |  |
| 1   | Ю       | ı      | P0[1] |                                                    |  |  |  |
| 2   | Ю       | I      | P2[7] |                                                    |  |  |  |
| 3   | Ю       | I      | P2[5] |                                                    |  |  |  |
| 4   | Ю       | I      | P2[3] |                                                    |  |  |  |
| 5   | Ю       | I      | P2[1] |                                                    |  |  |  |
| 6   | Ю       | I      | P3[3] |                                                    |  |  |  |
| 7   | Ю       | I      | P3[1] |                                                    |  |  |  |
| 8   | IOH     | ı      | P1[7] | I2C SCL, SPI SS                                    |  |  |  |
| 9   | IOH     | 1      | P1[5] | I2C SDA, SPI MISO                                  |  |  |  |
| 10  | IOH     | ı      | P1[3] | SPI CLK                                            |  |  |  |
| 11  | IOH     | I      | P1[1] | CLK*, I2C SCL, SPI MOSI                            |  |  |  |
| 12  | Po      | wer    | Vss   | Ground connection                                  |  |  |  |
| 13  | IOH     | ı      | P1[0] | DATA*, I2C SDA                                     |  |  |  |
| 14  | IOH     | I      | P1[2] |                                                    |  |  |  |
| 15  | IOH     | 1      | P1[4] | Optional external clock input (EXTCLK)             |  |  |  |
| 16  | IOH     | ı      | P1[6] |                                                    |  |  |  |
| 17  | Inp     | out    | XRES  | Active high external reset with internal pull down |  |  |  |
| 18  | Ю       | I      | P3[0] |                                                    |  |  |  |
| 19  | Ю       | I      | P3[2] |                                                    |  |  |  |
| 20  | 10      | 1      | P2[0] |                                                    |  |  |  |
| 21  | 10      | ı      | P2[2] |                                                    |  |  |  |
| 22  | 10      | I      | P2[4] |                                                    |  |  |  |
| 23  | Ю       | ı      | P2[6] |                                                    |  |  |  |
| 24  | 10      | I      | P0[0] |                                                    |  |  |  |
| 25  | 10      | I      | P0[2] |                                                    |  |  |  |
| 26  | 10      | ı      | P0[4] |                                                    |  |  |  |
| 27  | 10      | ı      | P0[6] | Analog bypass                                      |  |  |  |
| 28  | Po      | wer    | Vdd   | Supply voltage                                     |  |  |  |
| 29  | 10      | I      | P0[7] |                                                    |  |  |  |
| 30  | 10      | I      | P0[5] |                                                    |  |  |  |
| 31  | 10      | I      | P0[3] | Integrating input                                  |  |  |  |
| 32  | Po      | wer    | Vss   | Ground connection                                  |  |  |  |

#### CY8C20434 32-Pin PSoC Device



**LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive.

<sup>\*</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details.

<sup>\*\*</sup> The center pad on the QFN package should be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floated and not connected to any other signal.

# 2. Electrical Specifications



This chapter presents the DC and AC electrical specifications of the CY8C20334 and CY8C20434 PSoC devices. For the most up to date electrical specifications, confirm that you have the most recent data sheet by going to the web at http://www.cypress.com/psoc.

Specifications are valid for -20°C ≤ TA ≤ 70°C and TJ ≤ 85°C as specified, except where noted.

Refer to Table 2-10 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode.





Figure 2-1a. Voltage versus CPU Frequency

Figure 2-1b. IMO Frequency Trim Options

The following table lists the units of measure that are used in this chapter.

Table 2-1: Units of Measure

| Symbol | Unit of Measure             | Symbol | Unit of Measure               |
|--------|-----------------------------|--------|-------------------------------|
| °C     | degree Celsius              | μW     | microwatts                    |
| dB     | decibels                    | mA     | milli-ampere                  |
| fF     | femto farad                 | ms     | milli-second                  |
| Hz     | hertz                       | mV     | milli-volts                   |
| KB     | 1024 bytes                  | nA     | nanoampere                    |
| Kbit   | 1024 bits                   | ns     | nanosecond                    |
| kHz    | kilohertz                   | nV     | nanovolts                     |
| kΩ     | kilohm                      | Ω      | ohm                           |
| MHz    | megahertz                   | pA     | picoampere                    |
| MΩ     | megaohm                     | pF     | picofarad                     |
| μΑ     | microampere                 | pp     | peak-to-peak                  |
| μF     | microfarad                  | ppm    | parts per million             |
| μΗ     | microhenry                  | ps     | picosecond                    |
| μs     | microsecond                 | sps    | samples per second            |
| μV     | microvolts                  | σ      | sigma: one standard deviation |
| μVrms  | microvolts root-mean-square | V      | volts                         |

# 2.1 Absolute Maximum Ratings

**Table 2-2. Absolute Maximum Ratings** 

| Symbol           | Description                            | Min       | Тур | Max       | Units | Notes                                                                                                                          |
|------------------|----------------------------------------|-----------|-----|-----------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub> | Storage Temperature                    | -55       | +25 | +100      | °C    | Recommended Storage Temperature is +25°C +/- 25°C. Extended duration storage temperatures above 65°C will degrade reliability. |
| TA               | Ambient Temperature with Power Applied | -20       | _   | +70       | oC    |                                                                                                                                |
| Vdd              | Supply Voltage on Vdd Relative to Vss  | -0.5      | _   | +6.0      | V     |                                                                                                                                |
| VIO              | DC Input Voltage                       | Vss - 0.5 | _   | Vdd + 0.5 | V     |                                                                                                                                |
| V <sub>IOZ</sub> | DC Voltage Applied to Tri-state        | Vss - 0.5 | _   | Vdd + 0.5 | V     |                                                                                                                                |
| I <sub>MIO</sub> | Maximum Current into any Port Pin      | -25       | _   | +50       | mA    |                                                                                                                                |
| ESD              | Electro Static Discharge Voltage       | 2000      | _   | -         | V     | Human Body Model ESD.                                                                                                          |
| LU               | Latch-up Current                       | -         | _   | 200       | mA    |                                                                                                                                |

# 2.2 Operating Temperature

**Table 2-3. Operating Temperature** 

| Symbol | Description          | Min | Тур | Max | Units | Notes                                                                                                                                                                              |
|--------|----------------------|-----|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TA     | Ambient Temperature  | -20 | -   | +70 | °C    |                                                                                                                                                                                    |
| Тл     | Junction Temperature | -20 | _   | +85 |       | The temperature rise from ambient to junction is package specific. See "Thermal Impedances" on page 22. The user must limit the power consumption to comply with this requirement. |

# 2.3 DC Electrical Characteristics

# 2.3.1 DC Chip-Level Specifications

Table 2-4. DC Chip-Level Specifications

| Symbol            | Description                  | Min  | Тур | Max  | Units | Notes                                                                 |
|-------------------|------------------------------|------|-----|------|-------|-----------------------------------------------------------------------|
| Vdd               | Supply Voltage               | 2.40 | -   | 5.25 | V     | See table titled "DC POR and LVD Specifications" on page 12.          |
| I <sub>DD12</sub> | Supply Current, IMO = 12 MHz | -    | 1.5 | 2.5  | mA    | Conditions are Vdd = 3.0V, T <sub>A</sub> = 25°C, CPU = 12 MHz.       |
| I <sub>DD6</sub>  | Supply Current, IMO = 6 MHz  | _    | 1   | 1.5  | mA    | Conditions are Vdd = 3.0V, T <sub>A</sub> = 25°C, CPU = 6 MHz.        |
| IsB               | Standby Current              | _    | 2.6 | 4    | μА    | Vdd = 3.0V, T <sub>A</sub> = 25°C, CPU = 6 MHz,<br>-20°C < TA < 70°C. |

# 2.3.2 DC General Purpose IO Specifications

Table 2-5. 5V and 3.3V DC GPIO Specifications

| Symbol           | Description                                                   | Min       | Тур | Max  | Units | Notes                                                                                                                                                                         |
|------------------|---------------------------------------------------------------|-----------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up Resistor                                              | 4         | 5.6 | 8    | kΩ    |                                                                                                                                                                               |
| V <sub>OH1</sub> | High Output Voltage<br>Port 0, 2, or 3 Pins                   | Vdd - 0.2 | _   | -    | V     | IOH $\leq$ 10 $\mu$ A, Vdd $\geq$ 3.0V, maximum of 10 mA source current in all IOs.                                                                                           |
| V <sub>OH2</sub> | High Output Voltage<br>Port 0, 2, or 3 Pins                   | Vdd - 0.9 | -   | -    | V     | IOH = 1 mA, Vdd > 3.0V, maximum of 20 mA source current in all IOs.                                                                                                           |
| V <sub>OH3</sub> | High Output Voltage Port 1 Pins with LDO Regulator Disabled   | Vdd - 0.2 | _   | -    | V     | IOH < 10 $\mu$ A, Vdd > 3.0V, maximum of 10 mA source current in all IOs.                                                                                                     |
| V <sub>OH4</sub> | High Output Voltage Port 1 Pins with LDO Regulator Disabled   | Vdd - 0.9 | _   | -    | V     | IOH = 5 mA, Vdd > 3.0V, maximum of 20 mA source current in all IOs.                                                                                                           |
| V <sub>OH5</sub> | High Output Voltage<br>Port 1 Pins with LDO Regulator Enabled | 2.85      | 3.0 | 3.15 | V     | IOH < 10 $\mu$ A, Vdd > 3.1V, maximum of 4 IOs all sourcing 5 mA.                                                                                                             |
| V <sub>OH6</sub> | High Output Voltage<br>Port 1 Pins with LDO Regulator Enabled | 2.2       | _   | -    | V     | IOH = 5 mA, Vdd > 3.1V, maximum of 20 mA source current in all IOs.                                                                                                           |
| V <sub>OL</sub>  | Low Output Voltage                                            | -         | -   | 0.75 | V     | IOL = 20 mA, Vdd > 3V, maximum of 60 mA sink current on even port pins (for example, P0[2] and P1[4]) and 60 mA sink current on odd port pins (for example, P0[3] and P1[5]). |
| VIL              | Input Low Voltage                                             | -         | -   | 0.8  | V     | Vdd = 3.0 to 5.25.                                                                                                                                                            |
| VIH              | Input High Voltage                                            | 2.0       | _   |      | V     | Vdd = 3.0 to 5.25.                                                                                                                                                            |
| VH               | Input Hysteresis Voltage                                      | -         | 60  | _    | mV    |                                                                                                                                                                               |
| lıL              | Input Leakage (Absolute Value)                                | -         | 1   | _    | nA    | Gross tested to 1 μA.                                                                                                                                                         |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input                              | 0.5       | 1.7 | 5    | pF    | Package and pin dependent. Temp = 25°C.                                                                                                                                       |
| Cout             | Capacitive Load on Pins as Output                             | 0.5       | 1.7 | 5    | pF    | Package and pin dependent. Temp = 25°C.                                                                                                                                       |

Table 2-6. 2.7V DC GPIO Specifications

| Symbol           | Description                                                 | Min       | Тур | Max  | Units | Notes                                                                                                                                                               |
|------------------|-------------------------------------------------------------|-----------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up Resistor                                            | 4         | 5.6 | 8    | kΩ    |                                                                                                                                                                     |
| V <sub>OH1</sub> | High Output Voltage<br>Port 0, 2, or 3 Pins                 | Vdd - 0.2 | _   | -    | V     | IOH < 10 $\mu$ A, maximum of 10 mA source current in all IOs.                                                                                                       |
| V <sub>OH2</sub> | High Output Voltage<br>Port 0, 2, or 3 Pins                 | Vdd - 0.5 | _   | -    | V     | IOH = 0.2 mA, maximum of 10 mA source current in all IOs.                                                                                                           |
| Vонз             | High Output Voltage Port 1 Pins with LDO Regulator Disabled | Vdd - 0.2 | -   | -    | V     | IOH < 10 $\mu$ A, maximum of 10 mA source current in all IOs.                                                                                                       |
| V <sub>OH4</sub> | High Output Voltage Port 1 Pins with LDO Regulator Disabled | Vdd - 0.5 | _   | -    | V     | IOH = 2 mA, maximum of 10 mA source current in all IOs.                                                                                                             |
| VoL              | Low Output Voltage                                          | -         | -   | 0.75 | V     | IOL = 10 mA, maximum of 30 mA sink current on even port pins (for example, P0[2] and P1[4]) and 30 mA sink current on odd port pins (for example, P0[3] and P1[5]). |
| VIL              | Input Low Voltage                                           | -         | -   | 0.8  | V     | Vdd = 2.4 to 3.0V.                                                                                                                                                  |
| VIH              | Input High Voltage                                          | 2.0       | -   |      | V     | Vdd = 2.4 to 3.0V.                                                                                                                                                  |
| VH               | Input Hysteresis Voltage                                    | -         | 60  | -    | mV    |                                                                                                                                                                     |
| IIL              | Input Leakage (Absolute Value)                              | -         | 1   | -    | nA    | Gross tested to 1 μA.                                                                                                                                               |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input                            | 0.5       | 1.7 | 5    | pF    | Package and pin dependent. Temp = 25°C.                                                                                                                             |
| Cout             | Capacitive Load on Pins as Output                           | 0.5       | 1.7 | 5    | pF    | Package and pin dependent. Temp = 25°C.                                                                                                                             |

# 2.3.3 DC Analog Mux Bus Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , 3.0V to 3.6V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , or 2.4V to 3.0V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$  and are for design guidance only.

Table 2-7. DC Analog Mux Bus Specifications

| Symbol           | Description                                | Min | Тур | Max | Units | Notes                   |
|------------------|--------------------------------------------|-----|-----|-----|-------|-------------------------|
| Rsw              | Switch Resistance to Common Analog Bus     | _   | _   | 400 | Ω     | Vdd ≥ 2.7V              |
|                  |                                            |     |     | 800 | Ω     | $2.4V \le Vdd \le 2.7V$ |
| R <sub>VDD</sub> | Resistance of Initialization Switch to Vdd | _   | _   | 800 | Ω     |                         |

# 2.3.4 DC POR and LVD Specifications

Table 2-8. DC POR and LVD Specifications

| Symbol             | Description             | Min  | Тур  | Max               | Units | Notes                                                            |
|--------------------|-------------------------|------|------|-------------------|-------|------------------------------------------------------------------|
|                    | Vdd Value for PPOR Trip |      |      |                   |       | Vdd must be greater than or equal to 2.5V                        |
| V <sub>PPOR0</sub> | PORLEV[1:0] = 00b       |      | 2.36 | 2.40              | ٧     | during startup, reset from the XRES pin, or reset from Watchdog. |
| VPPOR1             | PORLEV[1:0] = 01b       | _    | 2.60 | 2.65              | V     | reset from watchdog.                                             |
| V <sub>PPOR2</sub> | PORLEV[1:0] = 10b       |      | 2.82 | 2.95              | V     |                                                                  |
|                    | Vdd Value for LVD Trip  |      |      |                   |       |                                                                  |
| V <sub>L</sub> VD0 | VM[2:0] = 000b          | 2.40 | 2.45 | 2.51a             | V     |                                                                  |
| V <sub>L</sub> VD1 | VM[2:0] = 001b          | 2.64 | 2.71 | 2.78 <sup>b</sup> | V     |                                                                  |
| V <sub>LVD2</sub>  | VM[2:0] = 010b          | 2.85 | 2.92 | 2.99c             | V     |                                                                  |
| V <sub>LVD3</sub>  | VM[2:0] = 011b          | 2.95 | 3.02 | 3.09              | V     |                                                                  |
| V <sub>LVD4</sub>  | VM[2:0] = 100b          | 3.06 | 3.13 | 3.20              | V     |                                                                  |
| V <sub>LVD5</sub>  | VM[2:0] = 101b          | _    | _    | _                 | V     |                                                                  |
| V <sub>LVD6</sub>  | VM[2:0] = 110b          | _    | _    | _                 | V     |                                                                  |
| V <sub>LVD7</sub>  | VM[2:0] = 111b          | 4.62 | 4.73 | 4.83              | V     |                                                                  |

a. Always greater than 50 mV above VPPOR (PORLEV = 00) for falling supply.

b. Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV = 01) for falling supply.

c. Always greater than 50 mV above  $V_{PPOR}$  (PORLEV = 10) for falling supply.

# 2.3.5 DC Programming Specifications

Table 2-9. DC Programming Specifications

| Symbol                | Description                                                                     | Min       | Тур | Max        | Units | Notes                                |
|-----------------------|---------------------------------------------------------------------------------|-----------|-----|------------|-------|--------------------------------------|
| Vdd <sub>IWRITE</sub> | Supply Voltage for Flash Write Operations                                       | 2.70      | -   | -          | V     |                                      |
| I <sub>DDP</sub>      | Supply Current During Programming or Verify                                     | -         | 5   | 25         | mA    |                                      |
| VILP                  | Input Low Voltage During Programming or Verify                                  | -         | -   | 0.8        | V     |                                      |
| VIHP                  | Input High Voltage During Programming or Verify                                 | 2.2       | -   | -          | V     |                                      |
| I <sub>ILP</sub>      | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | -         | -   | 0.2        | mA    | Driving internal pull-down resistor. |
| I <sub>IHP</sub>      | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | -         | -   | 1.5        | mA    | Driving internal pull-down resistor. |
| Volv                  | Output Low Voltage During Programming or Verify                                 | -         | -   | Vss + 0.75 | V     |                                      |
| Vohv                  | Output High Voltage During Programming or Verify                                | Vdd - 1.0 | -   | Vdd        | ٧     |                                      |
| Flashenpb             | Flash Endurance (per block)                                                     | 50,000    | _   | _          | _     | Erase/write cycles per block.        |
| Flashent              | Flash Endurance (total) <sup>a</sup>                                            | 1,800,000 | -   | -          | -     | Erase/write cycles.                  |
| Flash <sub>DR</sub>   | Flash Data Retention                                                            | 10        | _   | -          | Years |                                      |

a. A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles).

## 2.4 AC Electrical Characteristics

# 2.4.1 AC Chip-Level Specifications

Table 2-10. 3.3V AC Chip-Level Specifications

| Symbol            | Description                                                                            | Min  | Тур | Max  | Units | Notes                                                                                  |
|-------------------|----------------------------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------|
| F <sub>CPU1</sub> | CPU Frequency (3.3V Nominal)                                                           | 0.75 | -   | 12.6 | MHz   | 12 MHz only for SLIMO Mode = 0.                                                        |
| F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency                                                | 15   | 32  | 64   | kHz   |                                                                                        |
| FIMO12            | Internal Main Oscillator Stability for 12 MHz<br>(Commercial Temperature) <sup>a</sup> | 11.4 | 12  | 12.6 | MHz   | Trimmed for 3.3V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 0. |
| FIMO6             | Internal Main Oscillator Stability for 6 MHz<br>(Commercial Temperature)               | 5.70 | 6.0 | 6.30 | MHz   | Trimmed for 3.3V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 1. |
| DC <sub>IMO</sub> | Duty Cycle of IMO                                                                      | 40   | 50  | 60   | %     |                                                                                        |
| T <sub>RAMP</sub> | Supply Ramp Time                                                                       | 0    | _   | _    | μs    |                                                                                        |

a. 0 to 70 °C ambient, Vdd = 3.3 V.

Table 2-11. 2.7V AC Chip-Level Specifications

| Symbol            | Description                                                                         | Min  | Тур | Max  | Units | Notes                                                                                  |
|-------------------|-------------------------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------|
| F <sub>CPU1</sub> | CPU Frequency (2.7V Nominal)                                                        | 0.75 | -   | 3.25 | MHz   |                                                                                        |
| F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency                                             | 8    | 32  | 96   | kHz   |                                                                                        |
| FIMO12            | Internal Main Oscillator Stability for 12 MHz (Commercial Temperature) <sup>a</sup> | 11.0 | 12  | 12.9 | MHz   | Trimmed for 2.7V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 0. |
| F <sub>IMO6</sub> | Internal Main Oscillator Stability for 6 MHz (Commercial Temperature)               | 5.60 | 6.0 | 6.40 | MHz   | Trimmed for 2.7V operation using factory trim values. See Figure 2-1b, SLIMO Mode = 1. |
| DC <sub>IMO</sub> | Duty Cycle of IMO                                                                   | 40   | 50  | 60   | %     |                                                                                        |
| T <sub>RAMP</sub> | Supply Ramp Time                                                                    | 0    | -   | -    | μs    |                                                                                        |

a. 0 to 70 °C ambient, Vdd = 3.3 V.

# 2.4.2 AC General Purpose IO Specifications

Table 2-12. 5V and 3.3V AC GPIO Specifications

| Symbol            | Description                             | Min | Тур | Max | Units | Notes                        |
|-------------------|-----------------------------------------|-----|-----|-----|-------|------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                | 0   | -   | 6   | MHz   | Normal Strong Mode, Port 1.  |
| TRise023          | Rise Time, Strong Mode<br>Ports 0, 2, 3 | 15  | _   | 80  | ns    | Vdd = 3.0 to 3.6V, 10% - 90% |
| TRise1            | Rise Time, Strong Mode<br>Port 1        | 10  | _   | 50  | ns    | Vdd = 3.0 to 3.6V, 10% - 90% |
| TFall             | Fall Time, Strong Mode<br>All Ports     | 10  | _   | 50  | ns    | Vdd = 3.0 to 3.6V, 10% - 90% |

Table 2-13. 2.7V AC GPIO Specifications

| Symbol            | Description                             | Min | Тур | Max | Units | Notes                        |
|-------------------|-----------------------------------------|-----|-----|-----|-------|------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                | 0   | _   | 1.5 | MHz   | Normal Strong Mode, Port 1.  |
| TRise023          | Rise Time, Strong Mode<br>Ports 0, 2, 3 | 15  | _   | 100 | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |
| TRise1            | Rise Time, Strong Mode<br>Port 1        | 10  | _   | 70  | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |
| TFall             | Fall Time, Strong Mode<br>All Ports     | 10  | _   | 70  | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |



Figure 2-2. GPIO Timing Diagram

## 2.4.3 AC Comparator Amplifier Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , 3.0V to 3.6V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , or 2.4V to 3.0V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$  and are for design guidance only.

**Table 2-14. AC Operational Amplifier Specifications** 

| Symbol            | Description                               | Min | Тур | Max        | Units    | Notes                             |
|-------------------|-------------------------------------------|-----|-----|------------|----------|-----------------------------------|
| T <sub>COMP</sub> | Comparator Response Time, 50 mV Overdrive |     |     | 100<br>200 | ns<br>ns | Vdd ≥ 3.0V.<br>2.4V < Vcc < 3.0V. |

# 2.4.4 AC Analog Mux Bus Specifications

Table 2-15. AC Analog Mux Bus Specifications

| Symbol | Description | Min | Тур | Max  | Units | Notes |
|--------|-------------|-----|-----|------|-------|-------|
| Fsw    | Switch Rate | _   | -   | 3.17 | MHz   |       |

# 2.4.5 AC External Clock Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , 3.0V to 3.6V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , or 2.4V to 3.0V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$  and are for design guidance only.

Table 2-16. 5V AC External Clock Specifications

| Symbol  | Description            | Min   | Тур | Max  | Units | Notes |
|---------|------------------------|-------|-----|------|-------|-------|
| FOSCEXT | Frequency              | 0.750 | _   | 12.6 | MHz   |       |
| -       | High Period            | 20.6  | -   | 5300 | ns    |       |
| -       | Low Period             | 20.6  | -   | -    | ns    |       |
| -       | Power Up IMO to Switch | 150   | -   | _    | μs    |       |

## Table 2-17. 3.3V AC External Clock Specifications

| Symbol  | Description                            | Min   | Тур | Max  | Units | Notes                                                                                                                                                              |
|---------|----------------------------------------|-------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FOSCEXT | Frequency with CPU Clock divide by 1   | 0.750 | _   | 12.6 | MHz   | Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. |
| _       | High Period with CPU Clock divide by 1 | 41.7  | -   | 5300 | ns    |                                                                                                                                                                    |
| -       | Low Period with CPU Clock divide by 1  | 41.7  | -   | -    | ns    |                                                                                                                                                                    |
| -       | Power Up IMO to Switch                 | 150   | -   | -    | μs    |                                                                                                                                                                    |

## Table 2-18. 2.7V AC External Clock Specifications

| Symbol  | Description                                     | Min   | Тур | Max  | Units | Notes                                                                                                                                                                                                                  |
|---------|-------------------------------------------------|-------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FOSCEXT | Frequency with CPU Clock divide by 1            | 0.750 | -   | 3.08 | MHz   | Maximum CPU frequency is 3 MHz at 2.7V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.                                                      |
| FOSCEXT | Frequency with CPU Clock divide by 2 or greater | 0.15  | _   | 6.35 | MHz   | If the frequency of the external clock is greater than 3 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met. |
| _       | High Period with CPU Clock divide by 1          | 160   | _   | 5300 | ns    |                                                                                                                                                                                                                        |
| -       | Low Period with CPU Clock divide by 1           | 160   | -   | -    | ns    |                                                                                                                                                                                                                        |
| _       | Power Up IMO to Switch                          | 150   | _   | -    | μs    |                                                                                                                                                                                                                        |

# 2.4.6 AC Programming Specifications

**Table 2-19. AC Programming Specifications** 

| Symbol              | Description                              | Min | Тур | Max | Units | Notes                 |
|---------------------|------------------------------------------|-----|-----|-----|-------|-----------------------|
| T <sub>RSCLK</sub>  | Rise Time of SCLK                        | 1   | -   | 20  | ns    |                       |
| T <sub>FSCLK</sub>  | Fall Time of SCLK                        | 1   | -   | 20  | ns    |                       |
| Tssclk              | Data Set up Time to Falling Edge of SCLK | 40  | -   | _   | ns    |                       |
| THSCLK              | Data Hold Time from Falling Edge of SCLK | 40  | -   | _   | ns    |                       |
| FSCLK               | Frequency of SCLK                        | 0   | -   | 8   | MHz   |                       |
| TERASEB             | Flash Erase Time (Block)                 | _   | 15  | _   | ms    |                       |
| TWRITE              | Flash Block Write Time                   | _   | 30  | _   | ms    |                       |
| T <sub>DSCLK</sub>  | Data Out Delay from Falling Edge of SCLK | _   | -   | 45  | ns    | 3.6 < Vdd             |
| T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | -   | -   | 50  | ns    | $3.0 \le Vdd \le 3.6$ |
| T <sub>DSCLK2</sub> | Data Out Delay from Falling Edge of SCLK | -   | -   | 70  | ns    | 2.4 ≤ Vdd ≤ 3.0       |

# 2.4.7 AC SPI Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , 3.0V to 3.6V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , or 2.4V to 3.0V and  $-20^{\circ}C \le T_A \le 70^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$  and are for design guidance only.

Table 2-20. 5V and 3.3V AC SPI Specifications

| Symbol            | Description                                     | Min | Тур | Max  | Units | Notes                                               |
|-------------------|-------------------------------------------------|-----|-----|------|-------|-----------------------------------------------------|
| F <sub>SPIM</sub> | Maximum Input Clock Frequency Selection, Master | -   | -   | 6.3  | MHz   | Output clock frequency is half of input clock rate. |
| F <sub>SPIS</sub> | Maximum Input Clock Frequency Selection, Slave  | _   | -   | 2.05 | MHz   |                                                     |
| T <sub>SS</sub>   | Width of SS_ Negated Between Transmissions      | 50  | -   | _    | ns    |                                                     |

# Table 2-21. 2.7V AC SPI Specifications

| Symbol            | Description                                     | Min | Тур | Max   | Units | Notes                                               |
|-------------------|-------------------------------------------------|-----|-----|-------|-------|-----------------------------------------------------|
| FSPIM             | Maximum Input Clock Frequency Selection, Master | -   | _   | 3.15  | MHz   | Output clock frequency is half of input clock rate. |
| F <sub>SPIS</sub> | Maximum Input Clock Frequency Selection, Slave  | -   | -   | 1.025 | MHz   |                                                     |
| T <sub>SS</sub>   | Width of SS_ Negated Between Transmissions      | 50  | _   | _     | ns    |                                                     |

# 2.4.8 AC I<sup>2</sup>C Specifications

Table 2-22. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd ≥ 3.0V

|                        |                                                                                              | Standa          | Standard Mode |      | Fast Mode |       |       |
|------------------------|----------------------------------------------------------------------------------------------|-----------------|---------------|------|-----------|-------|-------|
| Symbol                 | Description                                                                                  | Min             | Max           | Min  | Max       | Units | Notes |
| F <sub>SCLI2C</sub>    | SCL Clock Frequency                                                                          | 0               | 100           | 0    | 400       | kHz   |       |
| T <sub>HDSTAI2C</sub>  | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0             | -             | 0.6  | -         | μs    |       |
| T <sub>LOWI2C</sub>    | LOW Period of the SCL Clock                                                                  | 4.7             | _             | 1.3  | _         | μs    |       |
| T <sub>HIGHI2C</sub>   | HIGH Period of the SCL Clock                                                                 | 4.0             | _             | 0.6  | _         | μs    |       |
| T <sub>SUSTAI2C</sub>  | Set-up Time for a Repeated START Condition                                                   | 4.7             | _             | 0.6  | _         | μs    |       |
| T <sub>HDDATI2</sub> C | Data Hold Time                                                                               | 0               | _             | 0    | _         | μs    |       |
| T <sub>SUDATI2</sub> C | Data Set-up Time                                                                             | 250             | _             | 100a | _         | ns    |       |
| T <sub>SUSTOI2C</sub>  | Set-up Time for STOP Condition                                                               | 4.0             | _             | 0.6  | _         | μs    |       |
| T <sub>BUFI2C</sub>    | Bus Free Time Between a STOP and START Condition                                             | 4.7             | _             | 1.3  | _         | μs    |       |
| T <sub>SPI2C</sub>     | Pulse Width of spikes are suppressed by the input filter.                                    | / the input fil |               | 0    | 50        | ns    |       |

a. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU:DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released.

Table 2-23. 2.7V AC Characteristics of the I2C SDA and SCL Pins (Fast Mode not Supported)

|                        |                                                                                              | Standard Mode Fast |     | Fast Mode |   |       |       |
|------------------------|----------------------------------------------------------------------------------------------|--------------------|-----|-----------|---|-------|-------|
| Symbol                 | Description                                                                                  | Min                | Max | Min Max   |   | Units | Notes |
| F <sub>SCLI2C</sub>    | SCL Clock Frequency                                                                          | 0                  | 100 | -         | - | kHz   |       |
| T <sub>HDSTAI2C</sub>  | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0                | -   | -         | _ | μs    |       |
| TLOWI2C                | LOW Period of the SCL Clock                                                                  | 4.7                | -   | -         | - | μs    |       |
| T <sub>HIGHI2C</sub>   | HIGH Period of the SCL Clock                                                                 | 4.0                | -   | -         | - | μs    |       |
| T <sub>SUSTAI2C</sub>  | Set-up Time for a Repeated START Condition                                                   | 4.7                | -   | -         | - | μs    |       |
| T <sub>HDDATI2</sub> C | Data Hold Time                                                                               | 0                  | _   | _         | - | μs    |       |
| TSUDATI2C              | Data Set-up Time                                                                             | 250                | _   | _         | - | ns    |       |
| T <sub>SUSTOI2C</sub>  | Set-up Time for STOP Condition                                                               | 4.0                | _   | _         | - | μs    |       |
| T <sub>BUFI2C</sub>    | Bus Free Time Between a STOP and START Condition                                             | 4.7                | _   | _         | - | μs    |       |
| T <sub>SPI2C</sub>     | Pulse Width of spikes are suppressed by the input filter.                                    | -                  | -   | -         | _ | ns    |       |



Figure 2-3. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus

# 3. Packaging Information



This chapter illustrates the packaging specifications for the CY8C20x34 PSoC device, along with the thermal impedances for each package.

**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/support/link.cfm?mr=poddim">http://www.cypress.com/support/link.cfm?mr=poddim</a>.

# 3.1 Packaging Dimensions



Figure 3-1. 24-Lead (4x4 mm) QFN



Figure 3-2. 32-Lead (5x5 mm) QFN

**Important Note** For information on the preferred dimensions for mounting QFN packages, see the following Application Note at <a href="http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf">http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf</a>.

# 3.2 Thermal Impedances

Table 3-1. Thermal Impedances per Package

| Package  | Typical $ \theta_{JA}  ^{\star} $ | Typical $\theta_{	extsf{JC}}$ |  |  |  |
|----------|-----------------------------------|-------------------------------|--|--|--|
| 24 QFN** | 117 °C/W                          | 41 °C/W                       |  |  |  |
| 32 QFN** | 14.5 °C/W                         | 39 °C/W                       |  |  |  |

<sup>\*</sup>  $T_J = T_A + Power \times \theta_{JA}$ 

<sup>\*\*</sup> To achieve the thermal impedance specified for the \*\* package, the center thermal pad should be soldered to the PCB ground plane.

# 3.3 Solder Reflow Peak Temperature

Following is the minimum solder reflow peak temperature to achieve good solderability.

Table 3-2. Solder Reflow Peak Temperature

| Package | Minimum Peak Temperature* | Maximum Peak Temperature |
|---------|---------------------------|--------------------------|
| 24 QFN  | 240°C                     | 260°C                    |
| 32 QFN  | 240°C                     | 260°C                    |

<sup>\*</sup>Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220+/-5°C with Sn-Pb or 245+/-5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications.

# 4. Ordering Information



The following table lists the CY8C20334 and CY8C20434 PSoC device's key package features and ordering codes.

Table 4-1. PSoC Device Key Features and Ordering Information

| Package                                   | Ordering                 | Flash<br>(Bytes) | SRAM<br>(Bytes) | Digital<br>Blocks | CapSense<br>Blocks | Digital IO<br>Pins | Analog<br>Inputs <sup>a</sup> | Analog<br>Outputs | XRES Pin |
|-------------------------------------------|--------------------------|------------------|-----------------|-------------------|--------------------|--------------------|-------------------------------|-------------------|----------|
| 24 Pin (4x4 mm) QFN                       | CY8C20334-12LFXC         | 8K               | 512             | 0                 | 1                  | 20                 | 20 <sup>a</sup>               | 0                 | Yes      |
| 24 Pin (4x4 mm) QFN<br>(Tape and Reel)    | CY8C20334-12LFXCT        | 8K               | 512             | 0                 | 1                  | 20                 | 20 <sup>a</sup>               | 0                 | Yes      |
| 32 Pin (5x5 x 0.6 mm) QFN                 | CY8C20434-12LKC          | 8K               | 512             | 0                 | 1                  | 28                 | 28 <sup>a</sup>               | 0                 | Yes      |
| 32 Pin (5x5 x 0.6 mm) QFN (Tape and Reel) | mm) QFN CY8C20434-12LKCT |                  | 512             | 0                 | 1                  | 28                 | 28 <sup>a</sup>               | 0                 | Yes      |

a. Dual-function Digital IO Pins also connect to the common analog mux.

# 4.1 Ordering Code Definitions



# 5. Sales and Service Information



To obtain information about Cypress Semiconductor or PSoC sales and technical support, reference the following information.

#### **Cypress Semiconductor**

198 Champion Court San Jose, CA 95134 408.943.2600

Web Links: Company Information – http://www.cypress.com

Sales - http://www.cypress.com/aboutus/sales\_locations.cfm

Technical Support - http://www.cypress.com/support/login.cfm

# 5.1 Revision History

| Document Title: CapSense CY8C20334 and CY8C20434 Preliminary Data Sheet  Document Number: 001-05356 |        |               |                  |                                                                                                                                                                                                                                                                         |  |  |  |
|-----------------------------------------------------------------------------------------------------|--------|---------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Revision                                                                                            | ECN#   | Issue Date    | Origin of Change | Description of Change                                                                                                                                                                                                                                                   |  |  |  |
| **                                                                                                  | 404571 | See ECN       | HMT              | New silicon and document (Revision **).                                                                                                                                                                                                                                 |  |  |  |
| *A                                                                                                  | 418513 | See ECN       | НМТ              | Update Electrical Specs., including Storage Temperature and Maximum Input Clock Frequency. Update Features and Analog System Overview. Modify 32-pin QFN E-PAD dimensions. Add new 32-pin QFN. Add High Output Drive indicator to all P1[x] pinouts. Update trademarks. |  |  |  |
| Distribution: External/Public Posting: None                                                         |        | Posting: None |                  |                                                                                                                                                                                                                                                                         |  |  |  |

# 5.2 Copyrights and Code Protection

#### Copyrights

© Cypress Semiconductor Corp. 2005-2006. All rights reserved. PSoC Designer™, Programmable System-on-Chip™, and PSoC Express are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations.

The information contained herein is subject to change without notice. Cypress Semiconductor assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. Cypress Semiconductor products are not warranted nor intended to be used for medical, life-support, life-saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress Semiconductor.

#### Flash Code Protection

Note the following details of the Flash code protection features on Cypress Semiconductor PSoC devices.

Cypress Semiconductor products meet the specifications contained in their particular data sheets. Cypress Semiconductor believes that its family of products is one of the most secure families of its kind on the market today, regardless of how they are used. There may be methods, unknown to Cypress Semiconductor, that can breach the code protection features. Any of these methods, to our knowledge, would be dishonest and possibly illegal. Neither Cypress Semiconductor nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Cypress Semiconductor is willing to work with the customer who is concerned about the integrity of their code. Code protection is constantly evolving. We at Cypress Semiconductor are committed to continuously improving the code protection features of our products.