

## Features

- Typical Propagation Delay: 6ns at  $V_{CC} = 5V$ ,  $C_L = 15pF$ ,  $T_A = 25^\circ C$ , Fastest Part in QMOS Line
- Wide Operating Temperature Range . . .  $-55^\circ C$  to  $125^\circ C$
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HCU Types
  - 2-V to 6-V Operation
  - High Noise Immunity:  $N_{IL} = 20\%$ ,  $N_{IH} = 30\%$  of  $V_{CC}$  at  $V_{CC} = 5V$
- CMOS Input Compatibility,  $I_I \leq 1\mu A$  at  $V_{OL}$ ,  $V_{OH}$

## Description

The CD74HCU04 unbuffered hex inverter utilizes silicon-gate CMOS technology to achieve operation speeds similar to LSTTL gates, with the low power consumption of standard CMOS integrated circuits. These devices especially are useful in crystal oscillator and analog applications.

## Ordering Information

| PART NUMBER  | TEMP. RANGE<br>( $^\circ C$ ) | PACKAGE     |
|--------------|-------------------------------|-------------|
| CD74HCU04E   | -55 to 125                    | 14 Ld PDIP  |
| CD74HCU04M   | -55 to 125                    | 14 Ld SOIC  |
| CD74HCU04MT  | -55 to 125                    | 14 Ld SOIC  |
| CD74HCU04M96 | -55 to 125                    | 14 Ld SOIC  |
| CD74HCU04PWR | -55 to 125                    | 14 Ld TSSOP |

NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel. The suffix T denotes a small-quantity reel of 250.

## Pinout



**Functional Diagram**



**Logic Symbol**



**Schematic Diagram**



**Absolute Maximum Ratings**

|                                            |              |
|--------------------------------------------|--------------|
| DC Supply Voltage, $V_{CC}$                |              |
| Voltages Referenced to Ground              | -0.5V to +7V |
| DC Input Diode Current, $I_{IK}$           |              |
| For $V_I < -0.5V$ or $V_I > V_{CC} + 0.5V$ | $\pm 20mA$   |
| DC Output Diode Current, $I_{OK}$          |              |
| For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ | $\pm 20mA$   |
| DC Drain Current, per Output, $I_O$        |              |
| For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ | $\pm 25mA$   |
| DC $V_{CC}$ or Ground Current, $I_{CC}$    | $\pm 50mA$   |

**Thermal Information**

|                                                        |                                    |
|--------------------------------------------------------|------------------------------------|
| Thermal Resistance (Typical, Note 1)                   | $\theta_{JA}$ ( $^{\circ}C/W$ )    |
| E (PDIP) Package                                       | 80                                 |
| M (SOIC) Package                                       | 86                                 |
| PW (TSSOP) Package                                     | 113                                |
| Maximum Junction Temperature (Hermetic Package or Die) | 175 $^{\circ}C$                    |
| Maximum Junction Temperature (Plastic Package)         | 150 $^{\circ}C$                    |
| Maximum Storage Temperature Range                      | -65 $^{\circ}C$ to 150 $^{\circ}C$ |
| Maximum Lead Temperature (Soldering 10s)               | 300 $^{\circ}C$                    |
| (SOIC - Lead Tips Only)                                |                                    |

**Operating Conditions**

|                                           |                                    |
|-------------------------------------------|------------------------------------|
| Temperature Range $T_A$                   | -55 $^{\circ}C$ to 125 $^{\circ}C$ |
| Supply Voltage Range, $V_{CC}$            | .2V to 6V                          |
| DC Input or Output Voltage, $V_I$ , $V_O$ | 0V to $V_{CC}$                     |

*CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating, and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.*

## NOTE:

1. The package thermal impedance is calculated in accordance with JESD 51-7.

**DC Electrical Specifications**

| PARAMETER                            | SYMBOL   | TEST CONDITIONS      |            | $V_{CC}$ (V) | 25 $^{\circ}C$ |           | -40 $^{\circ}C$ TO +85 $^{\circ}C$ |         | -55 $^{\circ}C$ TO 125 $^{\circ}C$ |         | UNITS   |
|--------------------------------------|----------|----------------------|------------|--------------|----------------|-----------|------------------------------------|---------|------------------------------------|---------|---------|
|                                      |          | $V_I$ (V)            | $I_O$ (mA) |              | MIN            | MAX       | MIN                                | MAX     | MIN                                | MAX     |         |
| High Level Input Voltage             | $V_{IH}$ | -                    | -          | 2            | 1.7            | -         | 1.7                                | -       | 1.7                                | -       | V       |
|                                      |          |                      |            | 4.5          | 3.6            | -         | 3.6                                | -       | 3.6                                | -       | V       |
|                                      |          |                      |            | 6            | 4.8            | -         | 4.8                                | -       | 4.8                                | -       | V       |
| Low Level Input Voltage              | $V_{IL}$ | -                    | -          | 2            | -              | 0.3       | -                                  | 0.3     | -                                  | 0.3     | V       |
|                                      |          |                      |            | 4.5          | -              | 0.8       | -                                  | 0.8     | -                                  | 0.8     | V       |
|                                      |          |                      |            | 6            | -              | 1.1       | -                                  | 1.1     | -                                  | 1.1     | V       |
| High Level Output Voltage CMOS Loads | $V_{OH}$ | $V_{IH}$ or $V_{IL}$ | -0.02      | 2            | 1.8            | -         | 1.8                                | -       | 1.8                                | -       | V       |
|                                      |          |                      | -0.02      | 4.5          | 4              | -         | 4                                  | -       | 4                                  | -       | V       |
|                                      |          |                      | -0.02      | 6            | 5.5            | -         | 5.5                                | -       | 5.5                                | -       | V       |
| High Level Output Voltage TTL Loads  |          | $V_{CC}$ or GND      | -4         | 4.5          | 3.98           | -         | 3.84                               | -       | 3.7                                | -       | V       |
|                                      |          |                      | -5.2       | 6            | 5.48           | -         | 5.34                               | -       | 5.2                                | -       | V       |
| Low Level Output Voltage CMOS Loads  | $V_{OL}$ | $V_{IH}$ or $V_{IL}$ | 0.02       | 2            | -              | 0.2       | -                                  | 0.2     | -                                  | 0.2     | V       |
|                                      |          |                      | 0.02       | 4.5          | -              | 0.5       | -                                  | 0.5     | -                                  | 0.5     | V       |
|                                      |          |                      | 0.02       | 6            | -              | 0.5       | -                                  | 0.5     | -                                  | 0.5     | V       |
| Low Level Output Voltage TTL Loads   |          | $V_{CC}$ or GND      | 4          | 4.5          | -              | 0.26      | -                                  | 0.33    | -                                  | 0.4     | V       |
|                                      |          |                      | 5.2        | 6            | -              | 0.26      | -                                  | 0.33    | -                                  | 0.4     | V       |
| Input Leakage Current                | $I_I$    | $V_{CC}$ or GND      | -          | 6            | -              | $\pm 0.1$ | -                                  | $\pm 1$ | -                                  | $\pm 1$ | $\mu A$ |
| Quiescent Device Current             | $I_{CC}$ | $V_{CC}$ or GND      | 0          | 6            | -              | 2         | -                                  | 20      | -                                  | 40      | $\mu A$ |

**Switching Specifications** Input  $t_r, t_f = 6\text{ns}$ 

| PARAMETER                                       | SYMBOL                              | TEST CONDITIONS       | V <sub>CC</sub> (V) | 25°C         |     |     | -40°C TO 85°C |     | -55°C TO 125°C |     |    |
|-------------------------------------------------|-------------------------------------|-----------------------|---------------------|--------------|-----|-----|---------------|-----|----------------|-----|----|
|                                                 |                                     |                       |                     | MIN          | TYP | MAX | MIN           | MAX | MIN            | MAX |    |
| Propagation Delay, Input to Output Y (Figure 1) | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                   | -            | -   | 70  | -             | 90  | -              | 105 | ns |
|                                                 |                                     |                       | 4.5                 | -            | -   | 14  | -             | 18  | -              | 21  | ns |
|                                                 |                                     |                       | 5                   | -            | 5   | -   | -             | -   | -              | -   | ns |
|                                                 |                                     |                       | 6                   | -            | -   | 12  | -             | 15  | -              | 18  | ns |
| Transition Times (Figure 1)                     | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2                   | -            | -   | 75  | -             | 95  | 18             | 110 | ns |
|                                                 |                                     |                       | 4.5                 | -            | -   | 15  | -             | 19  | -              | 22  | ns |
|                                                 |                                     |                       | 6                   | -            | -   | 13  | -             | 16  | -              | 19  | ns |
| Input Capacitance                               | C <sub>I</sub>                      | -                     |                     | See Figure 3 |     |     |               |     |                | pF  |    |
| Power Dissipation Capacitance (Notes 2, 3)      | C <sub>PD</sub>                     | -                     | 5                   | -            | 14  | -   | -             | -   | -              | -   | pF |

## NOTES:

2. C<sub>PD</sub> is used to determine the dynamic power consumption, per inverter.
3. P<sub>D</sub> = V<sub>CC</sub><sup>2</sup> f<sub>i</sub> (C<sub>PD</sub> + C<sub>L</sub>) where f<sub>i</sub> = input frequency, C<sub>L</sub> = output load capacitance, V<sub>CC</sub> = supply voltage.

**Test Circuits and Waveforms**

FIGURE 1. HC AND HCU TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC

**Typical Performance Curves**

FIGURE 2. TYPICAL INVERTER SUPPLY CURRENT AS FUNCTION OF INPUT VOLTAGE

**Typical Performance Curves** (Continued)

FIGURE 3. INPUT CAPACITANCE AS A FUNCTION OF INPUT VOLTAGE

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------|
| CD74HCU04E       | ACTIVE        | PDIP         | N               | 14   | 25          | Pb-Free (RoHS)          | CU NIPDAU               | N / A for Pkg Type   | -55 to 125   | CD74HCU04E              | Samples |
| CD74HCU04EE4     | ACTIVE        | PDIP         | N               | 14   | 25          | Pb-Free (RoHS)          | CU NIPDAU               | N / A for Pkg Type   | -55 to 125   | CD74HCU04E              | Samples |
| CD74HCU04M       | ACTIVE        | SOIC         | D               | 14   | 50          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -55 to 125   | HCU04M                  | Samples |
| CD74HCU04M96     | ACTIVE        | SOIC         | D               | 14   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -55 to 125   | HCU04M                  | Samples |
| CD74HCU04M96E4   | ACTIVE        | SOIC         | D               | 14   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -55 to 125   | HCU04M                  | Samples |
| CD74HCU04M96G4   | ACTIVE        | SOIC         | D               | 14   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -55 to 125   | HCU04M                  | Samples |
| CD74HCU04MT      | ACTIVE        | SOIC         | D               | 14   | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -55 to 125   | HCU04M                  | Samples |
| CD74HCU04PWR     | ACTIVE        | TSSOP        | PW              | 14   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -55 to 125   | HJU04                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF CD74HCU04 :**

- Automotive: [CD74HCU04-Q1](#)

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |


**TAPE AND REEL INFORMATION**

\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| CD74HCU04M96 | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| CD74HCU04MT  | SOIC         | D               | 14   | 250  | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| CD74HCU04PWR | TSSOP        | PW              | 14   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74HCU04M96 | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| CD74HCU04MT  | SOIC         | D               | 14   | 250  | 367.0       | 367.0      | 38.0        |
| CD74HCU04PWR | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.

 Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.  
E. Reference JEDEC MS-012 variation AB.

E. Reference JEDEC MS-012 variation AB.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-3/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



4040064-3/G 02/11

NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

D. Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)Stencil Openings  
(Note D)

4211284-2/F 12/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |