

| HIGH PERFORMANCE                                     | 35    | 40    | 45    | 50    |
|------------------------------------------------------|-------|-------|-------|-------|
| Max. RAS Access Time, (t <sub>RAC</sub> )            | 35 ns | 40 ns | 45 ns | 50 ns |
| Max. Column Address Access Time, (t <sub>CAA</sub> ) | 18 ns | 20 ns | 22 ns | 24 ns |
| Min. Fast Page Mode Cycle Time, (t <sub>PC</sub> )   | 21 ns | 23 ns | 25 ns | 28 ns |
| Min. Read/Write Cycle Time, (t <sub>RC</sub> )       | 70 ns | 75 ns | 80 ns | 90 ns |

**Features**

- 256K x 8-bit organization
- Fast Page Mode for a sustained data rate of 47 MHz
- RAS access time: 35, 40, 45, 50 ns
- Low power dissipation
- Read-Modify-Write, RAS-Only Refresh, CAS-Before-RAS Refresh capability
- Refresh Interval: 512 cycles/8 ms
- Single 5V ± 10% Power Supply
- Available in 24-pin 300 mil Plastic DIP, 26/24-pin 300 mil SOJ, and 28-pin TSOP-I packages

**Description**

The V53C8256H is a high speed 262,144 x 8 bit CMOS dynamic random access memory. The V53C8256H offers a combination of features: Fast Page Mode for high data bandwidth, fast usable speed, CMOS standby current.

All inputs and outputs are TTL compatible. Input and output capacitances are significantly lowered to allow increased system performance. Fast Page Mode operation allows random access of up to 512 (x8) bits within a row with cycle times as short as 21 ns. Because of static circuitry, the CAS clock is not in the critical timing path. The flow-through column address latches allow address pipelining while relaxing many critical system timing requirements for fast usable speed. These features make the V53C8256H ideally suited for graphics, digital signal processing and high performance computing systems.

**Device Usage Chart**

| Operating Temperature Range | Package Outline |   |   | Access Time (ns) |    |    | Power Std. | Temperature Mark |
|-----------------------------|-----------------|---|---|------------------|----|----|------------|------------------|
|                             | P               | K | T | 50               | 60 | 70 |            |                  |
| 0°C to 70 °C                | •               | • | • | •                | •  | •  | •          | Blank            |

| V                  | 5           | 3                | C | 8 | 2 | 5 | 6 | H | FAMILY | DEVICE | PKG             | SPEED<br>( $t_{RAC}$ ) | TEMP. | PWR. | BLANK                                                |
|--------------------|-------------|------------------|---|---|---|---|---|---|--------|--------|-----------------|------------------------|-------|------|------------------------------------------------------|
|                    |             |                  |   |   |   |   |   |   |        |        | P (PLASTIC DIP) |                        |       |      | BLANK (0°C to 70°C)                                  |
|                    |             |                  |   |   |   |   |   |   |        |        | K (SOJ)         |                        |       |      | BLANK (NORMAL)                                       |
|                    |             |                  |   |   |   |   |   |   |        |        | T (TSOP-I)      |                        |       |      | 35 (35 ns)<br>40 (40 ns)<br>45 (45 ns)<br>50 (50 ns) |
|                    |             |                  |   |   |   |   |   |   |        |        |                 |                        |       |      | 8256H-01                                             |
| <b>Description</b> | <b>Pkg.</b> | <b>Pin Count</b> |   |   |   |   |   |   |        |        |                 |                        |       |      |                                                      |
| Plastic DIP        | P           | 24               |   |   |   |   |   |   |        |        |                 |                        |       |      |                                                      |
| SOJ                | K           | 26/24            |   |   |   |   |   |   |        |        |                 |                        |       |      |                                                      |
| TSOP-I             | T           | 28               |   |   |   |   |   |   |        |        |                 |                        |       |      |                                                      |

**24-Pin Plastic DIP  
PIN CONFIGURATION  
Top View**



**26/24-Pin SOJ  
PIN CONFIGURATION  
Top View**



**28-Pin TSOP-I  
PIN CONFIGURATION  
Top View**

**Pin Names**

|               |                       |
|---------------|-----------------------|
| $A_0-A_8$     | Address Inputs        |
| $RAS$         | Row Address Strobe    |
| $CAS$         | Column Address Strobe |
| $WE$          | Write Enable          |
| $OE$          | Output Enable         |
| $I/O_1-I/O_8$ | Data Input, Output    |
| $V_{DD}$      | +5V Supply            |
| $V_{SS}$      | 0V Supply             |
| NC            | No Connect            |

**Absolute Maximum Ratings\***

## Ambient Temperature

Under Bias .....  $-10^{\circ}\text{C}$  to  $+80^{\circ}\text{C}$   
 Storage Temperature (plastic) .....  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$   
 Voltage Relative to  $V_{\text{SS}}$  .....  $-1.0\text{V}$  to  $+7.0\text{V}$   
 Data Output Current .....  $50\text{ mA}$   
 Power Dissipation .....  $1.0\text{ W}$

\*Note: Operation above Absolute Maximum Ratings can adversely affect device reliability.

**Capacitance\***

$T_A = 25^{\circ}\text{C}$ ,  $V_{\text{DD}} = 5\text{ V} \pm 10\%$ ,  $V_{\text{SS}} = 0\text{ V}$

| Symbol           | Parameter                                                                                           | Min. | Max. | Unit |
|------------------|-----------------------------------------------------------------------------------------------------|------|------|------|
| $C_{\text{IN}1}$ | Address Input                                                                                       | 3    | 4    | pF   |
| $C_{\text{IN}2}$ | $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , $\overline{\text{OE}}$ | 4    | 5    | pF   |
| $C_{\text{OUT}}$ | Data Input/Output                                                                                   | 5    | 7    | pF   |

\*Note: Capacitance is sampled and not 100% tested.

**Block Diagram**

**DC and Operating Characteristics (1-2)** $T_A = 0^\circ\text{C}$  to  $70^\circ\text{C}$ ,  $V_{CC} = 5 \text{ V} \pm 10\%$ ,  $V_{SS} = 0 \text{ V}$ , unless otherwise specified.

| Symbol    | Parameter                                         | Access Time | V53C8256H |      |              | Unit          | Test Conditions                                                                                                                  | Notes |
|-----------|---------------------------------------------------|-------------|-----------|------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------|-------|
|           |                                                   |             | Min.      | Typ. | Max.         |               |                                                                                                                                  |       |
| $I_{LI}$  | Input Leakage Current (any input pin)             |             | -10       |      | 10           | $\mu\text{A}$ | $V_{SS} \leq V_{IN} \leq V_{CC}$                                                                                                 |       |
| $I_{LO}$  | Output Leakage Current (for High-Z State)         |             | -10       |      | 10           | $\mu\text{A}$ | $V_{SS} \leq V_{OUT} \leq V_{CC}$<br>$\overline{RAS}, \overline{CAS}$ at $V_{IH}$                                                |       |
| $I_{CC1}$ | $V_{CC}$ Supply Current, Operating                | 35          |           |      | 160          | $\text{mA}$   | $t_{RC} = t_{RC}$ (min.)                                                                                                         | 1, 2  |
|           |                                                   | 40          |           |      | 150          |               |                                                                                                                                  |       |
|           |                                                   | 45          |           |      | 145          |               |                                                                                                                                  |       |
|           |                                                   | 50          |           |      | 135          |               |                                                                                                                                  |       |
| $I_{CC2}$ | $V_{CC}$ Supply Current, TTL Standby              |             |           |      | 4            | $\text{mA}$   | $\overline{RAS}, \overline{CAS}$ at $V_{IH}$<br>other inputs $\geq V_{SS}$                                                       |       |
| $I_{CC3}$ | $V_{CC}$ Supply Current, RAS-Only Refresh         | 35          |           |      | 160          | $\text{mA}$   | $t_{RC} = t_{RC}$ (min.)                                                                                                         | 2     |
|           |                                                   | 40          |           |      | 150          |               |                                                                                                                                  |       |
|           |                                                   | 45          |           |      | 145          |               |                                                                                                                                  |       |
|           |                                                   | 50          |           |      | 135          |               |                                                                                                                                  |       |
| $I_{CC4}$ | $V_{CC}$ Supply Current, Fast Page Mode Operation | 35          |           |      | 95           | $\text{mA}$   | Minimum Cycle                                                                                                                    | 1, 2  |
|           |                                                   | 40          |           |      | 90           |               |                                                                                                                                  |       |
|           |                                                   | 45          |           |      | 85           |               |                                                                                                                                  |       |
|           |                                                   | 50          |           |      | 80           |               |                                                                                                                                  |       |
| $I_{CC5}$ | $V_{CC}$ Supply Current, Standby, Output Enabled  |             |           |      | 2            | $\text{mA}$   | $\overline{RAS} = V_{IH}, \overline{CAS} = V_{IL},$<br>other inputs $\geq V_{SS}$                                                | 1     |
| $I_{CC6}$ | $V_{CC}$ Supply Current, CMOS Standby             |             |           |      | 1            | $\text{mA}$   | $\overline{RAS} \geq V_{CC} - 0.2 \text{ V},$<br>$\overline{CAS} \geq V_{CC} - 0.2 \text{ V},$<br>All other inputs $\geq V_{SS}$ |       |
| $V_{IL}$  | Input Low Voltage                                 |             | -1        |      | 0.8          | $\text{V}$    |                                                                                                                                  | 3     |
| $V_{IH}$  | Input High Voltage                                |             | 2.4       |      | $V_{CC} + 1$ | $\text{V}$    |                                                                                                                                  | 3     |
| $V_{OL}$  | Output Low Voltage                                |             |           |      | 0.4          | $\text{V}$    | $I_{OL} = 4.2 \text{ mA}$                                                                                                        |       |
| $V_{OH}$  | Output High Voltage                               |             | 2.4       |      |              | $\text{V}$    | $I_{OH} = -5 \text{ mA}$                                                                                                         |       |

**AC Characteristics**

$T_A = 0^\circ\text{C}$  to  $70^\circ\text{C}$ ,  $V_{CC} = 5 \text{ V} \pm 10\%$ ,  $V_{SS} = 0\text{V}$  unless otherwise noted  
AC Test conditions, input pulse levels 0 to 3V

| #  | JEDEC Symbol    | Symbol       | Parameter                                                                   | 35   |      | 40   |      | 45   |      | 50   |      | Unit | Notes    |
|----|-----------------|--------------|-----------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|----------|
|    |                 |              |                                                                             | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |      |          |
| 1  | $t_{RL1RH1}$    | $t_{RAS}$    | RAS Pulse Width                                                             | 35   | 75K  | 40   | 75K  | 45   | 75K  | 50   | 75K  | ns   |          |
| 2  | $t_{RL2RL2}$    | $t_{RC}$     | Read or Write Cycle Time                                                    | 70   |      | 75   |      | 80   |      | 90   |      | ns   |          |
| 3  | $t_{RH2RL2}$    | $t_{RP}$     | RAS Precharge Time                                                          | 25   |      | 25   |      | 25   |      | 30   |      | ns   |          |
| 4  | $t_{RL1CH1}$    | $t_{CSH}$    | $\overline{\text{CAS}}$ Hold Time                                           | 35   |      | 40   |      | 45   |      | 50   |      | ns   |          |
| 5  | $t_{CL1CH1}$    | $t_{CAS}$    | CAS Pulse Width                                                             | 12   |      | 12   |      | 13   |      | 14   |      | ns   |          |
| 6  | $t_{RL1CL1}$    | $t_{RCD}$    | $\overline{\text{RAS}}$ to $\overline{\text{CAS}}$ Delay                    | 16   | 23   | 17   | 28   | 18   | 32   | 19   | 36   | ns   |          |
| 7  | $t_{WH2CL2}$    | $t_{RCS}$    | Read Command Setup Time                                                     | 0    |      | 0    |      | 0    |      | 0    |      | ns   | 4        |
| 8  | $t_{AVRL2}$     | $t_{ASR}$    | Row Address Setup Time                                                      | 0    |      | 0    |      | 0    |      | 0    |      | ns   |          |
| 9  | $t_{RL1AX}$     | $t_{RAH}$    | Row Address Hold Time                                                       | 6    |      | 7    |      | 8    |      | 9    |      | ns   |          |
| 10 | $t_{AVCL2}$     | $t_{ASC}$    | Column Address Setup Time                                                   | 0    |      | 0    |      | 0    |      | 0    |      | ns   |          |
| 11 | $t_{CL1AX}$     | $t_{CAH}$    | Column Address Hold Time                                                    | 4    |      | 5    |      | 6    |      | 7    |      | ns   |          |
| 12 | $t_{CL1RH1(R)}$ | $t_{RSH(R)}$ | $\overline{\text{RAS}}$ Hold Time (Read Cycle)                              | 12   |      | 12   |      | 13   |      | 14   |      | ns   |          |
| 13 | $t_{CH2RL2}$    | $t_{CRP}$    | $\overline{\text{CAS}}$ to $\overline{\text{RAS}}$ Precharge Time           | 5    |      | 5    |      | 5    |      | 5    |      | ns   |          |
| 14 | $t_{CH2WX}$     | $t_{RCH}$    | Read Command Hold Time Referenced to $\overline{\text{CAS}}$                | 0    |      | 0    |      | 0    |      | 0    |      | ns   | 5        |
| 15 | $t_{RH2WX}$     | $t_{RRH}$    | Read Command Hold Time Referenced to $\overline{\text{RAS}}$                | 0    |      | 0    |      | 0    |      | 0    |      | ns   | 5        |
| 16 | $t_{OEL1RH2}$   | $t_{ROH}$    | $\overline{\text{RAS}}$ Hold Time Referenced to $\overline{\text{OE}}$      | 8    |      | 8    |      | 9    |      | 10   |      | ns   |          |
| 17 | $t_{GL1QV}$     | $t_{OAC}$    | Access Time from $\overline{\text{OE}}$                                     |      | 12   |      | 12   |      | 13   |      | 14   | ns   |          |
| 18 | $t_{CL1QV}$     | $t_{CAC}$    | Access Time from $\overline{\text{CAS}}$                                    |      | 12   |      | 12   |      | 13   |      | 14   | ns   | 6, 7     |
| 19 | $t_{RL1QV}$     | $t_{RAC}$    | Access Time from $\overline{\text{RAS}}$                                    |      | 35   |      | 40   |      | 45   |      | 50   | ns   | 6, 8, 9  |
| 20 | $t_{AVQV}$      | $t_{CAA}$    | Access Time from Column Address                                             |      | 18   |      | 20   |      | 22   |      | 24   | ns   | 6, 7, 10 |
| 21 | $t_{CL1QX}$     | $t_{LZ}$     | $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ to Low-Z Output           | 0    |      | 0    |      | 0    |      | 0    |      | ns   | 16       |
| 22 | $t_{CH2QZ}$     | $t_{HZ}$     | $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ to High-Z Output          | 0    | 6    | 0    | 6    | 0    | 7    | 0    | 8    | ns   | 16       |
| 23 | $t_{RL1AX}$     | $t_{AR}$     | Column Address Hold Time from $\overline{\text{RAS}}$                       | 28   |      | 30   |      | 35   |      | 40   |      | ns   |          |
| 24 | $t_{RL1AV}$     | $t_{RAD}$    | $\overline{\text{RAS}}$ to Column Address Delay Time                        | 11   | 17   | 12   | 20   | 13   | 23   | 14   | 26   | ns   | 11       |
| 25 | $t_{CL1RH1(W)}$ | $t_{RSH(W)}$ | $\overline{\text{RAS}}$ or $\overline{\text{CAS}}$ Hold Time in Write Cycle | 12   |      | 12   |      | 13   |      | 14   |      | ns   |          |
| 26 | $t_{WL1CH1}$    | $t_{CWL}$    | Write Command to $\overline{\text{CAS}}$ Lead Time                          | 12   |      | 12   |      | 13   |      | 14   |      | ns   |          |
| 27 | $t_{WL1CL2}$    | $t_{WCS}$    | Write Command Setup Time                                                    | 0    |      | 0    |      | 0    |      | 0    |      | ns   | 12, 13   |
| 28 | $t_{CL1WH1}$    | $t_{WCH}$    | Write Command Hold Time                                                     | 5    |      | 5    |      | 6    |      | 7    |      | ns   |          |

## AC Characteristics (Cont'd)

| #  | JEDEC Symbol          | Symbol    | Parameter                                                                         | 35   |      | 40   |      | 45   |      | 50   |      | Unit | Notes |
|----|-----------------------|-----------|-----------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|-------|
|    |                       |           |                                                                                   | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |      |       |
| 29 | $t_{WL1WH1}$          | $t_{WP}$  | Write Pulse Width                                                                 | 5    |      | 5    |      | 6    |      | 7    |      | ns   |       |
| 30 | $t_{RL1WH1}$          | $t_{WCR}$ | Write Command Hold Time from $\overline{RAS}$                                     | 28   |      | 30   |      | 35   |      | 40   |      | ns   |       |
| 31 | $t_{WL1RH1}$          | $t_{RWL}$ | Write Command to $\overline{RAS}$ Lead Time                                       | 12   |      | 12   |      | 13   |      | 14   |      | ns   |       |
| 32 | $t_{DVWL2}$           | $t_{DS}$  | Data in Setup Time                                                                | 0    |      | 0    |      | 0    |      | 0    |      | ns   | 14    |
| 33 | $t_{WL1DX}$           | $t_{DH}$  | Data in Hold Time                                                                 | 4    |      | 5    |      | 6    |      | 7    |      | ns   | 14    |
| 34 | $t_{WL1GL2}$          | $t_{WOH}$ | Write to $\overline{OE}$ Hold Time                                                | 5    |      | 6    |      | 7    |      | 8    |      | ns   | 14    |
| 35 | $t_{GH2DX}$           | $t_{OED}$ | $\overline{OE}$ to Data Delay Time                                                | 5    |      | 6    |      | 7    |      | 8    |      | ns   | 14    |
| 36 | $t_{RL2RL2}$<br>(RMW) | $t_{RWC}$ | Read-Modify-Write Cycle Time                                                      | 105  |      | 110  |      | 115  |      | 130  |      | ns   |       |
| 37 | $t_{RL1RH1}$<br>(RMW) | $t_{RRW}$ | Read-Modify-Write Cycle $\overline{RAS}$ Pulse Width                              | 70   |      | 75   |      | 80   |      | 87   |      | ns   |       |
| 38 | $t_{CL1WL2}$          | $t_{CWD}$ | $\overline{CAS}$ to $\overline{WE}$ Delay                                         | 28   |      | 30   |      | 32   |      | 34   |      | ns   | 12    |
| 39 | $t_{RL1WL2}$          | $t_{RWD}$ | $\overline{RAS}$ to $\overline{WE}$ Delay in Read-Modify-Write Cycle              | 54   |      | 58   |      | 62   |      | 68   |      | ns   | 12    |
| 40 | $t_{CL1CH1}$          | $t_{CRW}$ | $\overline{CAS}$ Pulse Width (RMW)                                                | 46   |      | 48   |      | 50   |      | 52   |      | ns   |       |
| 41 | $t_{AVWL2}$           | $t_{AWD}$ | Col. Address to $\overline{WE}$ Delay                                             | 35   |      | 38   |      | 41   |      | 42   |      | ns   | 12    |
| 42 | $t_{CL2CL2}$          | $t_{PC}$  | Fast Page Mode                                                                    | 21   |      | 23   |      | 25   |      | 28   |      | ns   |       |
|    |                       |           | Read or Write Cycle Time                                                          |      |      |      |      |      |      |      |      |      |       |
| 43 | $t_{CH2CL2}$          | $t_{CP}$  | CAS Precharge Time                                                                | 4    |      | 5    |      | 6    |      | 7    |      | ns   |       |
| 44 | $t_{AVRH1}$           | $t_{CAR}$ | Column Address to $\overline{RAS}$ Setup Time                                     | 18   |      | 20   |      | 22   |      | 24   |      | ns   |       |
| 45 | $t_{CH2QV}$           | $t_{CAP}$ | Access Time from Column Precharge                                                 |      | 20   |      | 22   |      | 24   |      | 27   | ns   | 7     |
| 46 | $t_{RL1DX}$           | $t_{DHR}$ | Data in Hold Time Referenced to $\overline{RAS}$                                  | 28   |      | 30   |      | 35   |      | 40   |      | ns   |       |
| 47 | $t_{CL1RL2}$          | $t_{CSR}$ | $\overline{CAS}$ Setup Time<br>$\overline{CAS}$ -before- $\overline{RAS}$ Refresh | 10   |      | 10   |      | 10   |      | 10   |      | ns   |       |
| 48 | $t_{RH2CL2}$          | $t_{RPC}$ | $\overline{RAS}$ to $\overline{CAS}$ Precharge Time                               | 0    |      | 0    |      | 0    |      | 0    |      | ns   |       |
| 49 | $t_{RL1CH1}$          | $t_{CHR}$ | $\overline{CAS}$ Hold Time<br>$\overline{CAS}$ -before- $\overline{RAS}$ Refresh  | 8    |      | 8    |      | 10   |      | 12   |      | ns   |       |
| 50 | $t_{CL2CL2}$<br>(RMW) | $t_{PCM}$ | Fast Page Mode Read-Modify-Write Cycle Time                                       | 58   |      | 60   |      | 65   |      | 70   |      | ns   |       |
|    | $t_T$                 | $t_T$     | Transition Time (Rise and Fall)                                                   | 3    | 50   | 3    | 50   | 3    | 50   | 3    | 50   | ns   | 15    |
|    |                       | $t_{REF}$ | Refresh Interval (512 Cycles)                                                     |      | 8    |      | 8    |      | 8    |      | 8    | ms   | 17    |

**Notes:**

1.  $I_{CC}$  is dependent on output loading when the device output is selected. Specified  $I_{CC}$  (max.) is measured with the output open.
2.  $I_{CC}$  is dependent upon the number of address transitions. Specified  $I_{CC}$  (max.) is measured with a maximum of two transitions per address cycle in Fast Page Mode.
3. Specified  $V_{IL}$  (min.) is steady state operating. During transitions,  $V_{IL}$  (min.) may undershoot to  $-1.0$  V for a period not to exceed 20 ns. All AC parameters are measured with  $V_{IL}$  (min.)  $\geq V_{SS}$  and  $V_{IH}$  (max.)  $\leq V_{CC}$ .
4.  $t_{RCD}$  (max.) is specified for reference only. Operation within  $t_{RCD}$  (max.) limits insures that  $t_{RAC}$  (max.) and  $t_{CAA}$  (max.) can be met. If  $t_{RCD}$  is greater than the specified  $t_{RCD}$  (max.), the access time is controlled by  $t_{CAA}$  and  $t_{CAC}$ .
5. Either  $t_{RRH}$  or  $t_{RCH}$  must be satisfied for a Read Cycle to occur.
6. Measured with a load equivalent to two TTL inputs and 50 pF.
7. Access time is determined by the longest of  $t_{CAA}$ ,  $t_{CAC}$  and  $t_{CAP}$ .
8. Assumes that  $t_{RAD} \leq t_{RAD}$  (max.). If  $t_{RAD}$  is greater than  $t_{RAD}$  (max.),  $t_{RAC}$  will increase by the amount that  $t_{RAD}$  exceeds  $t_{RAD}$  (max.).
9. Assumes that  $t_{RCD} \leq t_{RCD}$  (max.). If  $t_{RCD}$  is greater than  $t_{RCD}$  (max.),  $t_{RAC}$  will increase by the amount that  $t_{RCD}$  exceeds  $t_{RCD}$  (max.).
10. Assumes that  $t_{RAD} \geq t_{RAD}$  (max.).
11. Operation within the  $t_{RAD}$  (max.) limit ensures that  $t_{RAC}$  (max.) can be met.  $t_{RAD}$  (max.) is specified as a reference point only. If  $t_{RAD}$  is greater than the specified  $t_{RAD}$  (max.) limit, the access time is controlled by  $t_{CAA}$  and  $t_{CAC}$ .
12.  $t_{WCS}$ ,  $t_{RWD}$ ,  $t_{AWD}$  and  $t_{CWD}$  are not restrictive operating parameters.
13.  $t_{WCS}$  (min.) must be satisfied in an Early Write Cycle.
14.  $t_{DS}$  and  $t_{DH}$  are referenced to the latter occurrence of  $\overline{CAS}$  or  $\overline{WE}$ .
15.  $t_T$  is measured between  $V_{IH}$  (min.) and  $V_{IL}$  (max.). AC-measurements assume  $t_T = 3$  ns.
16. Assumes a three-state test load (5 pF and a 380 Ohm Thevenin equivalent).
17. An initial 200  $\mu$ s pause and 8  $\overline{RAS}$ -containing cycles are required when exiting an extended period of bias without clocks. An extended period of time without clocks is defined as one that exceeds the specified Refresh Interval.

## Waveforms of Read Cycle



## Waveforms of Early Write Cycle



**Waveforms of Write Cycle ( $\overline{OE}$  Controlled Write)****Waveforms of Read-Modify-Write Cycle**

Don't Care    Undefined

## **Waveforms of Fast Page Mode Read Cycle**



## **Waveforms of Fast Page Mode Write Cycle**



 Don't Care       Undefined

## Waveforms of Fast Page Mode Read-Write Cycle



## Waveforms of RAS Only Refresh Cycle

NOTE:  $\overline{WE}$ ,  $\overline{OE}$  = Don't care

Waveforms of CAS-before-RAS Refresh Counter Test Cycle

8256H-14

Waveforms of CAS-before-RAS Refresh Cycle

8256H-15

NOTE:  $\overline{WE}$ ,  $\overline{OE}$ ,  $A_0-A_7$  = Don't care

**Waveforms of Hidden Refresh Cycle (Read)**

8256H-16

**Waveforms of Hidden Refresh Cycle (Write)**

8256H-17

### **Functional Description**

The V53C8256H is a CMOS dynamic RAM optimized for high data bandwidth, low power applications. It is functionally similar to a traditional dynamic RAM. The V53C8256H reads and writes data by multiplexing an 18-bit address into a 9-bit row and a 9-bit column address. The row address is latched by the Row Address Strobe (RAS). The column address "flows through" an internal address buffer and is latched by the Column Address Strobe (CAS). Because access time is primarily dependent on a valid column address rather than the precise time that the CAS edge occurs, the delay time from RAS to CAS has little effect on the access time.

### **Memory Cycle**

A memory cycle is initiated by bringing RAS low. Any memory cycle, once initiated, must not be ended or aborted before the minimum  $t_{RAS}$  time has expired. This ensures proper device operation and data integrity. A new cycle must not be initiated until the minimum precharge time  $t_{RP}/t_{CP}$  has elapsed.

### **Read Cycle**

A Read cycle is performed by holding the Write Enable (WE) signal High during a RAS/CAS operation. The column address must be held for a minimum specified by  $t_{AR}$ . Data Out becomes valid only when  $t_{OAC}$ ,  $t_{RAC}$ ,  $t_{CAA}$  and  $t_{CAC}$  are all satisfied. As a result, the access time is dependent on the timing relationships between these parameters. For example, the access time is limited by  $t_{CAA}$  when  $t_{RAC}$ ,  $t_{CAC}$  and  $t_{OAC}$  are all satisfied.

### **Write Cycle**

A Write Cycle is performed by taking WE and CAS low during a RAS operation. The column address is latched by CAS. The Write Cycle can be WE controlled or CAS controlled depending on whether WE or CAS falls later. Consequently, the input data must be valid at or before the falling edge of WE or CAS, whichever occurs last. In the CAS-controlled Write Cycle, when the leading edge of WE occurs prior to the CAS low transition, the I/O data pins will be in the High-Z state at the beginning of the Write function. Ending the Write with RAS or CAS will maintain the output in the High-Z state.

In the WE controlled Write Cycle, OE must be in the high state and  $t_{OED}$  must be satisfied.

### **Refresh Cycle**

To retain data, 512 Refresh Cycles are required in each 8 ms period. There are two ways to refresh the memory:

1. By clocking each of the 512 row addresses ( $A_0$  through  $A_8$ ) with  $\overline{RAS}$  at least once every 8 ms. Any Read, Write, Read-Modify-Write or  $\overline{RAS}$ -only cycle refreshes the addressed row.
2. Using a  $\overline{CAS}$ -before- $\overline{RAS}$  Refresh Cycle. If  $\overline{CAS}$  makes a transition from low to high to low after the previous cycle and before  $\overline{RAS}$  falls,  $\overline{CAS}$ -before- $\overline{RAS}$  refresh is activated. The V53C8256H uses the output of an internal 9-bit counter as the source of row addresses and ignore external address inputs.

$\overline{CAS}$ -before- $\overline{RAS}$  is a "refresh-only" mode and no data access or device selection is allowed. Thus, the output remains in the High-Z state during the cycle. A  $\overline{CAS}$ -before- $\overline{RAS}$  counter test mode is provided to ensure reliable operation of the internal refresh counter.

### **Fast Page Mode Operation**

Fast Page Mode operation permits all 512 columns within a selected row of the device to be randomly accessed at a high data rate. Maintaining RAS low while performing successive CAS cycles retains the row address internally and eliminates the need to reapply it for each cycle. The column address buffer acts as a transparent or flow-through latch while CAS is high. Thus, access begins from the occurrence of a valid column address rather than from the falling edge of CAS, eliminating  $t_{ASC}$  and  $t_T$  from the critical timing path. CAS latches the address into the column address buffer and acts as an output enable. During Fast Page Mode operation, Read, Write, Read-Modify-Write or Read-Write-Read cycles are possible at random addresses within a row. Following the initial entry cycle into Fast Page Mode, access is  $t_{CAA}$  or  $t_{CAP}$  controlled. If the column address is valid prior to the rising edge of CAS, the access time is referenced to the CAS rising edge and is specified by  $t_{CAP}$ . If the column address is valid after the rising CAS edge, access is timed from the occurrence of a valid address and is specified by  $t_{CAA}$ . In both cases, the falling edge of CAS latches the address and enables the output.

Fast Page Mode provides a sustained data rate of 47 MHz for applications that require high data rates such as bit-mapped graphics or high-speed signal processing. The following equation can be used to calculate the maximum data rate:

$$\text{Data Rate} = \frac{512}{t_{RC} + 511 \times t_{PC}}$$

### **Data Output Operation**

The V53C8256H Input/Output is controlled by  $\overline{OE}$ ,  $\overline{CAS}$ ,  $\overline{WE}$  and  $\overline{RAS}$ . A  $\overline{RAS}$  low transition enables the transfer of data to and from the selected row address in the Memory Array. A  $\overline{RAS}$  high transition disables data transfer and latches the output data if the output is enabled. After a memory cycle is initiated with a  $\overline{RAS}$  low transition, a  $\overline{CAS}$  low transition or  $\overline{CAS}$  low level enables the internal I/O path. A  $\overline{CAS}$  high transition or a  $CAS$  high level disables the I/O path and the output driver if it is enabled. A  $\overline{CAS}$  low transition while  $\overline{RAS}$  is high has no effect on the I/O data path or on the output drivers. The output drivers, when otherwise enabled, can be disabled by holding  $\overline{OE}$  high. The  $\overline{OE}$  signal has no effect on any data stored in the output latches. A  $\overline{WE}$  low level can also disable the output drivers when  $\overline{CAS}$  is low. During a Write cycle, if  $\overline{WE}$  goes low at a time in relationship to  $\overline{CAS}$  that would normally cause the outputs to be active, it is necessary to use  $OE$  to disable the output drivers prior to the  $\overline{WE}$  low transition to allow Data In Setup Time ( $t_{DS}$ ) to be satisfied.

### **Power-On**

After application of the  $V_{DD}$  supply, an initial pause of 200  $\mu s$  is required followed by a minimum of 8 initialization cycles (any combination of cycles containing a  $\overline{RAS}$  clock). Eight initialization cycles are required after extended periods of bias without clocks (greater than the Refresh Interval).

During Power-On, the  $V_{DD}$  current requirement of the V53C8256H is dependent on the input levels of  $\overline{RAS}$  and  $\overline{CAS}$ . If  $\overline{RAS}$  is low during Power-On, the device will go into an active cycle and  $I_{DD}$  will exhibit current transients. It is recommended that  $\overline{RAS}$  and  $\overline{CAS}$  track with  $V_{DD}$  or be held at a valid  $V_{IH}$  during Power-On to avoid current surges.

**Table 1. V53C8256H Data Output**  
Operation for Various Cycle Types

| Cycle Type                               | I/O State                                                         |
|------------------------------------------|-------------------------------------------------------------------|
| Read Cycles                              | Data from Addressed Memory Cell                                   |
| CAS-Controlled Write Cycle (Early Write) | High-Z                                                            |
| WE-Controlled Write Cycle (Late Write)   | $\overline{OE}$ Controlled.<br>High $\overline{OE}$ = High-Z I/Os |
| Read-Modify-Write Cycles                 | Data from Addressed Memory Cell                                   |
| Fast Page Mode Read Cycle                | Data from Addressed Memory Cell                                   |
| Fast Page Mode Write Cycle (Early Write) | High-Z                                                            |
| Fast Page Mode Read-Modify-Write Cycle   | Data from Addressed Memory Cell                                   |
| RAS-only Refresh                         | High-Z                                                            |
| CAS-before-RAS Refresh Cycle             | Data remains as in previous cycle                                 |
| CAS-only Cycles                          | High-Z                                                            |

**Package Diagrams****24-Pin 300 mil PDIP****26/24-Pin 300 mil SOJ**

## 28-Pin TSOP-I



**U.S.A.**

3910 NORTH FIRST STREET  
SAN JOSE, CA 95134  
PHONE: 408-433-6000  
FAX: 408-433-0185

**TAIWAN**

7F, NO. 102  
MIN-CHUAN E. ROAD, SEC. 3  
TAIPEI  
PHONE: 011-886-2-545-1213  
FAX: 011-886-2-545-1209

**JAPAN**

RM.302 ANNEX-G  
HIGASHI-NAKANO  
NAKANO-KU, TOKYO 164  
PHONE: 011-81-03-3365-2851  
FAX: 011-81-03-3365-2836

**HONG KONG**

19 DAI FU STREET  
TAIPO INDUSTRIAL ESTATE  
TAIPO, NT, HONG KONG  
PHONE: 011-852-665-4883  
FAX: 011-852-664-7535

1 CREATION ROAD I  
SCIENCE BASED IND. PARK  
HSIN CHU, TAIWAN, R.O.C.  
PHONE: 011-886-35-783344  
FAX: 011-886-35-792838

**U.S. SALES OFFICES****NORTHWESTERN**

3910 NORTH FIRST STREET  
SAN JOSE, CA 95134  
PHONE: 408-433-6000  
FAX: 408-433-0185

**SOUTHWESTERN**

SUITE 200  
5150 E. PACIFIC COAST HWY.  
LONG BEACH, CA 90804  
PHONE: 310-498-3314  
FAX: 310-597-2174

**CENTRAL & SOUTHEASTERN**

604 FIELDWOOD CIRCLE  
RICHARDSON, TX 75081  
PHONE: 972-690-1402  
FAX: 972-690-0341

**NORTHEASTERN**

SUITE 436  
20 TRAFALGAR SQUARE  
NASHUA, NH 03063  
PHONE: 603-889-4393  
FAX: 603-889-9347

The information in this document is subject to change without notice.

MOSEL VITELIC makes no commitment to update or keep current the information contained in this document. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of MOSEL-VITELIC.

MOSEL VITELIC subjects its products to normal quality control sampling techniques which are intended to provide an assurance of high quality products suitable for usual commercial applications. MOSEL VITELIC does not do testing appropriate to provide 100% product quality assurance and does not assume any liability for consequential or incidental arising from any use of its products. If such products are to be used in applications in which personal injury might occur from failure, purchaser must do its own quality assurance testing appropriate to such applications.