











LM48560

SNAS513F - AUGUST 2011 - REVISED NOVEMBER 2015

# LM48560 Boomer™ Audio Power Amplifier Series High Voltage Class H Ceramic Speaker **Driver With Automatic Level Control**

#### **Features**

- Class H Topology
- Integrated Boost Converter
- Bridge-Tied Load (BTL) Output
- Selectable Differential Inputs
- Selectable Control Interfaces
  - (Hardware or Software mode)
- I<sup>2</sup>C Programmable ALC
- Low Supply Current
- Minimum External Components
- Micro-Power Shutdown
- Available in Space-Saving DSBGA Package
- **Key Specifications:** 
  - Output Voltage at  $V_{DD} = 3.6 \text{ V}$ ,  $R_L = 1.5 \mu F + 10 \Omega$ , THD+N ≤ 1%
    - 30 V<sub>P-P</sub> (Typical)
  - Quiescent Power Supply Current at 3.6 V (ALC Enabled)
    - 4 mA (Typical)
  - Power Dissipation at 25 V<sub>P-P</sub>, 1 W (Typical)
  - Shutdown Current, 0.1 µA (Typical)

# **Applications**

- **Touch Screen Smart Phones**
- **Tablet PCs**
- Portable Electronic Devices
- MP3 Players

# 3 Description

The LM48560 device is a high voltage, high efficiency, Class H driver for ceramic speakers and piezo actuators. The LM48560 device's Class H architecture offers significant power compared to traditional Class AB amplifiers. The device provides 30 V<sub>P-P</sub> output drive while consuming just 4 mA of quiescent current from a 3.6 V supply.

The LM48560 device features TI's unique automatic level control (ALC) that provides output limiter functionality. The LM48560 device features two fully differential inputs with separate gain settings, and a selectable control interface. In software control mode, the gain control and device modes are configured through the I<sup>2</sup>C interface. In hardware control mode, the gain and input mux are configured through a pair of logic inputs.

The LM48560 device has a low power shutdown mode that reduces quiescent current consumption to 0.1 µA. The LM48560 device is available in an ultrasmall 16-bump DSBGA package (1.97 mm x 1.97 mm).

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| LM48560     | DSBGA (16) | 1.97 mm × 1.97 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Typical Application Circuit**





# **Table of Contents**

| 1 | Features 1                                             | 8.4 Device Functional Modes                         | 13 |
|---|--------------------------------------------------------|-----------------------------------------------------|----|
| 2 | Applications 1                                         | 8.5 Programming                                     | 14 |
| 3 | Description 1                                          | 8.6 Register Maps                                   | 15 |
| 4 | Revision History2                                      | 9 Application and Implementation                    | 17 |
| 5 | Pin Configuration and Functions                        | 9.1 Application Information                         | 17 |
| 6 | Specifications4                                        | 9.2 Typical Application                             | 17 |
| U | 6.1 Absolute Maximum Ratings                           | 10 Power Supply Recommendations                     | 20 |
|   | 6.2 ESD Ratings                                        | 11 Layout                                           |    |
|   | 6.3 Recommended Operating Conditions                   | 11.1 Layout Guidelines                              |    |
|   | 6.4 Electrical Characteristics V <sub>DD</sub> = 3.6 V | 11.2 Layout Example                                 |    |
|   | 6.5 I <sup>2</sup> C Interface Characteristics         | 12 Device and Documentation Support                 |    |
|   | 6.6 Typical Characteristics                            | 12.1 Community Resources                            |    |
| 7 | Parameter Measurement Information                      | 12.2 Trademarks                                     | 21 |
| 8 | Detailed Description11                                 | 12.3 Electrostatic Discharge Caution                |    |
| 0 | 8.1 Overview                                           | 12.4 Glossary                                       | 21 |
|   | 8.2 Functional Block Diagram11                         | 13 Mechanical, Packaging, and Orderable Information | 21 |
|   | 8.3 Feature Description                                |                                                     |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Rev  | Date       | Description                                                                                                                                                                                                                                                                          |  |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.0  | 08/16/11   | Initial WEB released.                                                                                                                                                                                                                                                                |  |
| 1.01 | 09/21/11   | Input edits under CLASS H OPERATION.                                                                                                                                                                                                                                                 |  |
| 1.02 | 11/01/11   | Edited curves 30150753, 54, 55, 56, and Figure 26 (I <sup>2</sup> C Read Cycle).                                                                                                                                                                                                     |  |
| 1.03 | 11/10/11   | Edited Figure 26.                                                                                                                                                                                                                                                                    |  |
| 1.04 | 07/25/12   | Input texts/limits edits in the EC table.                                                                                                                                                                                                                                            |  |
| 1.05 | 08/22/12   | Edited Table 1 and Table 2.                                                                                                                                                                                                                                                          |  |
| E    | 05/02/2013 | Changed layout of National Data Sheet to TI format.                                                                                                                                                                                                                                  |  |
| F    | 10/21/2015 | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. |  |



# 5 Pin Configuration and Functions





**Pin Functions** 

|     | PIN               | I/O | DESCRIPTION                                                                                                                                       |  |
|-----|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME              | 1/0 | DESCRIPTION                                                                                                                                       |  |
| A1  | OUT+              | 0   | Amplifier Non-Inverting Output                                                                                                                    |  |
| A2  | SGND              | _   | Amplifier Ground                                                                                                                                  |  |
| А3  | IN1-              | 1   | Amplifier Inverting Input 1                                                                                                                       |  |
| A4  | IN1+              | 1   | Amplifier Non-Inverting Input 1                                                                                                                   |  |
| B1  | OUT-              | 0   | Amplifier Inverting Output                                                                                                                        |  |
| B2  | SHDN              | 1   | Active Low Shutdown. Connect $\overline{\text{SHDN}}$ to GND to disable device. Connect $\overline{\text{SHDN}}$ to $V_{DD}$ for normal operation |  |
| В3  | IN2-              | 1   | Amplifier Inverting Input 2                                                                                                                       |  |
| B4  | IN2+              | 1   | Amplifier Non-Inverting Input 2                                                                                                                   |  |
| C1  | V <sub>BST</sub>  | _   | Boost Converter Output                                                                                                                            |  |
| C2  | SW/ <del>HW</del> | I   | Mode Selection Control:<br>$SW/\overline{HW} = 0$ → Hardware Mode<br>$SW/\overline{HW} = 1$ → Software Mode                                       |  |
| С3  | SCL/GAIN          | I   | I <sup>2</sup> C Serial Clock Input (Software Mode) Gain Select Input (Hardware Mode) see (Table 5)                                               |  |
| C4  | SDA/SEL           | I/O | I <sup>2</sup> C Serial Data Input (Software Mode)<br>Amplifier Input Select (Hardware Mode)<br>see (Table 5)                                     |  |
| D1  | SET               | _   | ALC Timing Input                                                                                                                                  |  |
| D2  | $V_{DD}$          | _   | Power Supply                                                                                                                                      |  |
| D3  | SW                |     | Boost Converter Switching Node                                                                                                                    |  |
| D4  | PGND              | _   | Boost Converter Ground                                                                                                                            |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                  | MIN      | MAX                 | UNIT |
|------------------|----------------------------------|----------|---------------------|------|
| $V_{DD}$         | Supply voltage <sup>(2)</sup>    |          | 6                   | V    |
| SW               | Voltage                          |          | 25                  | V    |
| $V_{BST}$        | Voltage                          |          | 21                  | V    |
|                  | Input voltage                    | -0.3     | V <sub>DD</sub> 0.3 | V    |
|                  | Power dissipation <sup>(3)</sup> | Internal | ly limited          |      |
| TJ               | Junction temperature             |          | 150                 | °C   |
| T <sub>stg</sub> | Storage temperature              | -65      | 150                 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2) All voltages are measured with respect to the ground pin, unless otherwise specified.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |
|                    |                         | Machine Model (3)                                                              | ±100  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|          |                                | MIN | NOM MAX | UNIT |
|----------|--------------------------------|-----|---------|------|
| $T_A$    | Operating free-air temperature | -40 | 85      | °C   |
| $V_{DD}$ | Supply voltage                 | 2.7 | 5.5     | ٧    |

<sup>(3)</sup> The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> -T<sub>A</sub>) / θ<sub>JA</sub> or the given in *Absolute Maximum Ratings*, whichever is lower.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(3)</sup> Machine model, applicable std. JESD22-A115-A.



# 6.4 Electrical Characteristics $V_{DD} = 3.6 \text{ V}$

The following specifications apply for R<sub>L</sub> = 1.5  $\mu$ F + 10  $\Omega$ , C<sub>BST</sub> = 1  $\mu$ F, C<sub>IN</sub> = 0.47  $\mu$ F, C<sub>SET</sub> = 100 nF, A<sub>V</sub> = 24 dB unless otherwise specified. Limits apply for T<sub>A</sub> = 25 °C. (1)(2)

|                  | PARAMETER                          | TE                                         | EST CONDITIONS                          | MIN (3) | TYP (4) | MAX <sup>(3)</sup> | UNIT          |
|------------------|------------------------------------|--------------------------------------------|-----------------------------------------|---------|---------|--------------------|---------------|
| $V_{DD}$         | Supply voltage                     |                                            |                                         | 2.7     |         | 5.5                | V             |
|                  |                                    | V <sub>IN</sub> = 0 V, R <sub>L</sub> = ∞  |                                         |         |         |                    |               |
| I <sub>DD</sub>  | Quiescent power supply current     | ALC Enabled                                |                                         |         | 4       | 6                  | mA            |
|                  |                                    | ALC Disabled                               |                                         |         | 3.6     |                    | mA            |
| P <sub>D</sub>   | Power consumption                  | $V_{OUT} = 25 V_{P-P}, f$                  | = 1 kHz                                 |         | 1       |                    | W             |
|                  | 01                                 | Software Mode                              |                                         |         | 2.5     | 4.4                | μA            |
| I <sub>SD</sub>  | Shutdown current                   | Hardware Mode                              |                                         |         | 0.1     | 2                  | μA            |
| T <sub>WU</sub>  | Wake-up time                       | From Shutdown                              |                                         |         | 15      |                    | ms            |
|                  | B                                  | A <sub>V</sub> = 24 V                      |                                         |         | 10      | 90                 | mV            |
| Vos              | Differential output offset voltage | A <sub>V</sub> = 0 dB (Boost               | Disabled)                               |         | 5       | 20                 | mV            |
|                  |                                    |                                            | GAIN = 0                                | 0.5     | 0       | 0.5                |               |
|                  |                                    | IN1                                        | GAIN = 1                                | 5.5     | 6       | 6.5                |               |
|                  | Gain (Hardware Mode)               | IN2                                        | GAIN = 0                                | 23.5    | 24      | 24.5               | dB            |
|                  |                                    |                                            | GAIN = 1                                | 29.5    | 30      | 30.5               |               |
|                  |                                    |                                            | GAIN1 = 0, GAIN0 = 0                    | -0.5    | 0       | 0.5                |               |
|                  |                                    |                                            | GAIN1 = 0, GAIN0 = 1                    | 5.5     | 6       | 6.5                | dB            |
| $A_V$            | Gain (software mode)               | Boost Disabled                             | GAIN1 = 1, GAIN0 = 0                    | 11.5    | 12      | 12.5               |               |
|                  |                                    |                                            | GAIN1 = 1, GAIN0 = 1                    | 17.5    | 18      | 18.5               |               |
|                  |                                    |                                            | GAIN1 = 0, GAIN0 = 0                    | 20.5    | 21      | 21.5               | dB            |
|                  |                                    |                                            | GAIN1 = 0, GAIN0 = 1                    | 23.5    | 24      | 24.5               |               |
|                  |                                    | Boost Enabled                              | GAIN1 = 1, GAIN0 = 0                    | 26.5    | 27      | 27.5               |               |
|                  |                                    |                                            | GAIN1 = 1, GAIN0 = 1                    | 29.5    | 30      | 30.5               |               |
|                  | Gain step size (software mode)     |                                            | 1                                       |         | 3       |                    | dB            |
| R <sub>IN</sub>  |                                    |                                            | 0 dB                                    | 46      | 50      | 58                 |               |
|                  | Input resistance                   | A <sub>V</sub>                             | 30 dB                                   | 46      | 50      | 58                 | kΩ            |
|                  | 1                                  | THD+N = 1%                                 | 1                                       |         |         |                    |               |
| V <sub>OUT</sub> | Output voltage                     |                                            | 200 Hz                                  | 25      | 30      |                    | $V_{P-P}$     |
| 001              | . ,                                | f                                          | 1 kHz                                   | 25      | 30      |                    |               |
| THD+N            | Total harmonic distortion + noise  | V <sub>OUT</sub> = 18 V <sub>P-P</sub> , f | = 1 kHz                                 |         | 0.08%   |                    |               |
|                  |                                    |                                            | mV <sub>P-P</sub> sine, Inputs = AC GND |         |         |                    |               |
| PSRR             | Power supply rejection ratio       | f <sub>RIPPLE</sub> = 217 Hz               | , , , , , , , , , , , , , , , , , , ,   | 55      | 78      |                    | dB            |
|                  | (Figure 22)                        | f <sub>RIPPLE</sub> = 1 kHz                |                                         |         | 76      |                    |               |
|                  |                                    | $V_{CM} = 200 \text{ mV}_{P-P}$            | sine                                    |         |         |                    |               |
| CMRR             | Common mode rejection ratio        | f <sub>RIPPLE</sub> = 217 Hz               |                                         |         | 68      |                    | dB            |
|                  | (Figure 23)                        | f <sub>RIPPLE</sub> = 1k Hz                |                                         |         | 78      |                    | dB            |
|                  |                                    | Boost Disabled, A                          | A-weighted                              |         | 107     |                    | dB            |
| SNR              | Signal-to-noise-ratio              | Boost Enabled A-                           |                                         |         | 98      |                    | dB            |
|                  |                                    | A-weighted                                 | <u> </u>                                |         |         |                    |               |
| ε <sub>OS</sub>  | Output noise                       |                                            | 24 dB                                   |         | 134     |                    |               |
| - 00             | 1                                  | A <sub>V</sub>                             | 0 dB (Boost Disabled)                   |         | 16      |                    | $\mu V_{RMS}$ |
|                  |                                    | 1                                          | o ab (boost bisabica)                   |         | 10      |                    |               |

<sup>(1)</sup> All voltages are measured with respect to the ground pin, unless otherwise specified.

<sup>(2)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

<sup>(3)</sup> Datasheet min/max specification limits are ensured by design, test, or statistical analysis.

<sup>(4)</sup> Typical values represent most likely parametric norms at T<sub>A</sub> = 25 °C, and at the *Recommended Operation Conditions* at the time of product characterization and are not ensured.



# Electrical Characteristics $V_{DD} = 3.6 \text{ V}$ (continued)

The following specifications apply for R<sub>L</sub> = 1.5  $\mu$ F + 10  $\Omega$ , C<sub>BST</sub> = 1  $\mu$ F, C<sub>IN</sub> = 0.47  $\mu$ F, C<sub>SET</sub> = 100 nF, A<sub>V</sub> = 24 dB unless otherwise specified. Limits apply for T<sub>A</sub> = 25 °C. (1)(2)

|                    | PARAMETER                           | TEST CONDITIONS                           | MIN <sup>(3)</sup> | TYP (4) | MAX <sup>(3)</sup> | UNIT |
|--------------------|-------------------------------------|-------------------------------------------|--------------------|---------|--------------------|------|
| T <sub>A</sub>     | Attack time                         | ATK1:ATK0 = 00, C <sub>SET</sub> = 100 nF |                    | 0.83    |                    | ms   |
| $T_{R}$            | Release time                        | RLT1:RLT0 = 00, C <sub>SET</sub> = 100 nF |                    | 0.5     |                    | s    |
| f <sub>SW</sub>    | Boost converter switching frequency |                                           |                    | 2       |                    | MHz  |
| I <sub>LIMIT</sub> | Boost converter current limit       |                                           |                    | 1.5     |                    | Α    |
| $V_{IH}$           | Logic high input threshold          | SHDN                                      | 1.4                |         |                    | V    |
| $V_{IL}$           | Logic low input threshold           | SHDN                                      |                    |         | 0.5                | V    |
| I <sub>IN</sub>    | Input leakage current               | SHDN                                      |                    | 0.1     | 0.2                | μA   |

#### 6.5 I<sup>2</sup>C Interface Characteristics

The following specifications apply for  $R_{PU} = 1 \text{ k}\Omega$  to  $V_{DD}$ ,  $SW/\overline{HW} = 1$  (Software Mode) unless otherwise specified. Limits apply for  $T_{\Delta} = 25 \, ^{\circ}\text{C}$ . (1)(2)

|                 | PARAMETER                  | TEST CONDITIONS | MIN <sup>(3)</sup> | TYP (4) | /AX <sup>(3)</sup> | UNIT |
|-----------------|----------------------------|-----------------|--------------------|---------|--------------------|------|
| $V_{IH}$        | Logic Input High Threshold | SDA, SCL        | 1.1                |         |                    | V    |
| V <sub>IL</sub> | Logic Input Low Threshold  | SDA, SCL        |                    |         | 0.5                | V    |
|                 | SCL Frequency              |                 |                    |         | 400                | kHz  |
| t <sub>1</sub>  | SCL Period                 |                 | 2.5                |         |                    | μs   |
| t <sub>2</sub>  | SDA Setup Time             |                 | 250                |         |                    | ns   |
| t <sub>3</sub>  | SDA Stable Time            |                 | 250                |         |                    | ns   |
| t <sub>4</sub>  | Start Condition Time       |                 | 250                |         |                    | ns   |
| t <sub>5</sub>  | Stop Condition Time        |                 | 250                |         |                    | ns   |

- (1) All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (3) Typical values represent most likely parametric norms at T<sub>A</sub> = 25 °C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured.
- (4) Charge device model, applicable std. JESD22-C101-C.



Figure 1. I<sup>2</sup>C Timing Diagram



Figure 2. Start and Stop Diagram



# 6.6 Typical Characteristics

All typical performance curves are taken with conditions seen in *Typical Characteristics*, unless otherwise specified.



Submit Documentation Feedback

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

All typical performance curves are taken with conditions seen in Typical Characteristics, unless otherwise specified.



Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

All typical performance curves are taken with conditions seen in *Typical Characteristics*, unless otherwise specified.





Figure 16. Supply Current vs Supply Voltage  $R_L = \infty$ 



Figure 17. Total Power Consumption vs Output Voltage  $V_{DD} = 3.6 \ V, \ C_L = 0.6 \ \mu F$ 



Figure 18. Total Power Consumption vs Output Voltage  $V_{DD} = 3.6 \text{ V}, C_L = 1 \mu\text{F}$ 



Figure 19. Total Power Consumption vs Output Voltage  $V_{DD}$  = 3.6 V,  $C_L$  = 1.5  $\mu F$ 



Figure 20. Common Mode Rejection Ratio vs Frequency  $V_{CM}\!=$  200 mV  $_{P\!-\!P},$   $C_{IN}$  = 10  $\mu F,$   $V_{DD}$  = 3.6 V,  $C_L$  = 1.5  $\mu F$ 

Copyright © 2011–2015, Texas Instruments Incorporated

Submit Documentation Feedback



# **Typical Characteristics (continued)**

All typical performance curves are taken with conditions seen in Typical Characteristics, unless otherwise specified.



# 7 Parameter Measurement Information



Figure 22. PSRR Test Circuit



Figure 23. CMRR Test Circuit



# 8 Detailed Description

#### 8.1 Overview

The LM48560 device is a fully differential Class H driver for ceramic speakers and piezo actuators. The integrated, high efficiency boost converter dynamically adjusts the amplifier's supply voltage based on the output signal to maintain sufficient headroom while improving efficiency. The LM48560 device's Class H architecture offers significant power savings compared to conventional Class AB drivers. The LM48560 features two fully differential inputs with separate gain settings, and a selectable control interface. In software control mode, the gain control and device modes are configured through the I<sup>2</sup>C interface. In hardware control mode, the gain and input mux are configured through a pair of logic inputs.

# 8.2 Functional Block Diagram



# 8.3 Feature Description

#### 8.3.1 General Amplifier Function

The LM48560 device is a fully differential, Class H piezo driver for ceramic speakers and haptic actuators. The integrated, high efficiency boost converter dynamically adjusts the amplifier's supply voltage based on the output signal, increasing headroom and improving efficiency compared to a conventional Class AB driver. The fully differential amplifier takes advantage of the increased headroom and bridge-tied load (BTL) architecture, delivering significantly more voltage than a single-ended amplifier.

### 8.3.2 Class H Operation

Class H is a modification of another amplifier class (typically Class B or Class AB) to increase efficiency and reduce power dissipation. To decrease power dissipation, Class H uses a tracking power supply that monitors the output signal and adjusts the supply accordingly. When the amplifier output is below  $3V_{P-P}$ , the nominal boost voltage is 6 V. As the amplifier output increases above  $3V_{P-P}$ , the boost voltage tracks the amplifier output as shown in Figure 24. When the amplifier output falls below  $3V_{P-P}$ , the boost converter returns to its nominal output voltage. Power dissipation is greatly reduced compared to conventional Class AB drivers.

# **Feature Description (continued)**



Figure 24. Class H Operation

#### 8.3.3 Differential Amplifier Explanation

The LM48560 device features a fully differential amplifier. A differential amplifier amplifies the difference between the two input signals. A major benefit of the fully differential amplifier is the improved common mode rejection ratio (CMRR) over single ended input amplifiers. The increased CMRR of the differential amplifier reduces sensitivity to ground offset related noise injection, especially important in noisy systems.

### 8.3.4 Automatic Level Control (ALC)

The ALC is available in software mode only, and only in boosted mode. In hardware mode ALC is always disabled. The ALC limits the peak output voltage to the programmed value. Consequently, it limits the peak boost voltage, as this is derived from the output voltage. The ALC is continuous, in that it provides a continuous adjustment of the voltage gain to limit the output voltage to the programmed value. The available gain adjustment range is typically 8 dB. When the input amplitude is further increased beyond the ALC attenuation range, the output will again increase. This is illustrated in the Typical Performance Graphs, as seen on the 14  $V_{PP}$  plot in the Input voltage vs Output Voltage curve. The attack and decay of the ALC is programmed by software and works in conjunction with the external capacitor  $C_{SET}$ . Typically  $C_{SET}$  is 0.1  $\mu$ F, although it can be changed from 0.1  $\mu$ F to select other ranges of attack and decay time.

#### 8.3.5 Attack Time

Attack time ( $t_{ATK}$ ) is the time it takes for the gain to be reduced by 6 dB once the audio signal exceeds the ALC threshold. Fast attack times allow the ALC to react quickly and prevent transients such as symbol crashes from being distorted. However, fast attack times can lead to volume pumping, where the gain reduction and release becomes noticeable, as the ALC cycles quickly. Slower attack times cause the ALC to ignore the fast transients, and instead act upon longer, louder passages. Selecting an attack time that is too slow can lead to increased distortion in the case of the No Clip function, and possible output overload conditions in the case of the Voltage limiter. The attack time is set by a combination of the value of  $C_{SET}$  and the attack time coefficient as given by Equation 1:

$$t_{ATK} = 20 \text{ k}\Omega C_{SET} / \alpha_{ATK}$$
 (1)

Where  $\alpha_{ATK}$  is the attack time coefficient (Table 1) set by bits B4:B3 in the Voltage Limit Control Register. The attack time coefficient allows the user to set a nominal attack time. The internal 20 k $\Omega$  resistor is subject to temperature change, and it has tolerance between -11% to +20%.

**Table 1. Attack Time Coefficient** 

| B4 | B3 | α <sub>ATK</sub> |
|----|----|------------------|
| 0  | 0  | 2.4              |
| 0  | 1  | 1.7              |
| 1  | 0  | 1.3              |
| 1  | 1  | 0.9              |



#### 8.3.6 Release Time

Release time ( $t_{RL}$ ) is the time it takes for the gain to return from 6 dB to its normal level once the audio signal returns below the ALC threshold. A fast release time allows the ALC to react quickly to transients, preserving the original dynamics of the audio source. However, similar to a fast attack time, a fast release time contributes to volume pumping. A slow release time reduces the effect of volume pumping. The release time is set by a combination of the value of  $C_{SET}$  and release time coefficient as given by Equation 2:

$$t_{RL} = 20 \text{ M}\Omega C_{SET} / \alpha_{RL} \quad (s)$$
 (2)

where  $\alpha_{RL}$  is the release time coefficient (Table 2) set by bits B6:B5 in the No Clip Control Register. The release time coefficient allows the user to set a nominal release time. The internal 20 M $\Omega$  is subject to temperature change, and it has tolerance between -11% to +20%.

**Table 2. Release Time Coefficient** 

| B6 | B5 | $\alpha_{RL}$ |
|----|----|---------------|
| 0  | 0  | 4             |
| 0  | 1  | 5.3           |
| 1  | 0  | 9.5           |
| 1  | 1  | 11.8          |

#### 8.3.7 Boost Converter

The LM48560 device features an integrated boost converter with a dynamic output control. The device monitors the output signal of the amplifier, and adjusts the output voltage of the boost converter to maintain sufficient headroom while improving efficiency.

#### 8.3.8 Gain Setting

The LM48560 device features four internally configured gain settings 0 db, 6 dB, and 30 dB. The device gain is selected through a single pin (GAIN). The gain settings are shown in Table 3.

Table 3. Gain Setting

| GAIN | GAIN SETTING<br>IN1 | GAIN SETTING<br>IN2 |
|------|---------------------|---------------------|
| 0    | 0 dB                | 24 dB               |
| 1    | 6 dB                | 30 dB               |

#### 8.3.9 Shutdown Function

The LM48560 device features a low current shutdown mode. Set  $\overline{SD}$  = GND to disable the amplifier and boost converter and reduce supply current to 0.01  $\mu$ A.

#### 8.4 Device Functional Modes

#### 8.4.1 Software or Hardware Mode

Device operation in hardware or software mode is determined by the state of the SW/ $\overline{HW}$  pin. Connect SW/ $\overline{HW}$  to ground for hardware mode, and connect to  $V_{DD}$  for software mode.

| SW/HW | SDA/SEL          | SCL/GAIN | MODE                  |
|-------|------------------|----------|-----------------------|
|       | 0                | 0        | IN1, Av = 0           |
| 0     | (Boost Disabled) | 1        | IN1, Av = 6           |
| 0     | 1                | 0        | IN2, Av = 24          |
|       | (Boost Enabled)  | 1        | IN2, Av = 30          |
| 1     | SDA              | SCL      | I <sup>2</sup> C Mode |



#### 8.4.2 Single-Ended Input Configuration

The LM48560 device is compatible with single-ended sources. When configured for single-ended inputs, input capacitors must be used to block and DC component at the input of the device. Figure 25 shows the typical single-ended applications circuit.



Figure 25. Single-Ended Input Configuration

# 8.5 Programming

# 8.5.1 Read/Write I<sup>2</sup>C Compatible Interface

The LM48560 device is controlled through an I<sup>2</sup>C compatible serial interface that consists of a serial data line (SDA) and a serial clock (SCL). The clock line is uni-directional. The data line is bi-directional (open drain). The LM48560 device and the master can communicate at clock rates up to 400 kHz. Figure 1 shows the I<sup>2</sup>C interface timing diagram. Data on the SDA line must be stable during the HIGH period of SCL. The LM48560 device is a transmit/receive slave-only device, reliant upon the master to generate the SCL signal. Each transmission sequence is framed by a START condition and a STOP condition Figure 2. Each data word, device address and data, transmitted over the bus is 8 bits long and is always followed by an acknowledge pulse Figure 26. The LM48560 device address is 11011111.

#### 8.5.2 Write Sequence

The example write sequence is shown in Figure 26. The START signal, the transition of SDA from HIGH to LOW while SDA is HIGH, is generated, altering all devices on the bus that a device address is being written to the bus.

The 7-bit device address is written to the bus, most significant bit (MSB) first, followed by the  $R/\overline{W}$  bit ( $R/\overline{W} = 0$  indicating the master is writing to the LM48560 device). The data is latched in on the rising edge of the clock. Each address bit must be stable while SDA is HIGH. After the  $R/\overline{W}$  bit is transmitted, the master device releases SDA, during which time, an acknowledge clock pulse is generated by the slave device. If the LM48560 device receives the correct address, the device pulls the SDA line low, generating and acknowledge bit (ACK).

Once the master device registers the ACK bit, the 8-bit register address word is sent, MSB first. Each data bit should be stable while SCL is HIGH. After the 8-bit register address is sent, the LM48560 device sends another ACK bit. Upon receipt of the acknowledge, the 8-bit register data is sent, MSB first. The register data word is followed by an ACK, upon receipt of which, the master issues a STOP bit, allowing SDA to go high while SDA is high.



Figure 26. Example I<sup>2</sup>C Write Cycle

#### 8.5.3 Read Sequence

The example read sequence is shown in Figure 27. The START signal, the transition of SDA from HIGH to LOW while SDA is HIGH, is generated, altering all devices on the bus that a device address is being written to the bus.



# **Programming (continued)**

The 7-bit device address is written to the bus, followed by the  $R/\overline{W} = 1$  ( $R/\overline{W} = 1$  indicating the master wants to read data from the LM48560 device). After the  $R/\overline{W}$  bit is transmitted, the master device releases SDA, during which time, an acknowledge clock pulse is generated by the slave device. If the LM48560 device receives the correct address, the device pulls the SDA line low, generating and acknowledge bit (ACK). Once the master device registers the ACK bit, the 8-bit register address word is sent, MSB first, followed by an ACK and selected register data from the LM48560 device. The register data is sent MSB first. Following the acknowledgment of the register data word [7:0], the master issues a STOP bit, allowing SDA to go high while SDA is high.



Figure 27. Example I<sup>2</sup>C Read Cycle

#### **Table 4. Device Address**

|                | B7 | В6 | B5 | B4 | В3 | B2 | B1 | B0 (R/W) |
|----------------|----|----|----|----|----|----|----|----------|
| Device Address | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 0        |

**Table 5. Mode Selection** 

| SW/HW | SDA/SEL          | SCL/GAIN | MODE                     |
|-------|------------------|----------|--------------------------|
|       | 0                | 0        | IN1, A <sub>V</sub> = 0  |
| 0     | (Boost Disabled) | 1        | IN1, A <sub>V</sub> = 6  |
| U     | 1                | 0        | IN2, A <sub>V</sub> = 24 |
|       | (Boost Enabled)  | 1        | IN2, A <sub>V</sub> = 30 |
| 1     | X                | X        | I <sup>2</sup> C Mode    |

### 8.6 Register Maps

# Table 6. I<sup>2</sup>C Control Registers

| REGISTER<br>ADDRESS | Register<br>Name    | В7 | В6   | B5   | B4   | В3          | B2     | B1           | В0    |
|---------------------|---------------------|----|------|------|------|-------------|--------|--------------|-------|
| 0x00h               | SHUTDOWN<br>CONTROL | Х  | Х    | Х    | Х    | TURN<br>_ON | IN_SEL | BOOST<br>_EN | SHDN  |
| 0x01h               | NO CLIP<br>CONTROL  | Х  | RLT1 | RLT0 | ATK1 | ATK0        | PLEV2  | PLEV1        | PLEV0 |
| 0x02h               | GAIN CONTROL        | Χ  | Х    | Х    | Х    | Х           | Х      | GAIN1        | GAIN0 |
| 0x03h               | TEST MODE           | Χ  | Х    | X    | Х    | Х           | X      | X            | X     |

**Table 7. Shutdown Control Register** 

| BIT        | NAME     | VALUE                                      | DESCRIPTION                                  |
|------------|----------|--------------------------------------------|----------------------------------------------|
| B7:B4      | UNUSED   | X                                          | Unused, set to 0                             |
| DO         | TUDNI ON | 0                                          | Normal turn on time, t <sub>WU</sub> = 15 ms |
| B3 TURN_ON | 1        | Fast turn on time, t <sub>WII</sub> = 5 ms |                                              |



# Table 7. Shutdown Control Register (continued)

| BIT | NAME        | VALUE  | DESCRIPTION      |                  |
|-----|-------------|--------|------------------|------------------|
| D2  | IN CEL      | 0      | Input 1 selected |                  |
| DZ  | B2 IN_SEL   | IN_SEL | 1                | Input 2 selected |
| D4  | B1 BOOST_EN | 0      | Boost disabled   |                  |
| ы   |             | 1      | Boost enabled    |                  |
| DO. | BO SHDN     | 0      | Device shutdown  |                  |
| ВО  |             | SHDN   | SHDN             | 1                |

# **Table 8. No Clip Control Register**

| BIT   | NAME                         | VALUE |    |    | DESCRIPTION                                                                     |
|-------|------------------------------|-------|----|----|---------------------------------------------------------------------------------|
| В7    | UNUSED                       |       | Х  |    | Unused, set to 0                                                                |
|       |                              | В6    |    | B5 | Sets Release Time based on C <sub>SET</sub> . See <i>Release Time</i> section.  |
|       | RLT1 (B6)                    | 0     |    | 0  | T <sub>R</sub> = 0.5 s                                                          |
| B6:B5 | RLT0 (B5)                    | 0     |    | 1  | $T_R = 0.38 \text{ s}$                                                          |
|       |                              | 1     |    | 0  | $T_R = 0.21 \text{ s}$                                                          |
|       |                              | 1     |    | 1  | $T_R = 0.17 \text{ s}$                                                          |
|       | B4:B3 ATK1 (B4)<br>ATK0 (B3) | B4    | B3 |    | Sets Attack Time based on C <sub>SET</sub> .<br>See <i>Attack Time</i> section. |
|       |                              | 0     | 0  |    | $T_A = 0.83 \text{ ms}$                                                         |
| B4:B3 |                              | 0     | 1  |    | T <sub>A</sub> = 1.2 ms                                                         |
|       |                              | 1     | 0  |    | $T_A = 1.5 \text{ ms}$                                                          |
|       |                              | 1     | 1  |    | T <sub>A</sub> = 2.2 ms                                                         |
|       |                              | B2    | B1 | В0 | Sets output voltage limit level.                                                |
|       |                              | 0     | 0  | 0  | Voltage Limit disabled                                                          |
|       |                              | 0     | 0  | 1  | $V_{TH(VLIM)} = 14 V_{P-P}$                                                     |
|       | PLEV2 (B2)                   | 0     | 1  | 0  | $V_{TH(VLIM)} = 17 V_{P-P}$                                                     |
| B2:B0 | PLEV1 (B1)                   | 0     | 1  | 1  | $V_{TH(VLIM)} = 20 V_{P-P}$                                                     |
|       | PLEV0 (B0)                   | 1     | 0  | 0  | $V_{TH(VLIM)} = 22 V_{P-P}$                                                     |
|       |                              | 1     | 0  | 1  | $V_{TH(VLIM)} = 25 V_{P-P}$                                                     |
|       |                              | 1     | 1  | 0  | $V_{TH(VLIM)} = 28 V_{P-P}$                                                     |
|       |                              | 1     | 1  | 1  | Voltage Limit disabled                                                          |

# **Table 9. Gain Control Register**

| BIT   | NAME       | VALUE |    | DESCRIPTION                                        |
|-------|------------|-------|----|----------------------------------------------------|
| B7:B2 | UNUSED     |       | <  | Unused, set to 0                                   |
|       |            | B1    | В0 | Sets amplifier gain. Boost disabled (BOOST_EN = 0) |
|       | GAIN1(B1)  | 0     | 0  | 0 dB                                               |
| B1:B0 | GAIN0 (B0) | 0     | 1  | 6 dB                                               |
|       |            | 1     | 0  | 12 dB                                              |
|       |            | 1     | 1  | 18 dB                                              |
|       |            | B1    | В0 | Sets amplifier gain. Boost enabled (BOOST_EN = 1)  |
|       | GAIN1(B1)  | 0     | 0  | 21 dB                                              |
| B1:B0 | GAINO (B0) | 0     | 1  | 24 dB                                              |
|       |            | 1     | 0  | 27 dB                                              |
|       |            | 1     | 1  | 30 dB                                              |



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The LM48560 device is a high voltage, high efficiency Class H driver for ceramic speakers and piezo actuators. The integrated, high efficiency boost converter dynamically adjusts the amplifier's supply voltage based on the output signal to increase headroom and improve efficiency. The LM48560 device's Class H architecture offers significant power savings compared to traditional Class AB amplifiers. The device provides 30Vp-p output drive while consuming just 4 mA of quiescent current from a 3.6 V supply.

The LM48560 device features two fully differential inputs with separate gain settings, and a selectable control interface. In software control mode, the gain control and device modes are configured through the I2C interface. In hardware control mode, the gain and input mux are configured through a pair of logic inputs. The LM48560 device has a low current shutdown mode that disables the amplifier and boost converter and reduces quiescent current consumption to 0.1  $\mu$ A.

# 9.2 Typical Application



Figure 28. Demo Board Schematic

Submit Documentation Feedback



# **Typical Application (continued)**

#### 9.2.1 Design Requirements

Table 10 shows the design parameters for this design example.

**Table 10. Design Parameters** 

| PARAMETERS     | VALUES              |
|----------------|---------------------|
| Supply voltage | 2.7 V to 5.5 V      |
| Temperature    | –40 °C to 85 °C     |
| Input voltage  | -0.3 V to Vdd 0.3 V |

# 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Proper Selection of External Components

#### 9.2.2.1.1 ALC Timing (C<sub>SFT</sub>) Capacitor Selection

The recommended range value of  $C_{SET}$  is between 0.01  $\mu F$  to 1  $\mu F$ . Lowering the value below 0.01  $\mu F$  can increase the attack time but LM48560 device ALC ability to regulate its output can be disrupted and approaches the hard limiter circuit. This in turn increases the THD+N and audio quality will be severely affected.

#### 9.2.2.1.2 Power Selection of External Components

Proper power supply bypassing is critical for low noise performance and high PSRR. Place the supply bypass capacitors as close to the device as possible. Place a 1- $\mu$ F ceramic capacitor from V<sub>DD</sub> to GND. Additional bulk capacitance may be added as required.

#### 9.2.2.1.3 Boost Converter Capacitor Selection

The LM48560 device boost converter requires three external capacitors for proper operation: a 1- $\mu$ F supply bypass capacitor, and 1- $\mu$ F + 100-pF output reservoir capacitors. Place the supply bypass capacitor as close to V<sub>DD</sub> as possible. Place the reservoir capacitors as close to VBST and VAMP as possible. Low ESR surface-mount multi-layer ceramic capacitors with X7R or X5R temperature characteristics are recommended. Select output capacitors with voltage rating of 25 V or higher. Tantalum, OS-CON and aluminum electrolytic capacitors are not recommended.

#### 9.2.2.1.4 Inductor Selection

The LM48560 device boost converter is designed for use with a 4.7-µH inductor. Choose an inductor with a saturation current rating greater than the maximum operating peak current of the LM48560 device (> 1A). This ensures that the inductor does not saturate, preventing excess efficiency loss, over heating and possible damage to the inductor. Additionally, choose an inductor with the lowest possible DCR (series resistance) to further minimize efficiency losses.

#### 9.2.2.1.5 Diode Selection

Use a Schottkey diode as shown in Figure 28. A 20-V diode such as the NSR0520V2T1G from On Semiconductor is recommended. The NSR0520V2T1G is designed to handle a maximum average current of 500 mA.

Product Folder Links: *LM48560* 

Copyright © 2011-2015, Texas Instruments Incorporated



# 9.2.3 Application Curve



Figure 29. Out+, Out- and Vbst Waveforms for a 100 Hz Input Sine Wave



# 10 Power Supply Recommendations

The LM48560 device is designed be operate with a power supply between 2.7 V and 5.5 V. Proper power supply bypassing is critical for low noise performance and high PSRR. Place the supply bypass capacitors as close to the device as possible. Place a 1-µF ceramic capacitor from VDD to GND. Additional bulk capacitance may be added as required.

# 11 Layout

# 11.1 Layout Guidelines

Minimize trace impedance of the power, ground and all output traces for optimum performance. Voltage loss due to trace resistance between the LM48560 device and the load results in decreased output power and efficiency. Trace resistance between the power supply and ground has the same effect as a poorly regulated supply, increased ripple and reduced peak output power. Use wide traces for power supply inputs and amplifier outputs to minimize losses due to trace resistance, as well as route heat away from the device. Proper grounding improves audio performance, minimizes crosstalk between channels and prevents switching noise from interfering with the audio signal. Use of power and ground planes is recommended.

Place all digital components and route digital signal traces as far as possible from analog components and traces. Do not run digital and analog traces in parallel on the same PCB layer. If digital and analog signal lines must cross either over or under each other, ensure that they cross in a perpendicular fashion.

# 11.2 Layout Example



Figure 30. PCB Layout Example



# 12 Device and Documentation Support

### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 18-Jul-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                  |                       |      | (4)                           | (5)                        |              |                  |
| LM48560TL/NOPB        | Active | Production    | DSBGA (YZR)   16 | 250   SMALL T&R       | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | GO5              |
| LM48560TL/NOPB.A      | Active | Production    | DSBGA (YZR)   16 | 250   SMALL T&R       | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | GO5              |
| LM48560TLX/NOPB       | Active | Production    | DSBGA (YZR)   16 | 3000   LARGE T&R      | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | GO5              |
| LM48560TLX/NOPB.A     | Active | Production    | DSBGA (YZR)   16 | 3000   LARGE T&R      | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | GO5              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. Tl bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. Tl and Tl suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM48560TL/NOPB  | DSBGA           | YZR                | 16 | 250  | 178.0                    | 8.4                      | 2.08       | 2.08       | 0.76       | 4.0        | 8.0       | Q1               |
| LM48560TLX/NOPB | DSBGA           | YZR                | 16 | 3000 | 178.0                    | 8.4                      | 2.08       | 2.08       | 0.76       | 4.0        | 8.0       | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 18-Jul-2025



# \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM48560TL/NOPB  | DSBGA        | YZR             | 16   | 250  | 208.0       | 191.0      | 35.0        |
| LM48560TLX/NOPB | DSBGA        | YZR             | 16   | 3000 | 208.0       | 191.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated