

# **DS1215** Phantom Time Chip

#### **FEATURES**

- Keeps track of hundredths of seconds, seconds, minutes, hours, days, date of the month, months, and years
- · Adjusts for months with fewer than 31 days
- Leap year automatically corrected up to 2100
- No address space required
- Provides nonvolatile controller functions for battery backup of RAM
- Supports redundant batteries for high-reliability applications
- Uses a 32.768 KHz watch crystal
- Full ±10% operating range
- Operating temperature range 0°C to 70°C
- Space-saving, 16-pin DIP package and SOIC
- Optional industrial temperature range –40°C to +85°C (IND)

#### DESCRIPTION

The DS1215 Phantom Time Chip is a combination of a CMOS timekeeper and a nonvolatile memory controller. In the absence of power, an external battery maintains the timekeeping operation and provides power for a CMOS static RAM. The watch keeps track of hundredths of seconds, seconds, minutes, hours, day, date, month, and year information. The last day of the month is automatically adjusted for months with less than 31 days, including correction for leap year every four years. The watch operates in one of two formats: a 12–hour mode with an AM/PM indicator or a 24–hour mode. The nonvolatile controller supplies all the necessary support circuitry to convert a CMOS RAM to a nonvolatile memory. The DS1215 can be interfaced with either RAM or ROM without leaving gaps in memory.

#### PIN ASSIGNMENT



16-PIN DIP (300 MIL)



16-PIN SOIC (300 MIL)

#### PIN DESCRIPTION

C

X1, X2 – 32.768 KHz Crystal Connections

WE – Write Enable

Data Out

BAT1 – Battery 1 Input
GND – Ground
D – Data In

ROM/RAM - ROM/RAM Select
CEO - Chip Enable Out
CEI - Chip Enable Input
OE - Output Enable

RST – Reset

BAT2 - Battery 2 Input

V<sub>CCO</sub> – Switched Supply Output

V<sub>CCI</sub> - +5 VDC Input

NOTE: Both pins 5 and 8 must be grounded.

#### ORDERING INFORMATION

DS1215 16—pin DIP DS1215S 16—pin SOIC DS1215N 16—pin DIP (IND) DS1215SN 16—pin SOIC (IND)

#### **OPERATION**

The block diagram of Figure 1 illustrates the main elements of the Time Chip. Communication with the Time Chip is established by pattern recognition of a serial bit stream of 64 bits which must be matched by executing 64 consecutive write cycles containing the proper data on data in (D). All accesses which occur prior to recognition of the 64-bit pattern are directed to memory via the chip enable output pin (CEO).

After recognition is established, the next 64 read or write cycles either extract or update data in the Time Chip and

CEO remains high during this time, disabling the connected memory.

Data transfer to and from the timekeeping function is accomplished with a serial bit stream under control of chip enable input ( $\overline{\text{CEI}}$ ), output enable ( $\overline{\text{OE}}$ ), and write enable ( $\overline{\text{WE}}$ ). Initially, a read cycle using the  $\overline{\text{CEI}}$  and  $\overline{\text{OE}}$  control of the Time Chip starts the pattern recognition sequence by moving a pointer to the first bit of the 64 bit comparison register. Next, 64 consecutive write cycles are executed using the  $\overline{\text{CEI}}$  and  $\overline{\text{WE}}$  control of the Time Chip. These 64 write cycles are used only to gain access to the Time Chip.

#### **TIMING BLOCK DIAGRAM** Figure 1



When the first write cycle is executed, it is compared to bit 1 of the 64-bit comparison register. If a match is found, the pointer increments to the next location of the comparison register and awaits the next write cycle. If a match is not found, the pointer does not advance and all subsequent write cycles are ignored. If a read cycle occurs at any time during pattern recognition, the present sequence is aborted and the comparison register pointer is reset. Pattern recognition continues for a total of 64 write cycles as described above until all the bits in the comparison register have been matched. (This bit pattern is shown in Figure 2.) With a correct match for 64 bits, the Time Chip is enabled and data transfer to or from the timekeeping registers may proceed. The next

64 cycles will cause the Time Chip to either receive data on D, or transmit data on Q, depending on the level of  $\overline{\text{OE}}$  pin or the  $\overline{\text{WE}}$  pin. Cycles to other locations outside the memory block can be interleaved with  $\overline{\text{CEI}}$  cycles without interrupting the pattern recognition sequence or data transfer sequence to the Time Chip.

A 32,768 Hz quartz crystal can be directly connected to the DS1215 via pins 1 and 2 (X1, X2). The crystal selected for use should have a specified load capacitance (C<sub>L</sub>) of 6 pF. For more information on crystal selection and crystal layout considerations, please consult Application Note 58, "Crystal Considerations with Dallas Real Time Clocks".

#### TIME CHIP COMPARISON REGISTER DEFINITION Figure 2



#### NOTE:

The pattern recognition in Hex is C5, 3A, A3, 5C, C5, 3A, A3, 5C. The odds of this pattern being accidentally duplicated and causing inadvertent entry to the Time Chip are less than 1 in  $10^{19}$ .

#### NONVOLATILE CONTROLLER OPERATION

The operation of the nonvolatile controller circuits within the Time Chip is determined by the level of the ROM/RAM select pin. When ROM/RAM is connected to ground, the controller is set in the RAM mode and performs the circuit functions required to make static CMOS RAM and the timekeeping function nonvolatile. A switch is provided to direct power from the battery inputs or  $V_{\rm CCI}$  to  $V_{\rm CCO}$  with a maximum voltage drop of 0.3 volts. The  $V_{\rm CCO}$  output pin is used to supply uninterrupted power to CMOS SRAM. The DS1215 also performs redundant battery control for high reliability. On power–fail, the battery with the highest voltage is automatically switched to  $V_{\rm CCO}$ . If only one battery is used in the system, the unused battery input should be connected to ground.

The DS1215 safeguards the Time Chip and RAM data by power–fail detection and write protection. Power–fail detection occurs when  $V_{CCI}$  falls below VTP, which is equal to 1.26 x  $V_{BAT}$ . The DS1215 constantly monitors the  $V_{CCI}$  supply pin. When  $V_{CCI}$  is less than VTP, a comparator outputs a power–fail signal to the control logic. The power–fail signal forces the chip enable output  $(\overline{CEO})$  to  $V_{CCI}$  or  $V_{BAT}$ –0.2 volts for external RAM write protection. During nominal supply conditions,  $\overline{CEO}$  will track  $\overline{CEI}$  with a maximum propagation delay of 20 ns. Internally, the DS1215 aborts any data transfer in progress without changing any of the Time Chip registers and prevents future access until  $V_{CCI}$  exceeds VTP. A typical RAM/Time Chip interface is illustrated in Figure 3.

When the ROM/RAM pin is connected to  $V_{CCO}$ , the controller is set in the ROM mode. Since ROM is a read–only device that retains data in the absence of power, battery backup and write protection is not required. As a result, the chip enable logic will force  $\overline{CEO}$  low when power fails. However, the Time Chip does retain the same internal nonvolatility and write protection as described in the RAM mode. In addition, the chip enable output is set at a low level on power–fail as  $V_{CCI}$  falls below the level of  $V_{BAT}$ . A typical ROM/Time Chip interface is illustrated in Figure 4.

#### TIME CHIP REGISTER INFORMATION

Time Chip information is contained in 8 registers of 8 bits, each of which is sequentially accessed one bit at a time after the 64-bit pattern recognition sequence has been completed. When updating the Time Chip registers, each must be handled in groups of 8 bits. Writing and reading individual bits within a register could produce erroneous results. These read/write registers are defined in Figure 5.

Data contained in the Time Chip registers is in binary coded decimal format (BCD). Reading and writing the registers is always accomplished by stepping though all 8 registers, starting with bit 0 of register 0 and ending with bit 7 of register 7.

#### **AM-PM/12/24 MODE**

Bit 7 of the hours register is defined as the 12– or 24–hour mode select bit. When high, the 12–hour mode is selected. In the 12–hour mode, bit 5 is the AM/PM bit with logic high being PM. In the 24–hour mode, bit 5 is the second 10–hour bit (20 –23 hours).

#### OSCILLATOR AND RESET BITS

Bits 4 and 5 of the day register are used to control the reset and oscillator functions. Bit 4 controls the reset pin (Pin 13). When the reset bit is set to logic 1, the reset input pin is ignored. When the reset bit is set to logic 0, a low input on the reset pin will cause the Time Chip to abort data transfer without changing data in the time-keeping registers. Reset operates independently of all other inputs. Bit 5 controls the oscillator. When set to logic 0, the oscillator turns on and the watch becomes operational.

#### **ZERO BITS**

Registers 1, 2, 3, 4, 5, and 6 contain one or more bits that will always read logic 0. When writing these locations, either a logic 1 or 0 is acceptable.

## **RAM/TIME CHIP INTERFACE** Figure 3



# **ROM/TIME CHIP INTERFACE** Figure 4



## **TIME CHIP REGISTER DEFINITION** Figure 5



#### **ABSOLUTE MAXIMUM RATINGS\***

Voltage on any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature -0.3V to +7.0V 0°C to 70°C -55°C to +125°C 260°C for 10 seconds

#### RECOMMENDED DC OPERATING CONDITIONS

(0°C to 70°C)

| PARAMETER                                              | SYMBOL           | MIN  | TYP | MAX                  | UNITS | NOTES |
|--------------------------------------------------------|------------------|------|-----|----------------------|-------|-------|
| Supply Voltage                                         | V <sub>CC</sub>  | 4.5  | 5.0 | 5.5                  | V     | 1     |
| Logic 1                                                | V <sub>IH</sub>  | 2.2  |     | V <sub>CC</sub> +0.3 |       | 1     |
| Logic 0                                                | V <sub>IL</sub>  | -0.3 |     | +0.8                 | V     | 1     |
| V <sub>BAT1</sub> or V <sub>BAT2</sub> Battery Voltage | V <sub>BAT</sub> | 2.5  |     | 3.7                  | V     | 7     |

#### DC ELECTRICAL CHARACTERISTICS

 $(0^{\circ}\text{C to }70^{\circ}\text{C}; V_{CC} = 4.5 \text{ to } 5.5\text{V})$ 

| PARAMETER                                               | SYMBOL            | MIN  | TYP | MAX  | UNITS | NOTES |
|---------------------------------------------------------|-------------------|------|-----|------|-------|-------|
| Supply Current                                          | I <sub>CCI</sub>  |      |     | 5    | mA    | 6     |
| Supply Current V <sub>CCO</sub> = V <sub>CCI</sub> -0.3 | I <sub>CCO1</sub> |      |     | 80   | mA    | 8     |
| Input Leakage                                           | I <sub>IL</sub>   | -1.0 |     | +1.0 | μΑ    | 11    |
| Output Leakage                                          | I <sub>LO</sub>   | -1.0 |     | +1.0 | μΑ    |       |
| Output @ 2.4V                                           | I <sub>OH</sub>   | -1.0 |     |      | mA    | 2     |
| Output @ 0.4V                                           | I <sub>OL</sub>   |      |     | 4.0  | mA    | 2     |

#### DC ELECTRICAL CHARACTERISTICS

 $(0^{\circ}\text{C to }70^{\circ}\text{C}; V_{\text{CC}} < 4.5\text{V})$ 

| PARAMETER                                                             | SYMBOL            | MIN                                          | TYP | MAX | UNITS | NOTES |
|-----------------------------------------------------------------------|-------------------|----------------------------------------------|-----|-----|-------|-------|
| CEO Output                                                            | V <sub>OH1</sub>  | V <sub>CCI</sub> or<br>V <sub>BAT</sub> –0.2 |     |     | V     | 9     |
| V <sub>BAT1</sub> or V <sub>BAT2</sub> Battery Current                | I <sub>BAT</sub>  |                                              |     | 1   | μΑ    | 6     |
| Battery Backup Current<br>@ V <sub>CCO</sub> = V <sub>BAT</sub> -0.2V | I <sub>CCO2</sub> |                                              |     | 10  | μΑ    | 10    |

<sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

#### AC ELECTRICAL CHARACTERISTICS ROM/RAM = GND

 $(0^{\circ}\text{C to }70^{\circ}\text{C}; \text{V}_{\text{CC}} = 4.5 \text{ to } 5.5\text{V})$ 

| PARAMETER              | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|------------------------|------------------|-----|-----|-----|-------|-------|
| Read Cycle Time        | t <sub>RC</sub>  | 120 |     |     | ns    |       |
| CEI Access Time        | t <sub>CO</sub>  |     |     | 100 | ns    |       |
| OE Access Time         | t <sub>OE</sub>  |     |     | 100 | ns    |       |
| CEI to Output Low Z    | t <sub>COE</sub> | 10  |     |     | ns    |       |
| OE to Output Low Z     | t <sub>OEE</sub> | 10  |     |     | ns    |       |
| CEI to Output High Z   | t <sub>OD</sub>  |     |     | 40  | ns    |       |
| OE to Output High Z    | t <sub>ODO</sub> |     |     | 40  | ns    |       |
| Read Recovery          | t <sub>RR</sub>  | 20  |     |     | ns    |       |
| Write Cycle            | t <sub>WC</sub>  | 120 |     |     | ns    |       |
| Write Pulse Width      | t <sub>WP</sub>  | 100 |     |     | ns    |       |
| Write Recovery         | t <sub>WR</sub>  | 20  |     |     | ns    | 4     |
| Data Setup             | t <sub>DS</sub>  | 40  |     |     | ns    | 5     |
| Data Hold Time         | t <sub>DH</sub>  | 10  |     |     | ns    | 5     |
| CEI Pulse Width        | t <sub>CW</sub>  | 100 |     |     | ns    |       |
| RST Pulse Width        | t <sub>RST</sub> | 200 |     |     | ns    |       |
| CEI Propagation Delay  | t <sub>PD</sub>  | 5   | 10  | 20  | ns    | 2, 3  |
| CEI High to Power–Fail | t <sub>PF</sub>  |     |     | 0   | ns    |       |

#### AC ELECTRICAL CHARACTERISTICS ROM/RAM = GND

 $(0^{\circ}\text{C to }70^{\circ}\text{C}; V_{\text{CC}} > 4.5\text{V})$ 

| PARAMETER                            | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|--------------------------------------|------------------|-----|-----|-----|-------|-------|
| Recovery at Power–Up                 | t <sub>REC</sub> |     |     | 2   | ms    |       |
| V <sub>CC</sub> Slew Rate 4.5 – 3.0V | t <sub>F</sub>   | 0   |     |     | ms    |       |

#### CAPACITANCE

 $(t_A = 25^{\circ}C)$ 

| PARAMETER          | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|--------------------|------------------|-----|-----|-----|-------|-------|
| Input Capacitance  | C <sub>IN</sub>  |     | 5   | 10  | pF    |       |
| Output Capacitance | C <sub>OUT</sub> |     | 5   | 10  | pF    |       |

# AC ELECTRICAL CHARACTERISTICS ROM/ $\overline{RAM}$ = $V_{CCO}$ (0°C to 70°C; $V_{CC}$ = 5V ± 10%)

| PARAMETER               | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|-------------------------|------------------|-----|-----|-----|-------|-------|
| Read Cycle Time         | t <sub>RC</sub>  | 120 |     |     | ns    |       |
| CEI Access Time         | t <sub>CO</sub>  |     |     | 100 | ns    |       |
| OE Access Time          | t <sub>OE</sub>  |     |     | 100 | ns    |       |
| CEI to Output in Low Z  | tcoe             | 10  |     |     | ns    |       |
| OE to Output in Low Z   | t <sub>OEE</sub> | 10  |     |     | ns    |       |
| CEI to Output in High Z | t <sub>OD</sub>  |     |     | 40  | ns    |       |
| OE to Output in High Z  | t <sub>ODO</sub> |     |     | 40  | ns    |       |
| Address Setup Time      | t <sub>AS</sub>  | 20  |     |     | ns    |       |
| Address Hold Time       | t <sub>AH</sub>  |     |     | 10  | ns    |       |
| Read Recovery           | t <sub>RR</sub>  | 20  |     |     | ns    |       |
| Write Cycle Time        | t <sub>WC</sub>  | 120 |     |     | ns    |       |
| CEI Pulse Width         | t <sub>CW</sub>  | 100 |     |     | ns    |       |
| OE Pulse Width          | tow              | 100 |     |     | ns    |       |
| Write Recovery          | t <sub>WR</sub>  | 20  |     |     | ns    | 4     |
| Data Setup Time         | t <sub>DS</sub>  | 40  |     |     | ns    | 5     |
| Data Hold Time          | t <sub>DH</sub>  | 10  |     |     | ns    | 5     |
| RST Pulse Width         | t <sub>RST</sub> | 200 |     |     | ns    |       |
| CEI Propagation Delay   | t <sub>PD</sub>  | 5   | 10  | 20  | ns    | 2, 3  |
| CEI High to Power Fail  | t <sub>PF</sub>  |     |     | 0   | ns    |       |

# AC ELECTRICAL CHARACTERISTICS ROM/RAM = V<sub>CCO</sub>

 $(0^{\circ}\text{C to }70^{\circ}\text{C}; V_{CC} < 4.5\text{V})$ 

| PARAMETER                            | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|--------------------------------------|------------------|-----|-----|-----|-------|-------|
| Recovery at Power–Up                 | t <sub>REC</sub> |     |     | 2   | ms    |       |
| V <sub>CC</sub> Slew Rate 4.5 – 3.0V | t <sub>F</sub>   | 0   |     |     | ms    | ·     |

### TIMING DIAGRAM: READ CYCLE TO TIME CHIP ROM/RAM = GND



## TIMING DIAGRAM: WRITE CYCLE TO TIME CHIP ROM/RAM = GND



# TIMING DIAGRAM: READ CYCLE ROM/ $\overline{RAM} = V_{CCO}$



# TIMING DIAGRAM: WRITE CYCLE ROM/ $\overline{RAM} = V_{CCO}$



#### TIMING DIAGRAM: POWER DOWN



#### TIMING DIAGRAM: POWER UP



#### TIMING DIAGRAM: RESET FOR TIME CHIP



#### NOTES:

- 1. All voltages are referenced to ground.
- 2. Measured with load shown in Figure 6.
- 3. Input pulse rise and fall times equal 10 ns.
- 4. t<sub>WR</sub> is a function of the latter occurring edge of WE or CE in RAM mode, or OE or CE in ROM mode.
- 5. t<sub>DH</sub> and t<sub>DS</sub> are functions of the first occurring edge of WE or CE in RAM mode, or OE or CE in ROM mode.
- 6. Measured without RAM connected.
- 7. Trip point voltage for power–fail detect.  $V_{TP} = 1.26 \times V_{BAT}$ . For 10%  $V_{CC} = 5V + 10\%$  operation  $V_{BAT} = 3.5V$  max.; for 5% operation  $V_{BAT} = 3.7V$  max.
- 8. I<sub>CC01</sub> is the maximum average load current the DS1215 can supply to memory.
- Applies to CEO with the ROM/RAM pin grounded. When the ROM/RAM pin is connected to V<sub>CCO</sub>, CEO will go
  to a low level as V<sub>CCI</sub> falls below V<sub>BAT</sub>.
- 10. I<sub>CC02</sub> is the maximum average load current that the DS1215 can supply to memory in the battery backup mode.
- 11. Applies to all input pins except RST. RST is pulled internally to V<sub>CCI</sub>.

#### **OUTPUT LOAD** Figure 6



## **DS1215 TIME CHIP**







| PKG         | 16-PIN |       |  |  |  |  |
|-------------|--------|-------|--|--|--|--|
| DIM         | MIN    | MAX   |  |  |  |  |
| A IN.<br>MM | 0.740  | 0.780 |  |  |  |  |
| B IN.<br>MM | 0.240  | 0.260 |  |  |  |  |
| C IN.<br>MM | 0.120  | 0.140 |  |  |  |  |
| D IN.<br>MM | 0.300  | 0.325 |  |  |  |  |
| E IN.<br>MM | 0.015  | 0.040 |  |  |  |  |
| F IN.<br>MM | 0.110  | 0.140 |  |  |  |  |
| G IN.<br>MM | 0.090  | 0.110 |  |  |  |  |
| H IN.<br>MM | 0.300  | 0.370 |  |  |  |  |
| J IN.<br>MM | 0.008  | 0.012 |  |  |  |  |
| K IN.<br>MM | 0.015  | 0.021 |  |  |  |  |

## **DS1215S SERIAL TIMEKEEPER 16-PIN SOIC**







| PKG   | 16-PIN |       |  |  |  |  |
|-------|--------|-------|--|--|--|--|
| DIM   | MIN    | MAX   |  |  |  |  |
| A IN. | 0.402  | 0.412 |  |  |  |  |
| MM    | 10.21  | 10.46 |  |  |  |  |
| B IN. | 0.290  | 0.300 |  |  |  |  |
| MM    | 7.37   | 7.65  |  |  |  |  |
| C IN. | 0.089  | 0.095 |  |  |  |  |
| MM    | 2.26   | 2.41  |  |  |  |  |
| E IN. | 0.004  | 0.012 |  |  |  |  |
| MM    | 0.102  | 0.30  |  |  |  |  |
| F IN. | 0.094  | 0.105 |  |  |  |  |
| MM    | 2.38   | 2.68  |  |  |  |  |
| G IN. | 0.050  | BSC   |  |  |  |  |
| MM    | 1.27   | BSC   |  |  |  |  |
| H IN  | 0.398  | 0.416 |  |  |  |  |
| MM    | 10.11  | 10.57 |  |  |  |  |
| J IN  | 0.009  | 0.013 |  |  |  |  |
| MM    | 0.229  | 0.33  |  |  |  |  |
| K IN. | 0.013  | 0.019 |  |  |  |  |
| MM    | 0.33   | 0.48  |  |  |  |  |
| L IN  | 0.016  | 0.040 |  |  |  |  |
| MM    | 0.40   | 1.02  |  |  |  |  |
| PHI   | 0°     | 8°    |  |  |  |  |