

# 16-Channel, 12-Bit PWM LED Driver with 6-Bit Dot Correction

#### **FEATURES**

- 16 Channels, Constant Current Sink Output
- 40-mA Capability (Constant Current Sink)
- 12-Bit (4096 Steps) Grayscale PWM Control
- 6-Bit (64 Steps) Dot Correction
- LED Power-Supply Voltage up to 17 V
- V<sub>CC</sub> = 3.0 V to 5.5 V
- Constant Current Accuracy:
  - Channel-to-Channel = ±1% (typ)
  - Device-to-Device = ±2% (typ)
- 30-MHz Data Transfer Rate
- 33-MHz Grayscale PWM Clock
- Extended Serial Interface
- CMOS Level I/O
- Schmitt Buffer Input
- Readable Error Information:
  - Continuous Base LED Open Detection (LOD)
  - Thermal Error Flag (TEF)
- Noise Reduction:
  - 4-Channel Grouped Delay
- Operating Temperature: -40°C to +85°C

#### **APPLICATIONS**

- Monochrome, Multicolor, Full-Color LED Displays
- LED Signboards
- · Display Backlighting

#### DESCRIPTION

The TLC5946 is a 16-channel, constant current sink LED driver. Each channel is individually adjustable with 4096 pulse-width modulated (PWM) steps and 64 constant current sink steps for dot correction. The dot correction adjusts the brightness variations between LEDs. Both grayscale control and dot correction are accessible via a serial interface. The maximum current value of all 16 channels can be set by a single external resistor.

The TLC5946 has two error information circuits: one for LED open detection (LOD), and a thermal error flag (TEF). LOD detects a broken or disconnected LED during display period. TEF indicates an over-temperature condition.



Typical Application Circuit (Multiple Daisy-Chained TLC5946s)

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments, Inc. All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### PACKAGE/ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD        | ORDERING NUMBER |  |  |
|---------|---------------------|-----------------|--|--|
| TLC5946 | TSSOP-28            | TLC5946PW       |  |  |
| TLC5946 | HTSSOP-28 PowerPAD™ | TLC5946PWP      |  |  |
| TLC5946 | 5 mm × 5 mm QFN-32  | TLC5946RHB      |  |  |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

# ABSOLUTE MAXIMUM RATINGS(1)(2)

Over operating free-air temperature range, unless otherwise noted.

|                     | P/                              | ARAMETER                                         | TLC5946                       | UNIT |
|---------------------|---------------------------------|--------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>     | Supply voltage: V <sub>CC</sub> |                                                  | -0.3 to +6.0                  | V    |
|                     | Output ourrant (da)             | OUT0 to OUT15                                    | 50                            | mA   |
| I <sub>OUT</sub>    | Output current (dc)             | XERR                                             | 6                             | mA   |
| V <sub>IN</sub>     | Input voltage range: SIN, SIREF | SCLK, GSCLK, XLAT, BLANK, MODE, XHALF,           | -0.3 to V <sub>CC</sub> + 0.3 | V    |
|                     | Outnot valtana nanna            | SOUT, XERR                                       | $-0.3$ to $V_{CC} + 0.3$      | V    |
| $V_{OUT}$           | Output voltage range            | OUT0 to OUT15                                    | -0.3 to +18                   | V    |
| T <sub>J(ABS)</sub> | Operating temperature ran       | ge: junction temperature                         | -40 to +150                   | °C   |
| T <sub>STG</sub>    | Storage temperature range       | •                                                | -55 to +150                   | °C   |
|                     | ECD ration                      | Human body model (HBM),<br>JEDEC JESD22-A114     | 2                             | kV   |
|                     | ESD rating                      | Charged device model (CDM),<br>JEDEC JESD22-C101 | 500                           | V    |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

### **DISSIPATION RATINGS**

| PACKAGE                                            | OPERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C | T <sub>A</sub> < +25°C<br>POWER RATING | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING |
|----------------------------------------------------|--------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|
| TSSOP-28                                           | 16.21 mW/°C                                      | 2026 mW                                | 1296 mW                                | 1053 mW                                |
| HTSSOP-28 with<br>PowerPAD soldered <sup>(1)</sup> | 31.67 mW/°C                                      | 3958 mW                                | 2533 mW                                | 2058 mW                                |
| HTSSOP-28 with<br>PowerPAD not soldered (2)        | 16.21 mW/°C                                      | 2026 mW                                | 1296 mW                                | 1053 mW                                |
| QFN-32 <sup>(3)</sup>                              | 27.86 mW/°C                                      | 3482 mW                                | 2228 mW                                | 1811 mW                                |

<sup>(1)</sup> With PowerPAD soldered onto copper area on printed circuit board (PCB); 2 oz. copper. For more information, see SLMA002 (available for download at www.ti.com).

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> With PowerPAD not soldered onto copper area on PCB.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD51-5.

www.ti.com

### RECOMMENDED OPERATING CONDITIONS

At  $T_A = -40$ °C to +85°C, unless otherwise noted.

|                                     |                                                  |                                           | Т                     | LC5946                |      |  |
|-------------------------------------|--------------------------------------------------|-------------------------------------------|-----------------------|-----------------------|------|--|
|                                     | PARAMETER                                        | TEST CONDITIONS                           | MIN                   | NOM MAX               | UNIT |  |
| DC Characte                         | ristics: V <sub>CC</sub> = 3 V to 5.5 V          |                                           |                       |                       |      |  |
| V <sub>CC</sub>                     | Supply voltage                                   |                                           | 3.0                   | 5.5                   | V    |  |
| Vo                                  | Voltage applied to output                        | OUT0 to OUT15                             |                       | 17                    | V    |  |
| V <sub>IH</sub>                     | High-level input voltage                         |                                           | 0.7 × V <sub>CC</sub> | V <sub>CC</sub>       | V    |  |
| V <sub>IL</sub>                     | Low-level input voltage                          |                                           | GND                   | 0.3 × V <sub>CC</sub> | V    |  |
| I <sub>OH</sub>                     | High-level output current                        | SOUT                                      |                       | -1                    | mA   |  |
| OL Low-level output current         |                                                  | SOUT                                      |                       | 1                     | mA   |  |
| IOL                                 | Low-level output current                         | XERR                                      |                       | 5                     | mA   |  |
| I <sub>OLC</sub>                    | Constant output sink current                     | OUT0 to OUT15, DC = 3Fh                   | 4                     | 40                    | mA   |  |
| T <sub>A</sub>                      | Operating free-air temperature range             |                                           | -40                   | +85                   | °C   |  |
| T <sub>J</sub>                      | Operating junction temperature                   |                                           | -40                   | +125                  | °C   |  |
| AC Characte                         | ristics: V <sub>CC</sub> = 3 V to 5.5 V          |                                           |                       |                       |      |  |
| 4                                   | Data shift alask fraguency                       | SCLK, XHALF = H                           |                       | 30                    | MHz  |  |
| f <sub>CLK (sclk)</sub>             | Data shift clock frequency                       | GSCLK, XHALF = L                          |                       | 15                    | MHz  |  |
| f <sub>CLK (gsclk)</sub>            | Grayscale control clock frequency                | GSCLK                                     |                       | 33                    | MHz  |  |
| T <sub>WH0</sub> / T <sub>WL0</sub> | SCLK pulse duration                              | SCLK = H/L (see Figure 12)                | 10                    |                       | ns   |  |
| T <sub>WH1</sub> / T <sub>WL1</sub> | GSCLK pulse duration                             | GSCLK = H/L (see Figure 12)               | 10                    |                       | ns   |  |
| T <sub>WH2</sub>                    | XLAT pulse duration                              | XLAT = H (see Figure 12)                  | 20                    |                       | ns   |  |
| T <sub>WH3</sub>                    | BLANK pulse duration                             | BLANK = H (see Figure 12)                 | 20                    |                       | ns   |  |
| T <sub>SU0</sub>                    |                                                  | SIN–SCLK↑ (see Figure 12)                 | 5                     |                       | ns   |  |
| T <sub>SU1</sub>                    |                                                  | XLAT↑-SCLK↑<br>(see Figure 38, Figure 12) | 100                   |                       | ns   |  |
| T <sub>SU2</sub>                    |                                                  | MODE-SCLK↑ (see Figure 12)                | 10                    |                       | ns   |  |
| T <sub>SU3</sub>                    | Setup time                                       | MODE-XLAT↑ (see Figure 12)                | 10                    |                       | ns   |  |
| T <sub>SU4</sub>                    |                                                  | BLANK↓-GSCLK↑ (see Figure 12)             | 10                    |                       | ns   |  |
| T <sub>SU5</sub>                    |                                                  | XLAT↑-GSCLK↑ (see Figure 12)              | 30                    |                       | ns   |  |
| T <sub>SU6</sub>                    |                                                  | SCLK↓–XLAT↑<br>(see Figure 38, Figure 12) | 10                    |                       | ns   |  |
| T <sub>H0</sub>                     |                                                  | SIN–SCLK↑ (see Figure 12)                 | 3                     |                       | ns   |  |
| T <sub>H1</sub>                     | Hold time                                        | MODE-SCLK↓ (see Figure 12)                | 10                    |                       | ns   |  |
| T <sub>H2</sub>                     |                                                  | MODE-XLAT↑ (see Figure 12)                | 100                   |                       | ns   |  |
| AC Characte                         | ristics: V <sub>CC</sub> = 3 V to 5.5 V, XHALF = | - L                                       |                       |                       |      |  |
| T <sub>WL2</sub>                    | XLAT pulse duration                              | XLAT = L (see Figure 38)                  | 20                    |                       | ns   |  |
| T <sub>SU7</sub>                    | Setup time                                       | BLANK↑-XLAT↑ (see Figure 38)              | 20                    |                       | ns   |  |
| T <sub>H3</sub>                     | Hold time                                        | BLANK↓-XLAT↓ (see Figure 38)              | 20                    |                       | ns   |  |

Copyright © 2008, Texas Instruments Incorporated



### **ELECTRICAL CHARACTERISTICS**

At  $V_{CC} = 3.0 \text{ V}$  to 5.5 V,  $T_A = -40^{\circ}\text{C}$  to +85°C, and  $R_{IREF} = 1.3 \text{k}\Omega$ . Typical values at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = +25^{\circ}\text{C}$ , unless otherwise noted.

|                    |                                                            |                                                                                                  | 7                     | TLC5946 |      |      |
|--------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|---------|------|------|
|                    | PARAMETER                                                  | TEST CONDITIONS                                                                                  | MIN                   | TYP     | MAX  | UNIT |
| V <sub>OH</sub>    | High-level output voltage                                  | I <sub>OH</sub> = -1 mA at SOUT                                                                  | V <sub>CC</sub> - 0.4 |         |      | V    |
| V                  | Low-level output voltage                                   | I <sub>OL</sub> = 1 mA at SOUT                                                                   |                       |         | 0.4  | V    |
| V <sub>OL</sub>    | Low-level output voltage                                   | I <sub>OL</sub> = 5 mA at XERR                                                                   |                       |         | 0.5  | V    |
| I <sub>IN</sub>    | Input current                                              | $\rm V_{IN} = \rm V_{CC}$ or GND at BLANK, XHALF, GSCLK, SCLK, SIN, XLAT, and MODE pins          | -1                    |         | 1    | μΑ   |
| I <sub>CC1</sub>   |                                                            | No data transfer, all OUTn = OFF, $V_{OUTn}$ = 1 V, DCn = 3Fh, $R_{IREF}$ = 13 k $\Omega$        |                       | 0.9     | 3    | mA   |
| I <sub>CC2</sub>   | Supply current                                             | No data transfer, all OUTn = OFF, $V_{OUTn}$ = 1 V, DCn = 3Fh, $R_{IREF}$ = 2.7 k $\Omega$       |                       | 4       | 8    | mA   |
| I <sub>CC3</sub>   | Supply current                                             | Data transfer at 30 MHz, all OUTn = ON, $V_{OUTn}$ = 1 V, DCn = 3Fh, $R_{IREF}$ = 2.7 k $\Omega$ |                       | 13      | 25   | mA   |
| I <sub>CC4</sub>   |                                                            | Data transfer at 30 MHz, all OUTn = ON, $V_{OUTn} = 1 \text{ V}$ , DCn = 3Fh                     |                       | 20      | 45   | mA   |
| I <sub>OLC</sub>   | Constant output current                                    | All OUTn = ON, V <sub>OUTn</sub> = 1 V, V <sub>OUTfix</sub> = 1 V, DCn = 3Fh                     | 35.5                  | 39.0    | 42.5 | mA   |
| I <sub>OLK1</sub>  | Output leakage current                                     | All OUTn = OFF, $V_{OUTn}$ = 17 V, DCn = 3Fh At OUT0 to OUT15                                    |                       |         | 0.1  | μΑ   |
| I <sub>OLK2</sub>  | Output leakage current                                     | No error condition, V <sub>XERR</sub> = 5.5 V, at XERR                                           |                       |         | 1    | μΑ   |
| $\Delta I_{OLC}$   | Constant current error (channel-to-channel) <sup>(1)</sup> | All OUTn = ON, V <sub>OUTn</sub> = 1 V, V <sub>OUTfix</sub> = 1 V, DCn = 3Fh                     |                       | ±1      | ±3   | %    |
| ΔI <sub>OLC1</sub> | Constant current error (device-to-device) <sup>(2)</sup>   | All OUTn = ON, V <sub>OUTn</sub> = 1 V, V <sub>OUTfix</sub> = 1 V, DCn = 3Fh                     |                       | ±2      | ±6   | %    |
| ΔI <sub>OLC2</sub> | Line regulation <sup>(3)</sup>                             | All OUTn = ON, $V_{OUTn}$ = 1 V, $V_{OUTfix}$ = 1 V, $V_{CC}$ = 3.0 V to 5.5 V, DCn = 3Fh        |                       | ±0.5    | ±1   | %    |
| ΔI <sub>OLC3</sub> | Load regulation <sup>(4)</sup>                             | All OUTn = ON, V <sub>OUTn</sub> = 1 V to 3 V,<br>V <sub>OUTfix</sub> = 1 V, DCn = 3Fh           |                       | ±1      | ±3   | %/V  |
| T <sub>TEF</sub>   | Thermal error flag threshold                               | Junction temperature (5)                                                                         | +150                  | +162    | +175 | °C   |
| T <sub>HYS</sub>   | Thermal error hysteresis                                   | Junction temperature (5)                                                                         | +5                    | +10     | +20  | °C   |
| $V_{LOD}$          | LED open detection threshold                               | All OUTn = ON                                                                                    | 0.2                   | 0.3     | 0.4  | V    |
| V <sub>IREF</sub>  | Reference voltage output                                   |                                                                                                  | 1.16                  | 1.20    | 1.24 | V    |

(1) The deviation of each output from the average of OUT0-OUT15 constant current. Deviation is calculated by the formula:

$$\Delta \text{ (\%)} = \left[ \frac{I_{\text{OUTn}}}{\frac{(I_{\text{OUT0}} + I_{\text{OUT1}} + ... + I_{\text{OUT15}})}{16}} - 1 \right] \times 100$$

The deviation of the OUT0-OUT15 constant current average from the ideal constant current value. Deviation is calculated by the following formula:

$$\Delta \text{ (\%)} = \left[ \frac{\frac{(I_{\text{OUT0}} + I_{\text{OUT1}} + \dots I_{\text{OUT14}} + I_{\text{OUT15}})}{16} - \text{(Ideal Output Current)}}{I \text{Ideal Output Current}} \right] \times 100$$

Ideal current is calculated by the formula:

$$I_{OUT(IDEAL)} = 42.5 \times \left( \frac{1.20}{R_{IREF}} \right)$$

$$\Delta \text{ (\%/V)} = \left( \frac{(I_{\text{OUTn}} \text{ at V}_{\text{CC}} = 5.5 \text{ V}) - (I_{\text{OUTn}} \text{ at V}_{\text{CC}} = 3.0 \text{ V})}{(I_{\text{OUTn}} \text{ at V}_{\text{CC}} = 3.0 \text{ V})} \right) \times \frac{100}{5.5 \text{ V} - 3 \text{ V}}$$

(4) Load regulation is calculated by the equation:

$$\Delta \text{ (\%/V)} = \left[ \frac{(I_{\text{OUTn}} \text{ at V}_{\text{OUTn}} = 3 \text{ V}) - (I_{\text{OUTn}} \text{ at V}_{\text{OUTn}} = 1 \text{ V})}{(I_{\text{OUTn}} \text{ at V}_{\text{OUTn}} = 1 \text{ V})} \right] \times \frac{100}{3 \text{ V} - 1 \text{ V}}$$

(5) Not tested. Specified by design

www.ti.com

### **SWITCHING CHARACTERISTICS**

At  $V_{CC}=3.0$  V to 5.5 V,  $T_A=-40^{\circ}C$  to +85°C,  $C_{L0}=15$  pF,  $R_{L0}=100$   $\Omega$ ,  $C_{L1}=100$  pF,  $R_{L1}=1$  k $\Omega$ ,  $R_{IREF}=1.3$  k $\Omega$ ,  $V_{LED}=5$  V, and  $V_{XERR}=5$  V. Typical values at  $V_{CC}=3.3$  V and  $T_A=+25^{\circ}C$ , unless otherwise noted.

|                     |                        |                                                                                      | Т   | LC5946 |     |      |
|---------------------|------------------------|--------------------------------------------------------------------------------------|-----|--------|-----|------|
|                     | PARAMETER              | TEST CONDITIONS                                                                      | MIN | TYP    | MAX | UNIT |
| t <sub>R0</sub>     | Dies time              | SOUT (see Figure 11)                                                                 |     |        | 16  |      |
| t <sub>R1</sub>     | Rise time              | OUTn, V <sub>CC</sub> = 5 V, DC = 3Fh (see Figure 11)                                |     | 10     | 30  | ns   |
| t <sub>F0</sub>     |                        | SOUT (see Figure 11)                                                                 |     |        | 16  |      |
| t <sub>F1</sub>     | Fall time              | OUTn, V <sub>CC</sub> = 5 V, DC = 3Fh (see Figure 11)                                |     | 10     | 30  | ns   |
| t <sub>F2</sub>     |                        | XERR (see Figure 11)                                                                 |     |        | 100 | ns   |
| t <sub>D0</sub>     |                        | SCLK to SOUT (see Figure 12) <sup>(1)</sup>                                          |     |        | 25  | ns   |
| t <sub>D1</sub>     |                        | BLANK↑ to OUT0 sink current off (see Figure 12)                                      |     | 20     | 40  | ns   |
| t <sub>D2</sub>     |                        | GSCLK↑ to OUT0/4/8/12 (see Figure 12)                                                | 5   | 18     | 40  | ns   |
| t <sub>D3</sub>     | Propagation delay time | GSCLK↑ to OUT1/5/9/13 (see Figure 12)                                                | 20  | 42     | 73  | ns   |
| t <sub>D4</sub>     | Tropagation delay time | GSCLK↑ to OUT2/6/10/14 (see Figure 12)                                               | 35  | 66     | 106 | ns   |
| t <sub>D5</sub>     |                        | GSCLK↑ to OUT3/7/11/15 (see Figure 12)                                               | 50  | 90     | 140 | ns   |
| t <sub>D6</sub>     |                        | XLAT↑ to OUTn (dot correction)<br>00h to 3Fh, 3Fh to 00h (see Figure 12)             |     |        | 100 | ns   |
| t <sub>ON_ERR</sub> | Output on-time error   | t <sub>OUTON</sub> – t <sub>GSCLK</sub> , GSn = 001h, GSCLK = 33 MHz (see Figure 13) | -20 |        | 10  | ns   |

<sup>(1)</sup> XHALF = H: rising edge of SCLK to SOUT; XHALF = L: falling edge of SCLK to SOUT.

Copyright © 2008, Texas Instruments Incorporated



### **FUNCTIONAL BLOCK DIAGRAM**





### **DEVICE INFORMATION**

#### TSSOP-28 PW PACKAGE (TOP VIEW)



#### HTSSOP-28 PWP PACKAGE (TOP VIEW)

#### $\bigcirc$ VCC GND 1 28 BLANK 2 27 IREF 26 XLAT 3 XHALF SCLK 25 **GSCLK** 4 SIN 24 SOUT 5 MODE 6 23 **XERR** OUT0 7 22 OUT15 PowerPAD Thermal Pad OUT1 8 21 OUT14 20 OUT2 9 OUT13 OUT3 10 19 OUT12 OUT4 18 OUT11 OUT5 12 17 OUT10 OUT6 13 16 OUT9 OUT7 15 OUT8

#### QFN-32 RHB PACKAGE (TOP VIEW)



NC = No internal connection.



### **TERMINAL FUNCTIONS**

|       | TERMINAL |                   |     |                                                                                                                                                                                                                                                                                                                                 |  |  |
|-------|----------|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME  | PW/PWP   | RHB               | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                     |  |  |
| BLANK | 2        | 31                | I   | Blank (all constant current outputs off). When BLANK is high, all constant current outputs (OUT0 through OUT15) are forced off, the Grayscale PWM timing controller initializes and the Grayscale counter resets to '0'. When BLANK is low, all constant current outputs are controlled by the Grayscale PWM timing controller. |  |  |
| GND   | 1        | 30                | _   | Ground                                                                                                                                                                                                                                                                                                                          |  |  |
| GSCLK | 25       | 24                | I   | Reference clock for Grayscale PWM control.                                                                                                                                                                                                                                                                                      |  |  |
| IREF  | 27       | 26                | I/O | is pin sets the constant current value. OUT0 through OUT15 sink constant current is set to sired value by connecting an external resistor between IREF and GND.                                                                                                                                                                 |  |  |
| MODE  | 6        | 3                 | 1   | Input mode pin. When MODE is high, the input mode is dot correction (DC). When MODE is low, the input mode is grayscale (GS).                                                                                                                                                                                                   |  |  |
| NC    | _        | 12, 13,<br>28, 29 | _   | No connection                                                                                                                                                                                                                                                                                                                   |  |  |
| OUT0  | 7        | 4                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT1  | 8        | 5                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT2  | 9        | 6                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT3  | 10       | 7                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT4  | 11       | 8                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT5  | 12       | 9                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT6  | 13       | 10                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT7  | 14       | 11                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT8  | 15       | 14                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT9  | 16       | 15                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT10 | 17       | 16                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT11 | 18       | 17                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT12 | 19       | 18                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT13 | 20       | 19                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT14 | 21       | 20                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| OUT15 | 22       | 21                | 0   | Constant current output                                                                                                                                                                                                                                                                                                         |  |  |
| SCLK  | 4        | 1                 | I   | Serial data shift clock                                                                                                                                                                                                                                                                                                         |  |  |
| SIN   | 5        | 2                 | I   | Serial data input                                                                                                                                                                                                                                                                                                               |  |  |
| SOUT  | 24       | 23                | 0   | Serial data output                                                                                                                                                                                                                                                                                                              |  |  |
| VCC   | 28       | 27                | I   | Power-supply voltage                                                                                                                                                                                                                                                                                                            |  |  |
| XERR  | 23       | 22                | 0   | Error output. Open-drain output. XERR goes low when LOD or TEF is detected.                                                                                                                                                                                                                                                     |  |  |
| XHALF | 26       | 25                | ı   | Extended serial interface. When XHALF is high, the device operates normally. When XHALF is low, the extended serial interface is activated.                                                                                                                                                                                     |  |  |
| XLAT  | 3        | 32                | I   | Edge triggered latch signal. At the rising edge of XLAT, the TLC5946 writes data from the input shift register to either the Dot Correction register (MODE = high) or the Grayscale register (MODE = low).                                                                                                                      |  |  |



### PARAMETER MEASUREMENT INFORMATION

### PIN EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS









Figure 4. XERR



Figure 5. OUT0 Through OUT15

### **TEST CIRCUITS**



(1)  $C_{L0}$  includes measurement probe and jig capacitance.

Figure 6. Rise Time and Fall Time Test Circuit for OUTn



(1)  $C_{L1}$  includes measurement probe and jig capacitance.

Figure 8. Rise Time and Fall Time Test Circuit for XERR



(1)  $C_{L0}$  includes measurement probe and jig capacitance.

Figure 7. Rise Time and Fall Time Test Circuit for SOUT



Figure 9. Constant Current Test Circuit for OUTn



### **TIMING DIAGRAMS**





(1) Input pulse rise and fall time is 1 ns to 3 ns. Input pulse high level is VCC and low level is GND.

Figure 10. Input Timing



(1) Input pulse rise and fall time is 1 ns to 3 ns.

Figure 11. Output Timing





NOTE: DC = Dot Correction, GS = Grayscale.

Figure 12. Timing Diagram (GS Data = 003h, XHALF = High)



Figure 13. Output On-Time Error Timing Diagram (GS Data = 001h, GSCLK = 33 MHz)



### TYPICAL CHARACTERISTICS

At  $V_{CC}$  = 3.3 V and  $T_A$  = +25°C, unless otherwise noted.













Submit Documentation Feedback

Copyright © 2008, Texas Instruments Incorporated



### **TYPICAL CHARACTERISTICS (continued)**

At  $V_{CC}$  = 3.3 V and  $T_A$  = +25°C, unless otherwise noted.







Figure 22.

Copyright © 2008, Texas Instruments Incorporated



#### DETAILED DESCRIPTION

#### SETTING FOR THE MAXIMUM OUTPUT CURRENT VALUE

The maximum output current of each channel ( $I_{OLCMax}$ ) is set by a single external resistor ( $R_{IREF}$ ), placed between the IREF pin and the GND pin. The voltage on IREF is made with an internal bandgap,  $V_{IREF}$ , which has a typical value of 1.20 V. The  $R_{IREF}$  resistor value is calculated by Equation 1:

$$R_{IREF}(\Omega) = 42.5 \times \frac{V_{IREF}(V)}{I_{OLCMax}(mA)}$$
(1)

#### Where:

- V<sub>IREF</sub> = 1.20 V
- R<sub>IREF</sub> = User-selected external resistor

 $I_{OLCMax}$  is the largest current for all outputs. Each output sinks the  $I_{OLCMax}$  current when it is turned on and its dot correction is set to the maximum value of 3Fh (63d). The sink current for each output can be reduced by lowering the respective output dot correction value.

 $R_{IREF}$  must be between 1.275 k $\Omega$  (typ) and 12.75 k $\Omega$  (typ) in order to keep  $I_{OLCMax}$  between 4 mA and 40 mA. The output current may be unstable if  $I_{OLCMax}$  is less than 4 mA. Output currents lower than 4 mA can be achieved by setting  $I_{OLCMax}$  to 4 mA or higher and then using dot correction.

Figure 14 illustrates the maximum output current versus R<sub>IREF</sub>. R<sub>IREF</sub> is the value of the resistor between the IREF terminal to GND. A variable power supply may be connected to the IREF pin through a resistor to change the maximum output current per output. The maximum output current is 42.5 times the current flowing out of the IREF pin.

### **DOT CORRECTION (DC) FUNCTION**

The TLC5946 is able to individually adjust the output current of each channel (OUT0 to OUT15). This function is called *dot correction* (DC). The DC function allows the user to individually adjust the brightness and color deviations of LEDs connected to the outputs OUT0 to OUT15. Each respective channel output current can be adjusted in 64 steps from 0% to 100% of the maximum output current, I<sub>OLCMax</sub>. The dot correction data are entered into the TLC5946 via the serial interface.

The output current is calculated by Equation 2:

$$I_{OUTn} = I_{OLCMax} \times \frac{DCn}{63}$$
 (2)

#### Where:

- I<sub>OLCMax</sub> = the maximum output current of each output
- DCn = the programmed dot correction value of output n (DCn = 0 to 63)

When MODE is high, the input shift register works as a DC shift register. The shift registers and data latches are each 96 bits in length, and are used to individually adjust the constant current values for each constant current driver. Each channel can be adjusted from 0% to 100% of the maximum LED current with 6-bit resolution. Figure 23 illustrates the DC serial data configuration. Figure 12 illustrates the timing chart for writing data into the shift registers and data latches. Each channel LED current is dot-corrected by the percentage corresponding to the data in its DC data latch. DC data present on the SIN pin are clocked into the shift register with each rising edge of the SCLK pin. Data are shifted in MSB first. The data are latched from the shift register into the DC data latch with a rising edge on the XLAT pin.

The BLANK signal does not need to be high to latch in new data. When XLAT goes high, the new dot-correction data immediately become valid and change the output currents if the output is on. When the IC is powered on, the data in the shift register and DC data latch are not set to any default values. Therefore, DC data must be written to the DC latch before turning on the constant current output.

Submit Documentation Feedback

Copyright © 2008, Texas Instruments Incorporated





Figure 23. Dot Correction Serial Data Configuration

### **GRAYSCALE (GS) FUNCTION (PWM Operation)**

The pulse width modulation (PWM) operation is controlled by a 12-bit grayscale counter that is clocked on each rising edge of the grayscale reference clock (GSCLK). The counter is reset to zero when the BLANK signal is set high. The counter value is held at zero while BLANK is high, even if the GSCLK input toggles high and low. After the falling edge of BLANK, the counter increments with each rising edge of GSCLK. Any constant current sink output (OUT0 through OUT15) with a non-zero value in its corresponding grayscale latch starts to sink current after the first rising edge of GSCLK following a high-to-low transition of BLANK. The internal counter keeps track of the number of GSCLK pulses. Each output channel stays on as long as the internal counter is equal to or less than the respective output GS data. Each channel turns off at the rising edge of GSCLK when the grayscale counter value is larger than the grayscale latch value.

For example, an output that has a grayscale latch value of '1' turns on at the first rising edge of GSCLK after BLANK goes low. It turns off at the second rising edge of GSCLK. Figure 24 shows the PWM output timing. When the counter becomes FFFh, the counter stops and output does not turn on until the next grayscale cycle. Pulling BLANK high before the counter becomes FFFh immediately resets the counter to zero.



Figure 24. PWM Output Timing

Copyright © 2008, Texas Instruments Incorporated



When the IC powers on, the data in the shift register and latch are not set to any default value. Therefore, GS data must be written to the GS latch before turning the constant current output on. Additionally, BLANK should be high when the device is powered on, to prevent the outputs from turning on before the proper grayscale and dot correction values are written. All constant current outputs are always off when BLANK is high.

Each output (OUTn) on-time ( $t_{OUTON}$ ) is calculated by Equation 3:

$$t_{OUTON}$$
 (ns) =  $t_{GSCLK}$  (ns) × GSn (3)

#### Where:

- t<sub>GSCLK</sub> = the period of GSCLK
- GSn = the programmed grayscale value of output n (GSn = 0 to 4095d)

If XLAT goes high during a grayscale cycle, then new GS data are immediately latched into the GS latch. This action can cause the outputs to turn on or off unexpectedly. For proper operation, GS data should only be latched into the IC at the end of a GS period when BLANK is high.

When MODE is low, the input shift register works as a GS shift register. The shift registers and data latches are each 192 bits in length, and are used to set the PWM timing for each constant current driver. Figure 25 shows the GS serial data configuration. Refer to Figure 12 for a timing diagram for writing data into the shift register and latch. The driver on-time is set by the data in the GS data latch. GS data present on the SIN pin are clocked into the shift register with each rising edge of the SCLK pin. Data are shifted in MSB first. Data are latched from the shift register into the GS data latch with a rising edge on the XLAT pin.

When the IC powers on, the data in the shift register and data latch are not set to any default value. Therefore, grayscale data must be written to the GS latch before turning on the constant current output. Also, BLANK should be high when powered on because the constant current may also turn on. All constant current outputs are off when BLANK is high. The status information data (SID) byte overwrites on the most significant 17 bits of the input shift register at the rising edge of the first SCLK after XLAT goes low.



Figure 25. Grayscale Serial Data Configuration



### STATUS INFORMATION DATA (SID)

Status information data (SID) are 17-bit, read-only data, accessible in the grayscale data input mode (MODE = GND). Both the LED open detection (LOD) error and the thermal error flag (TEF) are shifted out of the SOUT pin with each rising edge of SCLK. The 16 LOD bits for each channel and the TEF bit are written into the 17 most significant bits (MSBs) of the shift register at the rising edge of the first SCLK after XLAT goes low. As a result, the previous data in the 17 MSBs are lost at the same time. Figure 26 shows the bit assignments, Table 1 describes the SID data definition, and Figure 27 illustrates the read timing for the status information data.



Figure 26. Status Information Data Configuration (XHALF = High)

#### **Table 1. SID Data Definition**

|          | DEFINIT                       | TION             |
|----------|-------------------------------|------------------|
| SID DATA | LODn                          | TEF              |
| 0        | No LED open error             | No thermal error |
| 1        | LED is open or shorted to GND | Over temperature |



Figure 27. Status Information Data Read Timing (XHALF = High)

The LOD data are updated at the rising edge of the 33rd GSCLK pulse after BLANK goes low; the LOD data are retained until the next 33rd GSCLK. LOD data are only checked for outputs that are turned on during the rising edge of the 33rd GSCLK pulse. A '1' in a LOD bit indicates an open LED condition for the corresponding channel. A '0' indicates normal operation. The GS data should be equal to or higher than 21h (33d) to detect an open LED in every PWM cycle. When the IC is powered on, LOD data do not show correct values. Therefore, LOD data must be read at the rising edge of the 33rd GSCLK pulse after BLANK goes low.

The TEF bit indicates that the IC temperature is too high. A '1' in the TEF bit means that the IC temperature exceeds the detect temperature threshold,  $T_{\text{TEF}}$ . A '0' in the TEF bit indicates normal operating temperature conditions.

Copyright © 2008, Texas Instruments Incorporated



#### **ERROR INFORMATION OUTPUT**

The TLC5946 has two error detection circuits: LED open detection (LOD) and a thermal error flag (TEF). LOD detects a broken or disconnected LED during the display period. The TEF indicates an over-temperature condition. A low-level output of XERR indicates that an LOD error or TEF is detected. XERR pins of more than two ICs can be connected together and pulled up to  $V_{CC}$  with a single resistor because XERR is an open-drain output; see the SCLK and GSCLK Frequency section. Table 2 shows the XERR truth table. BLANK = H masks LOD to distinguish between LOD and TEF. When the IC is powered on, XERR does not show correct values. XERR shows a correct signal when LOD data become valid at the rising edge of the 33rd GSCLK pulse after BLANK goes low. Also, both the LOD error and the TEF are shifted out of the SOUT pin; see the Status Information Data (SID) section.

**Table 2. XERR Truth Table** 

|                | CONDITION      |       |      |  |  |  |
|----------------|----------------|-------|------|--|--|--|
| ERROF          | R DATA         | INPUT |      |  |  |  |
| LOD (Internal) | TEF (Internal) | BLANK | XERR |  |  |  |
| 0              | 0              |       | Н    |  |  |  |
| 0              | 1              |       | L    |  |  |  |
| 1              | 0              | L     | L    |  |  |  |
| 1              | 1              |       | L    |  |  |  |
| 0              | 0              |       | Н    |  |  |  |
| 0              | 1              |       | L    |  |  |  |
| 1              | 0              | - H   | Н    |  |  |  |
| 1              | 1              |       | L    |  |  |  |

### **CONTINUOUS BASE LED OPEN DETECTION (LOD)**

The LOD function automatically updates LOD data at the rising edge of the 33rd GSCLK pulse after BLANK goes low; the LOD data are retained until the next 33rd GSCLK. LOD data are only checked for outputs that are turned on during the rising edge of the 33rd GSCLK pulse. The internal LOD data becomes '1' when the voltage of the OUTn pin is less than the LED open detection threshold ( $V_{LOD} = 0.3 \text{ V}$ , typical).

To eliminate false detection of open LEDs, the LED driver design must ensure that the TLC5946 output voltage is greater than  $V_{LOD}$  when the outputs are on. The GS data should be equal to or higher than 21h (33d) to detect LED open in every PWM cycle.

Submit Documentation Feedback

Copyright © 2008, Texas Instruments Incorporated



#### **AUTO OUTPUT OFF**

The  $V_{CC}$  current (ICC) increases during an LED open detection. When the TLC5946 detects an open or shorted to ground LED at OUTn, the TLC5946 turns off OUTn to reduce the ICC at the 33rd falling edge of GSCLK after the falling edge of BLANK, as shown in Figure 28. This feature minimizes supply current during fault conditions. If there are any unconnected output LED lamps (including connection failures or short-circuits), the grayscale data corresponding to the unconnected output should be set to '0' before turning on the LEDs.



Figure 28. LOD and Auto Output Off Timing

### THERMAL ERROR FLAG (TEF)

The TLC5946 has a thermal error flag (TEF) function to indicate an over-temperature condition. If the junction temperature exceeds the threshold temperature, +162°C typical, TEF toggles to '1' and the XERR pin goes to a low level. Once TEF becomes '1', it remains a '1' until the first falling edge of SCLK after XLAT goes low, as shown in Figure 29. If the junction temperature (T<sub>J</sub>) remains higher than the threshold temperature, TEF remains '1', even after the first falling edge of SCLK. TEF is also shifted out of the SOUT pin; see the *Status Information Data (SID)* section.



Figure 29. TEF and XERR Timing



#### **NOISE REDUCTION**

Large surge currents can flow through the IC and the board if all 16 LED channels fully turn on simultaneously at the start of each grayscale cycle. These large current surges could introduce detrimental noise and electromagnetic interference (EMI) into other circuits. The TLC5946 turns on the LED channels in a series delay, to provide a current soft-start feature. The output current sinks are grouped into four groups of four channels each. The first group is OUT0, 4, 8, 12; the second group is OUT1, 5, 9, 13; the third group is OUT2, 6, 10, 14; and the fourth group is OUT3, 7, 11, 15. Each group turns on sequentially with a small delay between groups; see Figure 12. Both turn-on and turn-off are delayed.

#### **OUTPUT ENABLE**

When BLANK is high, all constant current outputs turn off and the grayscale counter is reset. When BLANK is low, all constant current outputs are controlled by the GS PWM timing controller. If BLANK goes low and then toggles high again in a very short time, all outputs that are programmed to turn on do so, for either the programmed number of grayscale clocks or the length of time that the BLANK signal was low, whichever is lower. For example, if all outputs are programmed to turn on for 1 ms, but the BLANK signal is only low for 50 ns, all outputs turn on for 50 ns, even though some outputs will turn on after the BLANK signal has already gone high.



#### **SERIAL INTERFACE**

The TLC5946 has a flexible serial interface that can be connected to microcontrollers or digital signal processors in various ways. Only three pins are needed to input data into the device. More than two TLC5946s can be connected in series by connecting an SOUT pin from one device to the SIN pin of the next device. Cascaded two TLC5946s are shown in Figure 30 and Figure 31. The SOUT pin can also be connected to the controller to receive status information from the TLC5946; see the SCLK and GSCLK Frequency section.



Figure 30. Cascading Two TLC5946 Devices



Figure 31. Timing Diagram of Two Cascaded TLC5946 Devices (XHALF = High)

Copyright © 2008, Texas Instruments Incorporated



#### **SERIAL INTERFACE MODE**

The serial interface has two input modes defined by the MODE pin, as Table 3 shows. XLAT must be low when the MODE pin goes high-to-low or low-to-high to change back and forth between GS mode and DC mode.

**Table 3. Serial Interface Input Mode** 

| MODE | INPUT MODE                  | INPUT SHIFT REGISTER |  |  |
|------|-----------------------------|----------------------|--|--|
| GND  | Grayscale PWM data 192 bits |                      |  |  |
| VCC  | Dot correction data         | 96 bits              |  |  |

### **SCLK AND GSCLK FREQUENCY**

Figure 32 shows a cascading connection of *n* TLC5946 devices connected to a single controller, building a basic module of an LED display system. There is no limitation to the maximum number of ICs that can be cascaded. However, the maximum number of cascading TLC5946 devices depends on the application system and is in the range of 40 devices. Equation 4 and Equation 5 show the minimum frequencies for GSCLK and SCLK.

$$f_{GSCLK} = 4096 \times f_{UPDATE}$$
 (4)

$$f_{SCLK} = 192 \times f_{UPDATE} \times n \tag{5}$$

#### where:

- f<sub>GSCLK</sub> = minimum frequency of GSCLK
- f<sub>SCLK</sub> = minimum frequency of SCLK
- f<sub>UPDATE</sub> = update rate of entire cascading system
- n = number of cascaded TLC5946 devices



Figure 32. Cascading Device Connections

22 Submit

www.ti.com

#### POWER DISSIPATION CALCULATION

The device power dissipation must be below the power dissipation rate of the device package to ensure correct operation. Equation 6 calculates the power dissipation of the device:

$$P_{D} = (V_{CC} \times I_{CC}) + \left[ V_{OUT} \times I_{OLCMax} \times N \times \frac{DCn}{63d} \times d_{PWM} \right]$$
(6)

#### Where:

- P<sub>D</sub> = device power dissipation
- V<sub>CC</sub> = device supply voltage
- I<sub>CC</sub> = device supply current
- V<sub>OUT</sub> = OUTn voltage when driving LED current
- I<sub>OLCMax</sub> = LED current adjusted by R<sub>IREF</sub> resistor
- DCn = maximum DC value for OUTn
- N = number of OUTn driving LED at the same time
- d<sub>PWM</sub> = duty cycle defined by BLANK pin or GS PWM value

#### **EXTENDED SERIAL INTERFACE**

The TLC5946 has an extended serial interface with the following functions:

- 1. Independently accessible GS shift register of OUT0 to OUT7 or OUT8 to OUT15
- 2. SOUT half clock delay

When XHALF is low, the extended serial interface becomes active. Either the OUT0 to OUT7 GS shift register or the OUT8 to OUT15 GS shift register is selected in advance by counting the XLAT pulses while BLANK is high (one XLAT pulse selects the OUT0 to OUT7 GS shift register and two XLAT pulses select the OUT8 to OUT15 GS shift register), as shown in Figure 33. One or two XLAT pulses while BLANK is high must be input before sending the serial data.

SOUT outputs serial data at the falling edge of SCLK, delaying half a clock longer than the normal serial interface mode. SIN reads data at the rising edge of SCLK at the same as the normal serial interface mode. This configuration ensures a longer distance serial interface. Figure 34 shows the output timing of the extended serial interface mode.

SOUT outputs the status information data only when the data of OUT8 to OUT15 are shifted in, as shown in Figure 35 and Figure 36. The status information data configuration when XHALF is low is shown in Figure 37.

Figure 38 shows the recommended ac timing widths of the extended serial interface. Note that  $t_{WL2}$ ,  $t_{SU7}$ , and  $t_{H3}$  are only effective when XHALF is low.

Figure 39 and Figure 40 are power-on sequence examples of this mode. BLANK should be high when the device is powered on to prevent the outputs from turning on before the proper GS and DC values are written. The extended serial interface mode is available only in the GS PWM mode (MODE = low). When MODE is high in the extended serial interface mode (XHALF = low), the TLC5946 becomes the DC mode that is the same as the normal DC mode.

Copyright © 2008, Texas Instruments Incorporated





Figure 33. Extended Serial Interface



Figure 34. Output Timing of Extended Serial Interface

Product Folder Link(s): TLC5946

24





Figure 35. Extended Serial Interface (OUT0 to OUT7)



Figure 36. Extended Serial Interface (OUT8 to OUT15)



Figure 37. Status Information Data Configuration (XHALF = Low)





Figure 38. AC Timing in Extended Serial Interface Mode (XHALF = Low)



Figure 39. Power-On Sequence—1 (XHALF = Low) (BLANK goes high immediately after power-on)



www.ti.com



Figure 40. Power-On Sequence—2 (XHALF = Low) (BLANK stays high after power-on, GS mode starts with BLANK = High)



# **Revision History**

| CI | hanges from Revision A (April 2008) to Revision B                                                                          | Page |
|----|----------------------------------------------------------------------------------------------------------------------------|------|
|    | Changed device status from Mixed Status to Production Data for QFN package                                                 |      |
| •  | Deleted footnote 2 from <i>Package/Ordering Information</i> table; device status for the TLC5946RHB is now Production Data | 2    |
| •  | Updated Figure 32                                                                                                          | 22   |
| CI | hanges from Revision original (March 2008) to Revision A                                                                   | Page |
| •  | Added footnote 2 to Package/Ordering Information table to indicate device status for the TLC5946RHB is now Product Preview | 2    |

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |            |               |                   |                       |      | (4)                           | (5)                        |              |                  |
| TLC5946PW             | Obsolete   | Production    | TSSOP (PW)   28   | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | PJ5946           |
| TLC5946PWP            | Active     | Production    | HTSSOP (PWP)   28 | 50   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC5946          |
| TLC5946PWP.A          | Active     | Production    | HTSSOP (PWP)   28 | 50   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC5946          |
| TLC5946PWPR           | Active     | Production    | HTSSOP (PWP)   28 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC5946          |
| TLC5946PWPR.A         | Active     | Production    | HTSSOP (PWP)   28 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC5946          |
| TLC5946PWR            | Obsolete   | Production    | TSSOP (PW)   28   | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | PJ5946           |
| TLC5946RHBR           | Active     | Production    | VQFN (RHB)   32   | 3000   LARGE T&R      | Yes  | NIPDAU   NIPDAU               | Level-2-260C-1 YEAR        | -40 to 85    | TLC<br>5946      |
| TLC5946RHBR.A         | Active     | Production    | VQFN (RHB)   32   | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC<br>5946      |
| TLC5946RHBR.B         | Active     | Production    | VQFN (RHB)   32   | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC<br>5946      |
| TLC5946RHBRG4         | Active     | Production    | VQFN (RHB)   32   | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC<br>5946      |
| TLC5946RHBT           | Active     | Production    | VQFN (RHB)   32   | 250   SMALL T&R       | Yes  | NIPDAU   NIPDAU               | Level-2-260C-1 YEAR        | -40 to 85    | TLC<br>5946      |
| TLC5946RHBT.A         | Active     | Production    | VQFN (RHB)   32   | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC<br>5946      |
| TLC5946RHBT.B         | Active     | Production    | VQFN (RHB)   32   | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC<br>5946      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC5946PWPR | HTSSOP          | PWP                | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| TLC5946RHBR | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TLC5946RHBT | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5946PWPR | HTSSOP       | PWP             | 28   | 2000 | 353.0       | 353.0      | 32.0        |
| TLC5946RHBR | VQFN         | RHB             | 32   | 3000 | 346.0       | 346.0      | 33.0        |
| TLC5946RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### **TUBE**



### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TLC5946PWP   | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| TLC5946PWP.A | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224745/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PWP (R-PDSO-G28)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



4206332-33/AO 01/16

# PWP (R-PDSO-G28) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



Exposed Thermal Pad Dimensions

# PWP (R-PDSO-G28)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets.
- E. For specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G28)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated