

# **Processor Power Management Subsystem**

## **DESCRIPTION**

The WM8321 is an integrated power-management subsystem which provides a cost-effective, flexible, single-chip solution for power management. It is specifically targeted at the requirements of a range of low-power portable consumer products, but is suitable to any application with a multimedia processor. The WM8321 is designed to operate as a system PMIC supporting the ARM9™, ARM11™ and ARM Cortex-A™ processors, but is also capable of supporting the majority of application and mobile processors at the heart of a wide range of low-power consumer multimedia applications.

The start-up behaviour and configuration is fully programmable in an integrated OTP non-volatile memory. This highly flexible solution helps reduce time-to-market, as changing application requirements can be very easily accommodated in the OTP. The InstantConfig™ interface enables an external EEPROM to configure the WM8321.

The WM8321 power management subsystem comprises four programmable DC-DC converters and eleven LDO regulators (four of which are low-noise for supplying sensitive analogue subsystems). The integrated OTP bootstrap circuitry controls the start-up sequencing and voltages of the converters and regulators as well as the sequencing of system clocks.

The DC-DC converters deliver high performance and high efficiency across a wide range of operating conditions. They are optimised to support the high load current transients seen in modern processor core domains. DC-DC3 / DC-DC4 can be connected together and operated in 'dual' mode to support an increased current load of up to 1.6A.

An on-chip regulator provides power for always-on PMIC functions such as register map and the RTC. The device provides autonomous backup battery switchover. A low-power LDO is included to support 'Alive' processor power domains external to the WM8321.

A 12-bit Auxiliary ADC supports a wide range of applications for internal as well as external analogue sampling, such as voltage detection and temperature measurement.

WM8321 includes a crystal oscillator and an internal RC oscillator to generate all clock signals for autonomous system start-up and processor clocking. A Secure Real-time Clock (S-RTC) and alarm function is included, capable of waking up the system from low-power modes. A watchdog function is provided to ensure system integrity.

To maximise battery life, highly-granular power management enables each function in the WM8321 subsystem to be independently powered down through a control interface or alternatively through register and OTP-configurable GPIOs. The device offers a standby power consumption of <7uA, making it particularly suitable for portable applications.

The WM8321 is supplied in an 8x8mm 81-lead QFN package, ideal for use in portable systems. The WM8321 forms part of the Wolfson series of audio and power management solutions, and is widely register compatible with the WM831X family of PMIC devices.

## **FEATURES**

#### **Power Management**

- 2 x DC-DC synchronous buck converters (0.6V - 1.8V, 1.25A, DVS)
- 2 x DC-DC synchronous buck converters (0.85V - 3.4V, 1A)
- 1 x LDO regulator (0.9V 3.3V, 300mA, 1Ω)
- 2 x LDO regulators (0.9V 3.3V, 200mA, 1Ω)
- 3 x LDO regulators (0.9V 3.3V, 100mA, 2Ω)
- 2 x Low-noise LDO regulators (1.0V 3.5V, 200mA, 1Ω)
- 2 x Low-noise LDO regulators (1.0V 3.5V, 150mA,  $2\Omega$ )
- 1 x 'Alive' regulator (0.8V 1.55V, up to 25mA)

#### **System Control**

- I<sup>2</sup>C or SPI compatible primary control interface
- Comprehensive interrupt scheme
- Watchdog timer and system reset control
- Autonomous power sequencing and fault detection
- OTP memory bootstrap configuration function

#### **Additional Features**

- Auxiliary ADC for multi-function analogue measurement
- 128-bit pseudo-random unique ID
- Secure Real-Time Clock with wake-up alarm
- 12 x configurable multi-function (GPIO) pins
- Comprehensive clocking scheme: low-power 32kHz RTC crystal oscillator, GPIO clock output and 4MHz RC clock for power management
- System LED outputs indicating device power state, and fault status

#### **Package Options**

• 8 x 8 x 0.85mm, 81-lead QFN package

## **APPLICATIONS**

- Cellular Handsets
- Smartphones
- Flectronic Books
- Portable Media Players
- Mobile Internet Devices
- Electronic Gaming Devices
- Netbooks
- Smartbooks
- Set Top Box
- Digital Picture Frames

## **BLOCK DIAGRAM**





## **TYPICAL APPLICATIONS**

The WM8321 is designed as a system PMIC device that generates configurable DC supplies to power processors and associated peripherals within a system. The WM8321 provides four DC-DC synchronous buck (step-down) converters. Two of these can operate in dual mode, providing an increased current capability. Eleven LDO regulators provide a high degree of flexibility to provide power to multiple devices, with the capability to power-up and power-down different circuits independently.

Two of the DC-DC buck converters incorporate Wolfson's BuckWise™ technology specifically designed to handle rapid changes in load current; programmable slew rate DVS is also provided, as required by modern application processors. Selectable operating modes on all of the DC-DC converters allow each converter to be optimally configured for light, heavy or transient load conditions. Flexible operating configurations allow the converters to be tailored for minimum PCB area, maximum performance, or for maximum efficiency. The analogue LDOs provide low-noise outputs suitable for powering sensitive circuits such as RF / Wi-Fi / cellular handset applications.

The WM8321 powers up the converters and LDOs according to a programmable sequence. A configurable 'SLEEP' state is also available, providing support for an alternate configuration, typically for low-power / standby operation. The power control sequences and many other parameters can be stored in an integrated user-configurable OTP (One-Time Programmable) memory or may be loaded from an external memory. The WM8321 supports the programming and verification of the integrated OTP memory.

A backup battery supply can be connected to the WM8321 in order to maintain the Real Time Clock (RTC) in the absence of the primary supply.

Programmable GPIO pins may be configured as hardware inputs for general use or for selecting different power management configurations. As outputs, the GPIOs can provide indications of the device status, or may be used as control signals for other power management circuits. The WM8321 also provides two LED drivers, which can be controlled manually or configured as status indicators for the OTP memory programmer or operating power state.



# **TABLE OF CONTENTS**

| DESCRIPTION                                              |    |
|----------------------------------------------------------|----|
| FEATURES                                                 | 1  |
| APPLICATIONS                                             | 1  |
| BLOCK DIAGRAM                                            | 2  |
| TYPICAL APPLICATIONS                                     | 3  |
| TABLE OF CONTENTS                                        | 4  |
| PIN CONFIGURATION                                        |    |
| ORDERING INFORMATION                                     | 5  |
| PIN DESCRIPTION                                          |    |
| ABSOLUTE MAXIMUM RATINGS                                 |    |
| RECOMMENDED OPERATING CONDITIONS                         |    |
| FEATURES OVERVIEW                                        | 10 |
| POWER MANAGEMENT FUNCTIONS                               |    |
| BUCKWISE™ TECHNOLOGY                                     |    |
| NON VOLATILE MEMORY SYSTEM CONFIGURATION                 |    |
| POWER STATES                                             |    |
| BACKUP DOMAIN FOR RTC AND SYSTEM CONFIGURATION RETENTION | _  |
| AUXILIARY ADC                                            |    |
| SYSTEM CONTROL AND SUPERVISION                           |    |
| GPIOSINTERRUPTS                                          |    |
| TYPICAL CONNECTIONS                                      |    |
| PACKAGE DIAGRAM                                          |    |
| IMPORTANT NOTICE                                         |    |
| REVISION HISTORY                                         |    |
| NEVISION FIISTORT                                        | ∠U |



## **PIN CONFIGURATION**



Top View - WM8321

## **ORDERING INFORMATION**

| ORDER CODE        | ОТР          | TEMPERATURE<br>RANGE (T <sub>A</sub> ) | PACKAGE                     | MOISTURE<br>SENSITIVITY<br>LEVEL | PEAK<br>SOLDERING<br>TEMPERATURE |
|-------------------|--------------|----------------------------------------|-----------------------------|----------------------------------|----------------------------------|
| WM8321GEFL/V      | Unprogrammed | -40°C to +85°C                         | 81-lead QFN (8 x 8mm)       | MSL3                             | 260°C                            |
|                   |              |                                        | (Pb-free)                   |                                  |                                  |
| WM8321GEFL/RV     | Unprogrammed | -40°C to +85°C                         | 81-lead QFN (8 x 8mm)       | MSL3                             | 260°C                            |
|                   |              |                                        | (Pb-free, tape and reel)    |                                  |                                  |
| WM8321GEFLxxx/RV* | Custom       | -40°C to +85°C                         | 81-lead QFN (8 x 8mm)       | MSL3                             | 260°C                            |
|                   |              |                                        | (Pb-free, tape and reel) ** |                                  |                                  |

## Note:

Reel quantity = 2200



<sup>\*</sup> xxx = Unique OTP part number

<sup>\*\*</sup> Custom OTP minimum order quantity 22,000.

## **PIN DESCRIPTION**

## Notes:

- 1. Pins are sorted by functional groups.
- 2. The power domain associated with each pin is noted; VPMIC is the domain powered by LDO12 for the 'always-on' functions internal to the WM8321.

| PIN        | NAME                | TYPE                 | POWER<br>DOMAIN   | DESCRIPTION                               |                                                                                     |
|------------|---------------------|----------------------|-------------------|-------------------------------------------|-------------------------------------------------------------------------------------|
| Clocking a | nd Real Time Cloc   | ζ                    |                   |                                           |                                                                                     |
| Y12        | XTO                 | Analogue Output      | VPMIC             | Crystal Drive Output                      |                                                                                     |
| Y11        | XTI                 | Analogue Input       | VPIVIIC           | Crystal Drive Input or 32.768             | 8kHz CMOS Clock Input                                                               |
| W11        | XOSCGND             | Supply               |                   | Crystal Oscillator Ground                 |                                                                                     |
| H1         | CLKOUT              | Digital Output       | DBVDD             | CMOS Clock Output                         |                                                                                     |
| General Pu | rpose Input / Outp  | ut and Auxiliary ADC |                   |                                           |                                                                                     |
| D3         | GPIO1               | Digital I/O          | DD) (DD           | GPIO Pin 1                                |                                                                                     |
| F2         | GPIO2               | Digital I/O          | DBVDD or<br>VPMIC | GPIO Pin 2                                |                                                                                     |
| F3         | GPIO3               | Digital I/O          | VIIVIIO           | GPIO Pin 3                                |                                                                                     |
| W4         | GPIO4               | Digital I/O          |                   | GPIO Pin 4                                |                                                                                     |
| Y4         | GPIO5               | Digital I/O          | DBVDD or<br>PVDD  | GPIO Pin 5                                |                                                                                     |
| W5         | GPIO6               | Digital I/O          | 1 400             | GPIO Pin 6                                |                                                                                     |
| H2         | GPIO7               | Digital I/O          |                   | GPIO Pin 7                                |                                                                                     |
| H3         | GPIO8               | Digital I/O          | DBVDD or<br>VPMIC | GPIO Pin 8                                |                                                                                     |
| K3         | GPIO9               | Digital I/O          | VEIVIIC           | GPIO Pin 9                                |                                                                                     |
| Y5         | GPIO10              | Digital I/O          |                   | GPIO Pin 10 / Auxiliary ADC               | input                                                                               |
| Y6         | GPIO11              | Digital I/O          | DBVDD or<br>PVDD  | GPIO Pin 11 / Auxiliary ADC               | input                                                                               |
| W6         | GPIO12              | Digital I/O          | FVDD              | GPIO Pin 12 / Auxiliary ADC               | input                                                                               |
| Processor  | Interface and IC Co | ontrol               |                   |                                           |                                                                                     |
| W9         | ŌN                  | Digital Input        | VPMIC             | ON Request Pin                            |                                                                                     |
| VV9        | ON                  | Digital Input        | VEIVIIC           | (Internal pull-up)                        |                                                                                     |
| B10        | RESET               | Digital I/O          | DBVDD             | System Reset Input and Ope                | en Drain Output.                                                                    |
| D10        | KLOLI               | Digital I/O          | DBVDD             | (Internal pull-up)                        |                                                                                     |
|            |                     |                      |                   | PMIC Interrupt Flag Output.               |                                                                                     |
| A11        | ĪRQ                 | Digital Output       | DBVDD             | Configurable Open Drain / C               |                                                                                     |
|            |                     |                      |                   | (Internal pull-up in Open Dra             | ·                                                                                   |
|            | OLEMODE             | D: " 11 .            | DD) (DD           | Primary Control Interface Mo              |                                                                                     |
| E1         | CIFMODE             | Digital Input        | DBVDD             | 0 = I <sup>2</sup> C Compatible Control I |                                                                                     |
|            |                     |                      |                   | 1 = SPI Compatible Control                | _                                                                                   |
|            |                     |                      |                   | SPI Compatible Control<br>Interface Mode  | r <sup>2</sup> C Compatible Control<br>Interface Mode                               |
| D2         | SDOUT1              | Digital Output       |                   | Control Interface Serial<br>Data Out      | No Function                                                                         |
| В9         | SCLK1               | Digital Input        |                   | Control Interface Serial<br>Clock         | Control Interface Serial<br>Clock                                                   |
| A9         | SDA1                | Digital I/O          | DBVDD             | Control Interface Serial<br>Data In       | Control Interface Serial Data Input and Open Drain Output. (Output can extend above |
| A10        | CS                  | Digital Input        |                   | Control Interface Chip<br>Select          | DBVDD domain.)  I <sup>2</sup> C Address Select:  0 = 68h  1 = 6Ch                  |



| PIN       | NAME              | TYPE            | POWER<br>DOMAIN | DESCRIPTION                                                                |
|-----------|-------------------|-----------------|-----------------|----------------------------------------------------------------------------|
|           |                   |                 |                 | Control Interface Serial Clock for external                                |
| Y10       | SCLK2             | Digital I/O     |                 | InstantConfig™ EEPROM (ICE)                                                |
|           |                   |                 | VPMIC           | (Internal pull-down)                                                       |
| W10       | SDA2              | Digital I/O     |                 | Control Interface Serial Data to/from external InstantConfig™ EEPROM (ICE) |
|           |                   |                 |                 | (Internal pull-down)                                                       |
| B11       | DBVDD1            | Supply          |                 | Digital Buffer Supply                                                      |
| F1        | DBVDD2            | Supply          |                 | Digital Buffer Supply                                                      |
| OTP Memor |                   |                 |                 | T                                                                          |
| Y3        | PROGVDD           | Supply          |                 | High-voltage input for OTP programming.                                    |
|           | verters and LDO R | egulators       |                 | 1                                                                          |
| B7        | DC1GND            | Supply          |                 | DC-DC1 Power Ground                                                        |
| A8        | DC1FB             | Analogue Input  | DC1VDD          | DC-DC1 Feedback Pin                                                        |
| A7        | DC1LX             | Analogue I/O    |                 | DC-DC1 Inductor Connection                                                 |
| B8        | DC1VDD            | Supply          |                 | DC-DC1 Power Input (connect to PVDD system supply)                         |
| B6        | DC2GND            | Supply          |                 | DC-DC2 Power Ground                                                        |
| A5        | DC2FB             | Analogue Input  | DC2VDD          | DC-DC2 Feedback Pin                                                        |
| A6        | DC2LX             | Analogue I/O    | DOZVDD          | DC-DC2 Inductor Connection                                                 |
| B5        | DC2VDD            | Supply          |                 | DC-DC2 Power Input (connect to PVDD system supply)                         |
| M1        | DC3GND            | Supply          |                 | DC-DC3 Power Ground                                                        |
| J1        | DC3FB             | Analogue Input  | DC3VDD          | DC-DC3 Feedback Pin                                                        |
| L1        | DC3LX             | Analogue I/O    | DC3VDD          | DC-DC3 Inductor Connection                                                 |
| K1        | DC3VDD            | Supply          |                 | DC-DC3 Power Input (connect to PVDD system supply)                         |
| N1        | DC4GND            | Supply          |                 | DC-DC4 Power Ground                                                        |
| T1        | DC4FB             | Analogue Input  | DC4VDD          | DC-DC4 Feedback Pin                                                        |
| P1        | DC4LX             | Analogue I/O    | DC4VDD          | DC-DC4 Inductor Connection                                                 |
| R1        | DC4VDD            | Supply          |                 | DC-DC4 Power Input (connect to PVDD system supply)                         |
| A3        | LDO1_2VDD         | Supply          |                 | LDO1 & LDO2 Power Input                                                    |
| B2        | LDO1VOUT          | Analogue Output | LDO1VDD         | LDO1 Power Output                                                          |
| В3        | LDO2VOUT          | Analogue Output | LDO2VDD         | LDO2 Power Output                                                          |
| B4        | LDO3VDD           | Supply          |                 | LDO3 Power Input                                                           |
| A4        | LDO3VOUT          | Analogue Output | LDO3VDD         | LDO3 Power Output                                                          |
| W3        | LDO4VDD           | Supply          |                 | LDO4 Power Input                                                           |
| Y2        | LDO4VOUT          | Analogue Output | LDO4VDD         | LDO4 Power Output                                                          |
| Y1        | LDO5VDD           | Supply          |                 | LDO5 Power Input                                                           |
| W2        | LDO5VOUT          | Analogue Output | LDO5VDD         | LDO5 Power Output                                                          |
| W1        | LDO6VDD           | Supply          |                 | LDO6 Power Input                                                           |
| V1        | LDO6VOUT          | Analogue Output | LDO6VDD         | LDO6 Power Output                                                          |
| R3        | LDO7_8VDD         | Supply          |                 | LDO7 & LDO8 Power Input                                                    |
| N2        | LD07V0UT          | Analogue Output | LDO7VDD         | LDO7 Power Output                                                          |
| R2        | LDO8VOUT          | Analogue Output | LDO8VDD         | LDO8 Power Output                                                          |
| M2        | LDO9_10VDD        | Supply          |                 | LDO9 Power Input                                                           |
| M3        | LDO9VOUT          | Analogue Output | LDO9VDD         | LDO9 Power Output                                                          |
| N3        | LDO10VOUT         | Analogue Output | LDO10VDD        | LDO10 Power Output                                                         |
| V3        | LDO11VOUT         | Analogue Output | PVDD            | LDO11 (Alive) Power Output                                                 |
| \/O       | I DO40VOUT        | Anglesses I/O   | DVDD            | LDO12 (Internal VPMIC) Output;                                             |
| Y8        | LDO12VOUT         | Analogue I/O    | PVDD            | Backup battery supply input / output                                       |
| W7        | LDO13VOUT1        | Analogue I/O    | PVDD            | LDO13 (Internal INTVDD) Output; not for general use                        |
| K2        | LDO13VOUT2        | Analogue I/O    | PVDD            | LDO13 - Connect to LDO13VOUT1 (W7)                                         |



| PIN                          | NAME                     | TYPE            | POWER<br>DOMAIN | DESCRIPTION                                  |  |  |  |  |
|------------------------------|--------------------------|-----------------|-----------------|----------------------------------------------|--|--|--|--|
| Voltage and                  | Current Referenc         | es              |                 |                                              |  |  |  |  |
| W8                           | VREFC                    | Analogue I/O    | VENUE           | Voltage Reference capacitor connection point |  |  |  |  |
| Y9                           | IREFR                    | Analogue I/O    | VPMIC           | Current Reference resistor connection point  |  |  |  |  |
| System LED                   | System LED Drivers       |                 |                 |                                              |  |  |  |  |
| U3                           | LED1                     | Digital Output  | PVDD            | Status LED Driver 1. Open Drain Output       |  |  |  |  |
| U2                           | LED2                     | Digital Output  | PVDD            | Status LED Driver 2. Open Drain Output       |  |  |  |  |
| System Pow                   | ver                      |                 |                 |                                              |  |  |  |  |
| U1                           | PVDD1                    | Supply          |                 | System VDD Supply                            |  |  |  |  |
| Y7                           | PVDD2                    | Supply          |                 | System VDD Supply                            |  |  |  |  |
| V4                           | PVDD3                    | Supply          |                 | System VDD Supply                            |  |  |  |  |
| EGP                          | Exposed<br>Ground Paddle | Analogue Ground |                 | Ground                                       |  |  |  |  |
| Miscellaneo                  | us                       |                 |                 |                                              |  |  |  |  |
| A1, A2,<br>B1, C1,<br>D1, V2 | DNC                      |                 |                 | Do Not Connect                               |  |  |  |  |
| G1, W12                      | TEST                     |                 |                 | Test function (connect to GND)               |  |  |  |  |



## **ABSOLUTE MAXIMUM RATINGS**

Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified.



ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device

Wolfson tests its package types according to IPC/JEDEC J-STD-020B for Moisture Sensitivity to determine acceptable storage conditions prior to surface mount assembly. These levels are:

MSL1 = unlimited floor life at <30°C / 85% Relative Humidity. Not normally stored in moisture barrier bag.

MSL2 = out of bag storage for 1 year at <30°C / 60% Relative Humidity. Supplied in moisture barrier bag.

MSL3 = out of bag storage for 168 hours at <30°C / 60% Relative Humidity. Supplied in moisture barrier bag.

The WM8321 has been classified as MSL3.

| CONDITION                                                   | MIN        | MAX          |
|-------------------------------------------------------------|------------|--------------|
| OTP Programming Supply (PROGVDD)                            | -0.3V      | 7.0V         |
| System supply (PVDD1, PVDD2, PVDD3)                         | -0.3V      | 7.0V         |
| Input voltage for LDO regulators                            | -0.3V      | 7.0V         |
| Input voltage for DC-DC converters                          | -0.3V      | 7.0V         |
| Digital buffer supply (DBVDD1, DBVDD2)                      | -0.3V      | 4.5V         |
| Voltage range for digital inputs                            | -0.3V      | DBVDD + 0.3V |
| Operating Temperature Range, T <sub>A</sub>                 | -40°C      | +85°C        |
| Junction Temperature, T <sub>J</sub>                        | -40°C      | +125°C       |
| Thermal Impedance Junction to Ambient, $\theta_{\text{JA}}$ |            | 24°C/W       |
| Storage temperature prior to soldering                      | 30°C max / | 60% RH max   |
| Storage temperature after soldering                         | -65°C      | +150°C       |
| Soldering temperature (10 seconds)                          |            | +260°C       |
| Note: These ratings assume that all ground pins are at 0V.  | •          | •            |

## RECOMMENDED OPERATING CONDITIONS

| PARAMETER              | SYMBOL                                                                        | MIN  | TYP | MAX  | UNITS |
|------------------------|-------------------------------------------------------------------------------|------|-----|------|-------|
| System power source    | PVDD1, PVDD2, PVDD3                                                           | 2.7  |     | 5.5  | V     |
| Digital buffer supply  | DBVDD1, DBVDD2                                                                | 1.71 |     | 3.6  | V     |
| OTP Programming Supply | PROGVDD                                                                       | 6.25 | 6.5 | 6.75 | V     |
| (see note)             | LDO12VOUT                                                                     |      | 3.3 |      | V     |
| Ground                 | Exposed Ground Paddle<br>(EGP), DC1GND, DC2GND,<br>DC3GND, DC4GND,<br>XOSCGND |      | 0   |      | V     |

## Note:

The OTP Programming Supply PROGVDD should only be present when programming the OTP. At other times, this pin should be left unconnected. The LDO12VOUT must be overdriven by an external supply when programming the OTP. At other times, the voltage at this pin is driven by the internal circuits of the WM8321.



## **FEATURES OVERVIEW**

## **POWER MANAGEMENT FUNCTIONS**

| DESCRIPTION                                            | INPUT<br>VOLTAGE      | OUTPUT<br>VOLTAGE                | OUTPUT<br>CURRENT | EXTERNAL COMPONENTS                                               | FEATURES                                                                                                                                                                                     |
|--------------------------------------------------------|-----------------------|----------------------------------|-------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC-DC1, DC-DC2<br>(BuckWise™ Step-<br>down converters) | PVDD                  | 0.6V to 1.8V<br>(12.5mV steps)   | Up to 1.25A       | 4.7µF - 47µF С <sub>оит</sub> ,<br>0.5µH - 2.2µH L <sub>оит</sub> | Best-in-class transient performance. Dynamic Voltage Scaling (DVS). Up to 93% efficiency. Selectable 2/4MHz switching frequency. FCCM, Auto and Hysteretic switching modes. Low Io LDO mode. |
| DC-DC3, DC-DC4<br>(Step-down<br>converters)            | PVDD                  | 0.85V to 3.4V<br>(25mV steps)    | Up to 1.0A        | 10µF to 47µF С <sub>оит</sub> ,<br>2.2µH L <sub>оит</sub>         | Up to 95% efficiency.  2MHz switching frequency.  FCCM, Auto, Hysteretic switching modes.  Low I <sub>Q</sub> LDO mode.                                                                      |
| LDO1                                                   | 1.5V to<br>PVDD       | 0.9V to 3.3V<br>(50/100mV steps) | Up to 300mA       | 2.2µF С <sub>оит</sub>                                            | 5μA low I <sub>Q</sub> mode.<br>Current limited switch mode.                                                                                                                                 |
| LDO2, LDO3                                             | 1.5V to<br>PVDD       | 0.9V to 3.3V<br>(50/100mV steps) | Up to 200mA       | 2.2μF C <sub>OUT</sub>                                            | 5μA low I <sub>Q</sub> mode.<br>Current limited switch mode.                                                                                                                                 |
| LDO4, LDO5,<br>LDO6                                    | 1.5V to<br>PVDD       | 0.9V to 3.3V<br>(50/100mV steps) | Up to 100mA       | 2.2μF C <sub>OUT</sub>                                            | 5μA low I <sub>Q</sub> mode.<br>Current limited switch mode.                                                                                                                                 |
| LDO7, LDO8<br>(Analogue, low<br>noise regulators)      | 1.71V to<br>PVDD      | 1V to 3.5V<br>(50/100mV steps)   | Up to 200mA       | 1µF С <sub>оит</sub>                                              | 0.003%/mA load regulation. 0.025%/V line regulation. 30μV output noise from 10Hz to 100kHz. 85dB PSRR.                                                                                       |
| LDO9, LDO10<br>(Analogue, low<br>noise regulators)     | 1.71V to<br>PVDD      | 1V to 3.5V<br>(50/100mV steps)   | Up to 150mA       | 1µF С <sub>оит</sub>                                              | 0.004%/mA load regulation. 0.025%/V line regulation. 30μV output noise from 10Hz to 100kHz. 85dB PSRR.                                                                                       |
| 10044                                                  | PVDD:<br>1.8V to 3.1V | 0.8 to 1.55                      | Up to 10mA        |                                                                   | Stable with or without output capacitor. 2µA quiescent current.                                                                                                                              |
| LDO11                                                  | PVDD:<br>3.1V to 5.5V | (50/100mV steps)                 | Up to 25mA        |                                                                   | Can be enabled in OFF power state. Option to track DC-DC1 output voltage.                                                                                                                    |
| EPE1, EPE2<br>(Sequenced<br>control outputs)           | n/a                   | n/a                              | n/a               | n/a                                                               | GPIO function digital outputs for external regulators etc. Controlled as part of the programmable power-up/power-down sequences.                                                             |
| LDO12 (VPMIC)                                          | n/a                   | 2.1V                             | Internal only     | 0.1μF C <sub>Ουτ</sub>                                            | Internal Supply (always ON). Constant voltage output for charging backup power source.                                                                                                       |
| LDO13 (INTVDD)                                         | n/a                   | 2.5V                             | Internal only     | 1μF C <sub>ouτ</sub>                                              | Internal supply when ON Used for Touch Panel (TPVDD)                                                                                                                                         |

**Table 1 Power Management Feature Summary** 

Note: PVDD range is 2.7V to 5.5V



The WM8321 provides 4 DC-DC Converters and 11 LDO Regulators. The DC-DC Converters include 2 BuckWise™ valley-mode converters. The Regulators comprise general purpose LDOs (LDO1 - LDO6) and low-noise analogue LDOs (LDO7 - LDO10). The analogue LDOs offer superior PSRR, noise and load-transient performance. LDO11 is a low power LDO intended for powering "always on" circuits connected to the WM8321; this LDO can be configured to remain enabled in the OFF state.

These power management components are designed to support application processors and associated peripherals. DC-DC1 and DC-DC2 are intended to provide power to the processor voltage domains; DC-DC3 is suitable for powering memory circuits or for use as a pre-regulator for the LDOs. The output voltage of each of the buck converters and regulators is programmable in software through control registers. DC-DC3 and DC-DC4 can be ganged together in dual mode, providing an increased current capability for higher power processor voltage domains.

The WM8321 can execute programmable sequences of enabling and disabling the DC-DC Converters and LDO Regulators as part of the transitions between the ON, OFF and SLEEP power states. The WM8321 power management circuits can also interface with configurable hardware control functions supported via GPIO pins. These include GPIO inputs for selecting alternate voltages or operating modes, and GPIO outputs for controlling external power management circuits.

The configuration of the power management circuits, together with some of the GPIO pins and other functions, may be stored in the integrated OTP memory. This avoids any dependence on a host processor to configure the WM8321 at start-up.

## **BUCKWISE™ TECHNOLOGY**

The BuckWise™ converter is the first Valley mode DC-DC converter integrated into a system PMIC. This technology has several key benefits:

| FEATURE                                                                             | BENEFITS                                                                                                                   |
|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Market leading transient performance                                                | Able to use smaller capacitors to meet processor transient requirements.                                                   |
|                                                                                     | Processors are able to operate at lower voltages (saving power) without hitting minimum voltage specifications.            |
| Valley Mode Control (VMC)                                                           | Ensures there is no performance degradation at low output voltages (0.6V).                                                 |
|                                                                                     | Will support next-generation processors (<45nm) with low voltage requirements.                                             |
| >90% efficiency                                                                     | Longer battery life in portable devices.                                                                                   |
| Multiple modes of operation                                                         | Maintains high efficiency across the full load range, increasing battery life.                                             |
| Dynamic Voltage Scaling (DVS) control with a single register write or via hardwired | Allows the regulator to slew from one output voltage to another with a programmable slew rate.                             |
| GPIO pin.                                                                           | Enables processor to switch seamlessly between power modes for optimum processor performance at the lowest possible power. |

The BuckWise  $\mbox{\em M}$  load transient performance is illustrated in Figure 1.





Figure 1 BuckWise™ Load Transient Response

Note:  $C_{out}$ =22 $\mu$ F,  $L_{out}$ =0.5 $\mu$ H, Load rise time =200ns

## NON VOLATILE MEMORY SYSTEM CONFIGURATION

- Customisable standard product using the OTP integrated non-volatile memory (NVM) to store system startup sequence and regulator voltage defaults
- InstantConfig<sup>™</sup> EEPROM (ICE) development mode to facilitate rapid system prototyping
- PCB production line or in-factory configuration flows for OTP are supported
- All main application processor start-up requirements are accommodated with 5 startup/shutdown timeslots and flexible GPIO and Interrupt model

The WM8321 is a highly configurable device which can be tailored specifically to the requirements of a complex system application. The sequencing and voltage control of the integrated DC-DC Converters and LDO Regulators in the ON, OFF, and SLEEP power state conditions can be programmed in 5 startup and shutdown timeslots. Together with a flexible GPIO and interrupt model, this allows the WM8321 to be a customized solution for each application. The WM8321 reads system configuration information from the internal OTP memory and also from an external EEPROM, if connected.

In the development phase, the WM8321 permits designers to modify or experiment with different settings of the control sequences by writing to the applicable registers in the OFF state prior to commanding an 'ON' state transition. Configuration settings can also be stored on an external EEPROM and loaded onto the WM8321 as required. In this case, the external EEPROM data takes precedence over any data programmed into the internal non volatile memory.



For production use, the WM8321 on-chip non volatile memory is typically used, in which the essential parameters for starting up the device can be programmed. This allows the WM8321 to start up and shut down the system with no dependency on any other devices for application-specific configuration parameters. The WM8321 can be supplied unprogrammed or with the customer's system configuration data pre-programmed. Note that there is an alternate flow whereby the device can program itself with data from an external EEPROM when on the PCB.

## **POWER STATES**

The WM8321 has 6 main power states, which are described below. Different levels of functionality are associated with each of the power states. Some of the state transitions are made autonomously by the WM8321 (eg. transitions to/from BACKUP are scheduled according to the available power supply conditions). Other transitions are initiated as a result of instructions issued over the Control Interface or as a result of software functions (eg. Watchdog timer) or hardware functions such as the  $\overline{\text{ON}}$  pin. The valid transitions and the associated conditions are detailed below.

**NO POWER** - This is the device state when no power is available. All functions are disabled and all register data is lost.

**OFF** - This is the device state when power is available but the device is switched off. The RTC is enabled and the register map contents are maintained. The RESET pin is pulled low in this state. LDO11 may optionally be enabled in this state; all other DC-DCs and LDOs are disabled (except LDO12 and LDO13, which support internal functions).

**ON** - This is the normal operating state when the device is switched on. All device functions are available in this state.

**SLEEP** - This is a user-configurable operating state which is intended for a low-power operating condition. Selected functions may be enabled, disabled or re-configured according to the user's requirements. A programmable configuration sequence for the DC-DCs and LDOs is executed on transition to/from SLEEP mode.

**BACKUP** - This is the operating state when the PVDD power supply is below the reset threshold of the device. Typically, this means that the PVDD supply has been removed. All DC-DC converters and LDO regulators are disabled in this state. The RTC and oscillator and a 'software scratch' memory area can be maintained from the backup supply (if available) in this state. All other functions and registers are reset in BACKUP. (Note that, for power saving, an 'unclocked' mode, in which the RTC is held constant, may be selected if required.)

**PROGRAM** - This is a special operating state which is used for programming the integrated OTP memory with the device configuration data. The settings stored in the OTP define the device configuration in the ON state, and also the time/sequencing data associated with ON/OFF power state transitions.

The valid power state transitions are illustrated in Figure 2.



Figure 2 Power States and Transitions

State transitions to/from the NO POWER state are controlled automatically by the internal supply (VPMIC) voltage generated by LDO12. The device is in the NO POWER state when this voltage is below the Power-On Reset (POR) threshold.

State transitions to/from the BACKUP state are controlled automatically by the internal supply (VPMIC) voltage generated by LDO12. The device is in the BACKUP state when this voltage is below the Device Reset threshold.

State transitions to/from the PROGRAM state are required to follow specific control sequences.

The remaining transitions between the OFF, ON and SLEEP states may be initiated by a number of different mechanisms - some of them automatic, some of them user-controlled. Transitions between these states are time-controlled sequences of events are programmable, using data stored in the integrated OTP memory or else data loaded from an external InstantConfig $^{\text{TM}}$  EEPROM (ICE) memory.

## BACKUP DOMAIN FOR RTC AND SYSTEM CONFIGURATION RETENTION

- Clocked Backup state quiescent current of 2µA with Real Time Clock (RTC) running
- Unclocked Backup state quiescent current of 100nA with RTC paused
- Backup state supported using coin cell, super/gold capacitor, or standard capacitor, connected to the LDO12VOUT pin (via  $22k\Omega$  series resistor)
- Constant voltage charging of backup power source
- Up to 5 minutes of data retention with a 22µF capacitor in unclocked backup state
- · Automatic transition to backup power source
- 32kHz Crystal oscillator
- RTC with alarm function
- Secure-RTC tamper detection mechanism for unauthorised updates to the RTC

## **AUXILIARY ADC**

- 12-bit Auxiliary ADC (AUXADC) for system supervision and resistive touch panel
- Monitors up to 3 external sources, plus key internal parameters and voltages
- 4 digital comparators with selectable input source

The WM8321 incorporates a 12-bit Auxiliary ADC (AUXADC). This can be used to perform a number of system measurements (PVDD supply voltage or chip temperature) and can also be used to measure analogue voltages from external sources and sensors.

External inputs to the AUXADC should be connected to the pins GPIO10, GPIO11, GPIO12. The maximum voltage that can be measured is determined by the power domain associated with each (DBVDD or PVDD).



## SYSTEM CONTROL AND SUPERVISION

- I<sup>2</sup>C or SPI compatible primary control interface
- Output fault monitoring on all regulator outputs (overcurrent or undervoltage) with programmable fault action
- Programmable system undervoltage (UV) level
- · Chip thermal monitor and programmable warning level interrupt
- · Watchdog timer function
- · Two-tier interrupts with full masking
- Configurable GPIO power domain
- GPIO control for regulator functions for lower latency/flexibility

#### **GPIOS**

The WM8321 has 12 general-purpose input/output (GPIO) pins, GPIO1 - GPIO12. These can be configured as inputs or outputs, active high or active low, with optional on-chip pull-up or pull-down resistors. GPIO outputs can either be CMOS driven or Open Drain configuration. Each GPIO pin can be tri-stated and can also be used to trigger Interrupts. The function of each GPIO pin is selected individually. Different voltage power domains are selectable on a pin by pin basis for GPIOs 1-12, see Table 2.

| GPIO                   | DEFAULT POWER DOMAIN | ALTERNATE POWER DOMAIN |
|------------------------|----------------------|------------------------|
| GPIO1, GPIO2, GPIO3    | DBVDD                | VPMIC (LDO12VOUT)      |
| GPIO4, GPIO5, GPIO6    | DBVDD                | PVDD                   |
| GPIO7, GPIO8, GPIO9    | DBVDD                | VPMIC (LDO12VOUT)      |
| GPIO10, GPIO11, GPIO12 | DBVDD                | PVDD                   |

Table 2 GPIO Power Domains

In addition to the default inputs and outputs, GPIOs have a wide range of secondary input and output functions. Input functions include power state change requests, DVS requests and hardware control of regulator modes. Outputs include functions such as power state notifications, 32kHz clock, DVS complete and system power or converter power good flags.

#### **INTERRUPTS**

The WM8321 has a comprehensive Interrupt logic capability. The dedicated IRQ pin can be used to alert a host processor to selected events or fault conditions. Each of the interrupt conditions can be individually enabled or masked. Following an interrupt event, the host processor should read the interrupt registers in order to determine what caused the interrupt, and take appropriate action if required.

The WM8321 interrupt controller has two levels:

Secondary interrupts indicate a single event in one of the circuit blocks. The event is indicated by setting a register bit. This bit is a latching bit - once it is set, it remains at logic 1 even if the trigger condition is cleared. The secondary interrupts are cleared by writing a logic 1 to the relevant register bit. Note that reading the register does not clear the secondary interrupt.

Primary interrupts are the logical OR of the associated secondary interrupts (usually all the interrupts associated with one particular circuit block). Each of the secondary interrupts can be individually masked or enabled as an input to the corresponding primary interrupt.



## **TYPICAL CONNECTIONS**



## **PACKAGE DIAGRAM**



| Symbols | Dimensions (mm) |              |             |      |  |
|---------|-----------------|--------------|-------------|------|--|
|         | MIN             | NOM          | MAX         | NOTE |  |
| Α       |                 |              | 0.85        |      |  |
| A1      | 0.02            | 0.05         | 0.08        |      |  |
| A2      | 0.64            | 0.675        | 0.71        |      |  |
| A3      | 0.12            | 0.13         | 0.14        |      |  |
| b       | 0.22            | 0.25         | 0.28        |      |  |
| D       |                 | 8 BSC        |             |      |  |
| D2      | 5.55            | 5.60         | 5.65        |      |  |
| E       |                 | 8 BSC        |             |      |  |
| E2      | 5.55            | 5.60         | 5.65        |      |  |
| L       | 0.22            | 0.25         | 0.28        |      |  |
| L1      | 0.37            | 0.4          | 0.43        |      |  |
| L2      | 0.47            | 0.5          | 0.53        |      |  |
|         | Tolerance       | s of Form ar | nd Position |      |  |
| aaa     |                 | 0.10         |             |      |  |
| bbb     |                 | 0.20         |             |      |  |
| ccc     |                 | 0.05         |             |      |  |
| ddd     |                 | 0.08         |             |      |  |
| eee     | 0.10            |              |             |      |  |
| REF     |                 | JEDEC,       | MO-220      |      |  |

- NUTIES:

  1. ALL DIMENSIONS ARE IN MILLIMETRES

  2. THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-002.

  3. COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.

  4. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE.



## **IMPORTANT NOTICE**

Wolfson Microelectronics plc ("Wolfson") products and services are sold subject to Wolfson's terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement.

Wolfson warrants performance of its products to the specifications in effect at the date of shipment. Wolfson reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Wolfson to verify that the information is current.

Testing and other quality control techniques are utilised to the extent Wolfson deems necessary to support its warranty. Specific testing of all parameters of each device is not necessarily performed unless required by law or regulation.

In order to minimise risks associated with customer applications, the customer must use adequate design and operating safeguards to minimise inherent or procedural hazards. Wolfson is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Wolfson products. Wolfson is not liable for such selection or use nor for use of any circuitry other than circuitry entirely embodied in a Wolfson product.

Wolfson's products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products by the customer for such purposes is at the customer's own risk.

Wolfson does not grant any licence (express or implied) under any patent right, copyright, mask work right or other intellectual property right of Wolfson covering or relating to any combination, machine, or process in which its products or services might be or are used. Any provision or publication of any third party's products or services does not constitute Wolfson's approval, licence, warranty or endorsement thereof. Any third party trade marks contained in this document belong to the respective third party owner.

Reproduction of information from Wolfson datasheets is permissible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices (including this notice) and conditions. Wolfson is not liable for any unauthorised alteration of such information or for any reliance placed thereon.

Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this datasheet or in Wolfson's standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person's own risk. Wolfson is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person.

## ADDRESS:

Wolfson Microelectronics plc Westfield House 26 Westfield Road Edinburgh EH11 2QB United Kingdom

Tel :: +44 (0)131 272 7000 Fax :: +44 (0)131 272 7001 Email :: sales@wolfsonmicro.com



# **REVISION HISTORY**

| DATE     | REV | DESCRIPTION OF CHANGES                                                   | CHANGED<br>BY |
|----------|-----|--------------------------------------------------------------------------|---------------|
| 05/10/10 | 2.0 | Updated DC-DC efficiency in Power Management summary                     | PH            |
|          |     | CLKIN renamed as TEST                                                    |               |
| 14/06/11 | 3.0 | Product status updated from preliminary technical data to pre-production | JMacD         |
| 15/09/11 | 4.0 | Backup battery power details updated.                                    | PH            |
|          |     | LDO11 maximum output current increased (only for PVDD ≥ 3.1V).           |               |
|          |     |                                                                          |               |
|          |     |                                                                          |               |

