

# **Product Specification** PE4150

# **UltraCMOS™ Low Frequency Passive** Mixer with Integrated LO Amplifier **Features**

# Ultra-high linearity Quad MOSFET array with integrated LO amplifier

- Ideal for mobile radio and Up/down conversion applications
- Low conversion loss
- · High LO Isolation
- Packaged in small 4x4x0.85mm 20-lead QFN

# **Product Description**

The PE4150 is an ultra-high linearity Quad MOSFET mixer with an integrated LO amplifier. The LO amplifier allows for LO drive levels of less than 0dBm to produce IIP3 values similar to a Quad MOSFET Array driven with a 15 dBm LO drive. The PE4150 operates with differential signals at the RF and IF ports and the integrated LO buffer amplifier drives the mixer core. It can be used as an upconverter or a downconverter.

The PE4150 is manufactured on Peregrine's UltraCMOS™ process, a patented variation of silicon-on-insulator (SOI) technology on a sapphire substrate, offering the performance of GaAs with the economy and integration of conventional CMOS.

Figure 1. Functional Diagram



Figure 2. Package Type

4x4x.085 mm 20-Lead QFN





Table 1. AC and DC Electrical Specifications (V<sub>DD</sub> = 2.9 to 3.1 V, Temperature = -40 to +85 °C unless specified otherwise)

| Parameters                                                                              | Min                                                      | Тур        | Max                                                      | Units                                  |
|-----------------------------------------------------------------------------------------|----------------------------------------------------------|------------|----------------------------------------------------------|----------------------------------------|
| Current Drain (a function of frequency)                                                 |                                                          | 8          | 12                                                       | mA                                     |
| Off state leakage current                                                               |                                                          |            | 20                                                       | μΑ                                     |
| RF Input Frequency VHF Band UHF1 Band UHF2 Band 700 MHz 800 MHz 900 MHz                 | 136<br>380<br>450<br>764<br>851<br>935                   |            | 174<br>470<br>520<br>776<br>870<br>941                   | MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz |
| LO Frequency VHF Band UHF1 Band UHF2 Band 700 MHz 800 MHz 900 MHz                       | 245.65<br>270.35<br>340.35<br>873.65<br>741.35<br>825.35 |            | 283.65<br>360.35<br>410.35<br>885.65<br>760.35<br>831.35 | MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz |
| IF Output Frequency                                                                     | 44.85                                                    | 5          | 109.65                                                   | MHz                                    |
| LO Input Power                                                                          | -10                                                      | 7,         | -6                                                       | dBm                                    |
| RF Input Power                                                                          |                                                          |            | 2                                                        | dBm                                    |
| Conversion Loss<br>VHF, UHF1, UHF2<br>700, 800, and 900 MHz                             | N                                                        | 6.5<br>7.5 | 8<br>8.7                                                 | dB<br>dB                               |
| 3 <sup>rd</sup> Order Input Intercept (IIP3) <sup>2</sup>                               | 20                                                       | 25         |                                                          | dBm                                    |
| 2 <sup>nd</sup> Order Input Intercept (IIP2)<br>VHF, UHF1, UHF2<br>700, 800 and 900 MHz | 41<br>35                                                 | 60<br>50   |                                                          | dBm<br>dBm                             |
| RF to IF Isolation <sup>1</sup> VHF, UHF1, UHF2 700, 800 and 900 MHz                    | 35<br>25                                                 | 50<br>45   |                                                          | dB<br>dB                               |
| LO to IF Isolation                                                                      | 20                                                       | 30         |                                                          | dB                                     |
| LO to RF Isolation                                                                      | 25                                                       | 30         |                                                          | dB                                     |

Notes:

<sup>1.</sup> The RF to IF Isolation is measured with an input frequency equal with IF.

<sup>2.</sup> IIP3 is measured with two tones at 0 dBm, 100kHz spacing



Figure 3. Pin Configuration (Top View)



Table 2. Pin Descriptions

| Pin# | Symbol          | Description             |
|------|-----------------|-------------------------|
| 1    | GND             | Ground                  |
| 2    | INB             | Negative LO Input       |
| 3    | INA             | Positive LO Input       |
| 4    | N/C             | No Connect              |
| 5    | N/C             | No Connect              |
| 6    | ĒN              | Enable Pin (active low) |
| 7    | V <sub>DD</sub> | $V_{DD}$                |
| 8    | IF_P            | Positive IF port        |
| 9    | GND             | Ground                  |
| 10   | IF_M            | Negative IF port        |
| 11   | GND             | Ground                  |
| 12   | RF_P            | Positive RF Input       |
| 13   | RF_M            | Negative LO Input       |
| 14   | GND             | Ground                  |
| 15   | MixBias         | External Mixer Bias     |
| 16   | N/C             | No Connect              |
| 17   | N/C             | No Connect              |
| 18   | V <sub>DD</sub> | V <sub>DD</sub>         |
| 19   | V <sub>DD</sub> | V <sub>DD</sub>         |
| 20   | GND             | Ground                  |
| Pad  | GND             | Exposed Ground Paddle   |

The RF and IF pins are differential signals connected directly to the passive mixer. The LO input can be differential or single-ended.

Table 3. Operating Ranges

| Symbol          | Parameters/Conditions                   | Min | Тур | Max | Units |
|-----------------|-----------------------------------------|-----|-----|-----|-------|
| $V_{DD}$        | V <sub>DD</sub> Power Supply<br>Voltage | 2.9 | 3.0 | 3.1 | V     |
| T <sub>OP</sub> | Operating temperature range             | -40 |     | 85  | Ŝ     |

#### Moisture Sensitivity Level

The Moisture Sensitivity Level rating for the PE4150 in the 4x4x0.85 mm 20-lead QFN package is MSL3.

**Table 4. Absolute Maximum Ratings** 

| Symbol             | Parameters/Conditions                                               | Min | Max  | Units             |
|--------------------|---------------------------------------------------------------------|-----|------|-------------------|
| $V_{DD}$           | Supply Voltage                                                      |     | 4.0  | ٧                 |
| V <sub>DS</sub>    | Maximum DC plus peak AC across drain-source                         |     | ±3.3 | ٧                 |
| I <sub>DS-DC</sub> | Maximum DC current across drain-source                              |     | 6    | mA                |
| I <sub>DS-AC</sub> | Maximum AC current across drain-source                              |     | 36   | mA <sub>p-p</sub> |
| $T_{ST}$           | Storage temperature range                                           | -65 | 150  | °C                |
| Tj                 | Operating Junction<br>Temperature                                   |     | 125  | ç                 |
| V <sub>ESD</sub>   | V <sub>ESD</sub> ESD Voltage (HBM,<br>MIL_STD 883 Method<br>3015.7) |     | 1000 | ٧                 |

Exceeding absolute maximum ratings may cause permanent damage. Operation should be restricted to the limits in the Operating Ranges table. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.

#### **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS™ device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating.

#### **Latch-Up Avoidance**

Unlike conventional CMOS devices, UltraCMOS™ devices are immune to latch-up.

## **Device Description**

The PE4150 passive broadband Quad MOSFET array is designed for use in up-conversion and down-conversion applications for high performance systems such as mobile radios, cellular infrastructure equipment, and STB/CATV systems.

The PE4150 is an ideal mixer core for a wide range of mixer products, including module level solutions that incorporate baluns or other single-ended matching structures enabling three-port operation.

The performance level of this passive mixer is made possible by the very high linearity afforded by Peregrine's UltraCMOS™ process.



#### **Evaluation Kit**

The Mixer Evaluation Kit board was designed to ease customer evaluation of the PE4150 Quad MOSFET Mixer with integrated LO amplifier.

The RF and IF ports are connected through 50ohm transmission lines and 1:4 transmission line transformers to J5 and J7, respectively. The LO ports are connected through 50  $\Omega$ transmission lines to J4 and J6, respectively, and can support either a single-ended or differential signal drive. With a single-ended input, no termination is needed on the un-used port.

The board is constructed of a two metal layer FR4 with a total thickness of 0.062". The bottom layer provides ground for the RF transmission lines. The transmission lines were designed using a coplanar waveguide with ground plane model using a trace width of 0.037", trace gaps of 0.008", dielectric thickness of 0.059" and metal thickness of 0.0015".

J3 provides an optional external DC bias that can be applied to the LO input, if there is DC component to the applied RF input. To use this option, transformers T2 and T3 must be carefully chosen to allow the use of a non-zero commonmode level.

J9 can be used to enable or disable the part. The chip enable/EN is active low.

De-coupling capacitors are provided on the V<sub>DD</sub> traces. These capacitors should be placed as close to the DV<sub>DD</sub> pin as possible.

Figure 4. Evaluation Board Layout

Peregrine Specification 101-0201-00A





# Figure 5. Evaluation Board Schematic

Peregrine Specification 102-0396



- 1. USE 101-0201-00A PCB.
- CONTAINS PARTS AND ASSEMBLIES SUSCEPTIBLE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD)
- 3. LO INPUT CAN BE DIFFERENTIAL OR SINGLE ENDED (INA/INB)
- 4. WITH SINGLE ENDED LO INPUT, NO TERMINATION IS NEEDED ON UNUSED PORT.
- 5. PINS 16 AND 17 ARE INTERNALLY DISCONNECTED.



## **Typical Performance Plots**

Figure 6. Conversion Loss vs Temperature  $(V_{DD} = 3V; LO Pwr = -10 dBm)$ 



Figure 8. Linearity vs Temperature

 $(V_{DD} = 3V; LO Pwr = -10 dBm)$ 



Figure 7. Conversion Loss vs LO Power & V<sub>DD</sub>



Figure 9. Linearity vs LO Power  $(V_{DD} = 3V; Temp = +25 ^{\circ}C)$ 





# **Typical Performance Plots**

Figure 10. Linearity vs V<sub>DD</sub>

$$(Temp = +25 \degree C; LO Pwr = -10 dBm)$$



Figure 11. Isolation vs Temperature

$$(V_{DD} = 3V; LO Pwr = -10 dBm)$$



Figure 12. Isolation vs LO Power

$$(V_{DD} = 3V; Temp = +25^{\circ}C)$$



Figure 13. Isolation vs V<sub>DD</sub>

$$(Temp = +25 deg C; LO Pwr = -10 dBm)$$



Figure 14. Package Drawing

4x4x0.85 mm 20-lead QFN





Figure 15. Tape and Reel Drawing



Figure 16. Marking Specification

6. Pocket position relative to sprocket hole measured as

true position of pocket, not pocket hole.



YYWW = Date Code (Year, Work Week) ZZZZZ = Last five digits of PSC Lot Number

Device Orientation in Tape

**Table 5. Ordering Information** 

| Order Code   | Part Marking | Description                 | Package                 | Shipping Method  |
|--------------|--------------|-----------------------------|-------------------------|------------------|
| EK-4150-01   | PE4150-EK    | PE4150 – 20QFN 4x4mm-EK     | Evaluation Kit          | 1 / Box          |
| PE4150MLAB   | 4150         | PE4150 G - 20QFN 4x4mm      | Green 20-lead 4x4mm QFN | 75 units         |
| PE4150MLAB-Z | 4150         | PE4150 G -20QFN 4x4mm-3000C | Green 20-lead 4x4mm QFN | 3000 units / T&R |



#### Sales Offices

#### The Americas

## **Peregrine Semiconductor Corporation**

9380 Carroll Park Drive San Diego, CA 92121 Tel: 858-731-9400 Fax: 858-731-9499

### **Europe**

### Peregrine Semiconductor Europe

Bâtiment Maine 13-15 rue des Quatre Vents F-92380 Garches, France Tel: +33-1-4741-9173 Fax: +33-1-4741-9173

# **High-Reliability and Defense Products**

Americas San Diego, CA, USA Phone: 858-731-9475 Fax: 848-731-9499

Europe/Asia-Pacific Parc Cezanne 1 380 Avenue Archimède Parc de la Duranne 13857 Aix-En-Provence Cedex 3 France

Tel: +33(0)-4-4239-3361 Fax: +33(0)-4-4269-7227

## Peregrine Semiconductor, Asia Pacific (APAC)

Shanghai, 200040, P.R. China Tel: +86-21-5836-8276 Fax: +86-21-5836-7652

### Peregrine Semiconductor, Korea

#B-2607, Kolon Tripolis, 210 Geumgok-dong, Bundang-gu, Seongnam-si Gyeonggi-do, 463-943 South Korea

Tel: +82-31-728-3939 Fax: +82-31-728-3940

#### Peregrine Semiconductor K.K., Japan

601 Yaesu Kyodo Building 2-5-9 Yaesu, Chuo-ku Tokyo 104-0028 Japan Tel: +81-3-3527-9841 Fax: +81-3-3527-9848

For a list of representatives in your area, please refer to our

The information in this data sheet is believed to be reliable.

However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this

Peregrine's products are not designed or intended for use in

devices or systems intended for surgical implant, or in other

data sheet are implied or granted to any third party.

Web site at: www.psemi.com

# **Data Sheet Identification**

#### Advance Information

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

#### Preliminary Specification

The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.

### **Product Specification**

The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of

its products in such applications.

The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS, HaRP, MultiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp.

©2010 Peregrine Semiconductor Corp. All rights reserved.