

# TPS3851-Q1 High-Accuracy Voltage Supervisor with Integrated Watchdog Timer

#### 1 Features

- AEC-Q100 qualified with the following results:
  - Device temperature grade 1: –40°C to 125°C ambient operating temperature range
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C4B
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- Input voltage range: V<sub>DD</sub> = 1.6V to 6.5V
- 0.8% Voltage threshold accuracy
- Low supply current:  $I_{DD} = 10\mu A$  (typical)
- User-programmable watchdog timeout
- Factory programmed precision watchdog and reset
- Manual reset input (MR)
- Open-drain outputs
- Precision undervoltage monitoring:
  - Supports common rails from 1.8V to 5.0V
  - 4% and 7% undervoltage thresholds available
  - 0.5% Hysteresis
- Watchdog disable feature
- Available in a small 3mm × 3mm, 8-Pin VSON package

## 2 Applications

- Surround view system ECU
- Vehicle occupant detection sensor
- ADAS domain controller
- Automotive DC/DC Converter
- Automotive front camera
- Autmotive center information display

## 3 Description

The TPS3851-Q1 device combines a precision voltage supervisor with a programmable watchdog timer. The TPS3851-Q1 comparator achieves a 0.8% accuracy (-40°C to +125°C) for the undervoltage (VITN) threshold on the VDD pin. The TPS3851-Q1 also includes accurate hysteresis on the undervoltage threshold making the device ideal for use with tight tolerance systems. The supervisor RESET delay features a 15% accuracy, high-precision delay timing.

The TPS3851-Q1 includes a programmable watchdog timer for a wide variety of applications. The dedicated watchdog output (WDO) enables increased resolution to help determine the nature of fault conditions. The watchdog timeouts can be programmed either by an external capacitor, or by factory-programmed default delay settings. The watchdog can be disabled via logic pins to avoid undesired watchdog timeouts during the development process.

The TPS3851-Q1 is available in a small 3.00mm × 3.00mm, 8-pin VSON package. The TPS3851-Q1 features wettable flanks that allow for easy optical inspection.

#### **Device Information**

| PART NUMBER | PACKAGE (1) | BODY SIZE (NOM) |
|-------------|-------------|-----------------|
| TPS3851-Q1  | VSON (8)    | 3.00mm × 3.00mm |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Fully Integrated Microcontroller Supervisory** Circuit



Undervoltage Threshold (V<sub>ITN</sub>) Accuracy vs **Temperature** 



# **Table of Contents**

| 1 Features                           | 1 | 6.4 Device Functional Modes                         | 15  |
|--------------------------------------|---|-----------------------------------------------------|-----|
| 2 Applications                       |   | 7 Application and Implementation                    | 16  |
| 3 Description                        | 1 | 7.1 Application Information                         | 16  |
| 4 Pin Configuration and Functions    |   | 7.2 Typical Application                             |     |
| 5 Specifications                     |   | 7.3 Power Supply Recommendations                    |     |
| 5.1 Absolute Maximum Ratings         |   | 7.4 Layout                                          | 22  |
| 5.2 ESD Ratings                      | 4 | 8 Device and Documentation Support                  |     |
| 5.3 Recommended Operating Conditions | 4 | 8.1 Device Support                                  | 23  |
| 5.4 Thermal Information              |   | 8.2 Documentation Support                           |     |
| 5.5 Electrical Characteristics       | 5 | 8.3 Receiving Notification of Documentation Updates | s23 |
| 5.6 Timing Requirements              | 6 | 8.4 Support Resources                               | 23  |
| 5.7 Timing Diagrams                  |   | 8.5 Trademarks                                      | 23  |
| 5.8 Typical Characteristics          |   | 8.6 Electrostatic Discharge Caution                 | 23  |
| 6 Detailed Description               |   | 8.7 Glossary                                        |     |
| 6.1 Overview                         |   | 9 Revision History                                  |     |
| 6.2 Functional Block Diagram         |   | 10 Mechanical, Packaging, and Orderable             |     |
| 6.3 Feature Description              |   | Information                                         | 24  |



# **4 Pin Configuration and Functions**



Figure 4-1. DRB Package 3mm × 3mm, 8-Pin VSON Top View

**Table 4-1. Pin Functions** 

| NAME        | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CWD         | 2   | ı   | Programmable watchdog timeout input. The watchdog timeout is set by connecting a capacitor between this pin and ground. Connecting via a $10k\Omega$ resistor to $V_{DD}$ or leaving unconnected further enables the selection of the preset watchdog timeouts; see the <i>CWD Functionality</i> section. The TPS3851-Q1 determines the watchdog timeout using either Equation 1 or Equation 2 with standard or extended timing, respectively.                                                                                                                                                                                                                                                                                                                                       |
| GND         | 4   | _   | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MR          | 3   | I   | Manual reset pin. A logical low on this pin issues a $\overline{\text{RESET}}$ . This pin is internally pulled up. $\overline{\text{RESET}}$ remains low for a fixed reset delay $(t_{RST})$ time after $\overline{\text{MR}}$ is deasserted (high).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RESET       | 8   | 0   | Reset output. Connect $\overline{\text{RESET}}$ using a $1\text{k}\Omega$ to $100\text{k}\Omega$ resistor to the correct pullup voltage rail $(V_{PU})$ . $\overline{\text{RESET}}$ goes low when $V_{DD}$ goes below the undervoltage threshold $(V_{ITN})$ . When $V_{DD}$ is within the normal operating range, the $\overline{\text{RESET}}$ timeout-counter starts. At completion, $\overline{\text{RESET}}$ goes high. During startup, the state of $\overline{\text{RESET}}$ is undefined below the specified power-on-reset (POR) voltage $(V_{POR})$ . Above POR, $\overline{\text{RESET}}$ goes low and remains low until the monitored voltage is within the correct operating range (above $V_{ITN} + V_{HYST}$ ) and the $\overline{\text{RESET}}$ timeout is complete. |
| SET1        | 5   | I   | Logic input. Grounding the SET1 pin disables the watchdog timer. SET1 and CWD select the watchdog timeouts; see the SET1 section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VDD         | 1   | ı   | Supply voltage pin. For noisy systems, connecting a 0.1µF bypass capacitor is recommended.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| WDI         | 6   | I   | Watchdog input. A falling edge must occur at WDI before the timeout (t <sub>WD</sub> ) expires. When the watchdog is not in use, the SET1 pin can be used to disable the watchdog. WDI is ignored when RESET or WDO are low (asserted) and when the watchdog is disabled. If the watchdog is disabled, WDI cannot be left unconnected and must be driven to either VDD or GND.                                                                                                                                                                                                                                                                                                                                                                                                       |
| WDO         | 7   | 0   | Watchdog output. Connect $\overline{WDO}$ with a 1k $\Omega$ to 100k $\Omega$ resistor to the correct pullup voltage rail (V <sub>PU</sub> ). $\overline{WDO}$ goes low (asserts) when a watchdog timeout occurs. $\overline{WDO}$ only asserts when $\overline{RESET}$ is high. When a watchdog timeout occurs, $\overline{WDO}$ goes low (asserts) for the set $\overline{RESET}$ timeout delay (t <sub>RST</sub> ). When $\overline{RESET}$ goes low, $\overline{WDO}$ is in a high-impedance state.                                                                                                                                                                                                                                                                              |
| Thermal pad |     | _   | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                    |                                                   | MIN     | MAX                                  | UNIT |  |
|------------------------------------|---------------------------------------------------|---------|--------------------------------------|------|--|
| Supply voltage range               | VDD                                               | -0.3    | 7                                    | V    |  |
| Output voltage range               | RESET, WDO                                        | -0.3    | 7                                    | V    |  |
| Valtage renges                     | SET1, WDI, MR                                     | -0.3    | 7                                    | \/   |  |
| oltage ranges                      | CWD                                               | -0.3    | V <sub>DD</sub> + 0.3 <sup>(3)</sup> | V    |  |
| Output pin current                 | RESET, WDO                                        |         | ±20                                  | mA   |  |
| Input current (all pins)           | ±20                                               |         | mA                                   |      |  |
| Continuous total power dissipation |                                                   | See See | ection 5.4                           |      |  |
|                                    | Operating junction, T <sub>J</sub> <sup>(2)</sup> | -40     | 150                                  |      |  |
| Temperature                        | Operating free-air, T <sub>A</sub> <sup>(2)</sup> | -40     | 150                                  | °C   |  |
|                                    | Storage, T <sub>stg</sub>                         | -65     | 150                                  |      |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) Assume that  $T_J = T_A$  as a result of the low dissipated power in this device.
- (3) The absolute maximum rating is  $V_{DD}$  + 0.3V or 7.0V, whichever is smaller.

#### 5.2 ESD Ratings

|                       |                                            |                                              | VALUE | UNIT |
|-----------------------|--------------------------------------------|----------------------------------------------|-------|------|
| V                     | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 (1) | ±4000 | V    |
| V <sub>(ESD)</sub> EI |                                            | Charged-device model (CDM), per AEC Q100-011 | ±1000 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                    |                                | MIN         | TYP | MAX          | UNIT |
|--------------------|--------------------------------|-------------|-----|--------------|------|
| $V_{DD}$           | Supply pin voltage             | 1.6         |     | 6.5          | V    |
| V <sub>SET1</sub>  | SET1 pin voltage               | 0           |     | 6.5          | V    |
| C <sub>CWD</sub>   | Watchdog timing capacitor      | 0.1 (1) (2) |     | 1000 (1) (2) | nF   |
| CWD                | Pullup resistor to VDD         | 9           | 10  | 11           | kΩ   |
| R <sub>PU</sub>    | Pullup resistor, RESET and WDO | 1           | 10  | 100          | kΩ   |
| I <sub>RESET</sub> | RESET pin current              |             |     | 10           | mA   |
| I <sub>WDO</sub>   | Watchdog output current        |             |     | 10           | mA   |
| TJ                 | Junction temperature           | -40         |     | 125          | °C   |

- (1) Using standard timing with a C<sub>CWD</sub> capacitor of 0.1nF or 1000nF gives a t<sub>WD(typ)</sub> of 0.704ms or 3.23 seconds, respectively.
- (2) Using extended timing with a C<sub>CWD</sub> capacitor of 0.1nF or 1000nF gives a t<sub>WD(typ)</sub> of 62.74ms or 77.45 seconds, respectively.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



#### **5.4 Thermal Information**

|                        |                                              | TPS3851-Q1 |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC (1)                           | DRB (VSON) | UNIT |
|                        |                                              | 8 PINS     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 47.7       | °C/W |
| R <sub>0JC(top)</sub>  | Junction-to-case (top) thermal resistance    | 51.5       | °C/W |
| R <sub>0JB</sub>       | Junction-to-board thermal resistance         | 22.2       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.3        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 22.3       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 4.3        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

#### 5.5 Electrical Characteristics

at  $V_{ITN}$  +  $V_{HYST} \le V_{DD} \le 6.5 V$  over the operating temperature range of  $-40^{\circ}C \le T_A$ ,  $T_A \le 125^{\circ}C$  (unless otherwise noted); the open-drain pullup resistors are  $10k\Omega$  for each output; typical values are at  $T_A = 25^{\circ}C$ 

|                                 | PARAMETER                                       | TEST CONDITIONS                                          | MIN                     | TYP  | MAX                     | UNIT |
|---------------------------------|-------------------------------------------------|----------------------------------------------------------|-------------------------|------|-------------------------|------|
| GENERAL C                       | HARACTERISTICS                                  |                                                          | 1                       | •    |                         |      |
| V <sub>DD</sub> (1) (2) (3)     | Supply voltage                                  |                                                          | 1.6                     |      | 6.5                     | V    |
| I <sub>DD</sub>                 | Supply current                                  |                                                          |                         | 10   | 19                      | μA   |
| RESET FUN                       | CTION                                           |                                                          |                         |      |                         |      |
| V <sub>POR</sub> <sup>(2)</sup> | Power-on reset voltage                          | I <sub>RESET</sub> = 15μA, V <sub>OL(MAX)</sub> = 0.25V  |                         |      | 0.8                     | V    |
| V <sub>UVLO</sub> (1)           | Undervoltage lockout voltage                    |                                                          |                         | 1.35 |                         | V    |
| V <sub>ITN</sub>                | Undervoltage threshold accuracy, entering RESET | V <sub>DD</sub> falling                                  | V <sub>ITN</sub> - 0.8% |      | V <sub>ITN</sub> + 0.8% |      |
| V <sub>HYST</sub>               | Hysteresis voltage                              | V <sub>DD</sub> rising                                   | 0.2%                    | 0.5% | 0.8%                    |      |
| I <sub>MR</sub>                 | MR pin internal pullup current                  | V <sub>MR</sub> = 0V                                     | 500                     | 620  | 700                     | nA   |
| WATCHDOG                        | FUNCTION                                        |                                                          | •                       |      |                         |      |
| I <sub>CWD</sub>                | CWD pin charge current                          | CWD = 0.5V                                               | 347                     | 375  | 403                     | nA   |
| V <sub>CWD</sub>                | CWD pin threshold voltage                       |                                                          | 1.196                   | 1.21 | 1.224                   | V    |
| V <sub>OL</sub>                 | RESET, WDO output low                           | VDD = 5V, I <sub>SINK</sub> = 3mA                        |                         |      | 0.4                     | V    |
| I <sub>D</sub>                  | RESET, WDO output leakage current, open-drain   | $VDD = V_{ITN} + V_{HYST},$ $V_{RESET} = V_{WDO} = 6.5V$ |                         |      | 1                       | μA   |
| V <sub>IL</sub>                 | Low-level input voltage ( MR, SET1)             |                                                          |                         |      | 0.25                    | V    |
| V <sub>IH</sub>                 | High-level input voltage ( MR, SET1)            |                                                          | 0.8                     |      |                         | V    |
| V <sub>IL(WDI)</sub>            | Low-level input voltage (WDI)                   |                                                          |                         |      | 0.3 × V <sub>DD</sub>   | V    |
| V <sub>IH(WDI)</sub>            | High-level input voltage (WDI)                  |                                                          | 0.8 × V <sub>DD</sub>   |      |                         | V    |

- When V<sub>DD</sub> falls below V<sub>UVLO</sub>, RESET is driven low.
  When V<sub>DD</sub> falls below V<sub>POR</sub>, RESET and WDO are undefined.
  During power-on, V<sub>DD</sub> must be a minimum 1.6V for at least 300µs before RESET correlates with V<sub>DD</sub>.



## 5.6 Timing Requirements

at  $V_{ITN}$  +  $V_{HYST} \le V_{DD} \le 6.5 V$  over the operating temperature range of  $-40^{\circ}C \le T_A$ ,  $T_A \le 125^{\circ}C$  (unless otherwise noted); the open-drain pullup resistors are  $10k\Omega$  for each output; typical values are at  $T_A = 25^{\circ}C$ 

|                      |                                                                                 |                                               | MIN               | NOM          | MAX  | UNIT |
|----------------------|---------------------------------------------------------------------------------|-----------------------------------------------|-------------------|--------------|------|------|
| GENER                | AL                                                                              |                                               |                   |              |      |      |
| t <sub>INIT</sub>    | CWD pin evaluation period (1)                                                   |                                               |                   | 381          |      | μs   |
|                      | Minimum MR, SET1 pin pulse dur                                                  | ation                                         |                   | 1            |      | μs   |
|                      | Startup delay <sup>(3)</sup>                                                    |                                               |                   | 300          |      | μs   |
| RESET                | FUNCTION                                                                        |                                               |                   |              |      |      |
| t <sub>RST</sub>     | Reset timeout period                                                            |                                               | 170               | 200          | 230  | ms   |
|                      | V to DECET date:                                                                | $V_{DD} = V_{ITN} + V_{HYST} + 2.5\%$         |                   | 35           | 35   |      |
| <sup>L</sup> RST-DEL | V <sub>DD</sub> to RESET delay                                                  | $V_{DD} = V_{ITN} - 2.5\%$                    |                   | 17           |      | μs   |
| t <sub>MR-DEL</sub>  | MR to RESET delay                                                               |                                               |                   | 200          |      | ns   |
| WATCH                | DOG FUNCTION                                                                    | '                                             |                   |              | '    |      |
|                      |                                                                                 | CWD = NC, SET1 = 0 (2)                        | Watchdog disabled |              |      |      |
|                      |                                                                                 | CWD = NC, SET1 = 1 (2)                        | 1360              | 1600         | 1840 | ms   |
| $t_{WD}$             | Watchdog timeout (3)                                                            | CWD = $10k\Omega$ to VDD,<br>SET1 = $0^{(2)}$ | Watcho            | log disabled |      |      |
|                      |                                                                                 | CWD = $10k\Omega$ to VDD,<br>SET1 = $1^{(2)}$ | 170               | 200          | 230  | ms   |
| t <sub>WD</sub> -    | Setup time required for device to respond to changes on WDI after being enabled |                                               |                   | 150          |      | μs   |
|                      | Minimum WDI pulse duration                                                      |                                               |                   | 50           |      | ns   |
| t <sub>WD-del</sub>  | WDI to WDO delay                                                                |                                               |                   | 50           |      | ns   |

<sup>(1)</sup> Refer to Section 7.1.1.2

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> SET1 = 0 means  $V_{SET1} < V_{IL}$ ; SET1 = 1 means  $V_{SET1} > V_{IH}$ .

<sup>(3)</sup> The fixed watchdog timing covers both standard and extended versions.



## **5.7 Timing Diagrams**



A. See Figure 5-2 for WDI timing requirements.

Figure 5-1. Timing Diagram



Figure 5-2. Watchdog Timing Diagram



#### **5.8 Typical Characteristics**



## 5.8 Typical Characteristics (continued)





#### 5.8 Typical Characteristics (continued)





# **5.8 Typical Characteristics (continued)**





Figure 5-19. High-to-Low Glitch Immunity vs Temperature

Figure 5-20. High-to-Low Glitch Immunity vs Temperature

## **6 Detailed Description**

#### 6.1 Overview

The TPS3851-Q1 is a high-accuracy voltage supervisor with an integrated watchdog timer. This device includes a precision undervoltage supervisor with a threshold that achieves 0.8% accuracy over the specified temperature range of –40°C to +125°C. In addition, the TPS3851-Q1 includes accurate hysteresis on the threshold, making the device ideal for use with tight tolerance systems where voltage supervisors must ensure a RESET before the minimum supply tolerance of the microprocessor or system-on-a-chip (SoC) is reached. There are two options for the watchdog timing standard and extended timing. To get standard timing use the TPS3851Xyy(y)S-Q1, for extended timing use the TPS3851Xyy(y)E-Q1.

#### 6.2 Functional Block Diagram



 $R_1 + R_2 = 4.5M\Omega$ .

#### **6.3 Feature Description**

#### 6.3.1 **RESET**

Connect  $\overline{RESET}$  to  $V_{PU}$  through a  $1k\Omega$  to  $100k\Omega$  pullup resistor.  $\overline{RESET}$  remains high (deasserted) when  $V_{DD}$  is greater than the negative threshold voltage ( $V_{ITN}$ ). If  $V_{DD}$  falls below the negative threshold ( $V_{ITN}$ ), then  $\overline{RESET}$  is asserted, driving the  $\overline{RESET}$  pin to low impedance. When  $V_{DD}$  rises above  $V_{ITN} + V_{HYST}$ , a delay circuit is enabled that holds  $\overline{RESET}$  low for a specified reset delay period ( $t_{RST}$ ). When the reset delay has elapsed, the  $\overline{RESET}$  pin goes to a high-impedance state and uses a pullup resistor to hold  $\overline{RESET}$  high. The pullup resistor must be connected to the proper voltage rail to allow other devices to be connected at the correct interface voltage. To maintain proper voltage levels, give some consideration when choosing the pullup resistor values. The pullup resistor value is determined by output logic low voltage ( $V_{OL}$ ), capacitive loading, leakage current ( $I_D$ ), and the current through the  $\overline{RESET}$  pin  $I_{RESET}$ .

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

#### 6.3.2 Manual Reset MR

The manual reset ( $\overline{\text{MR}}$ ) input allows a processor or other logic circuits to initiate a reset. A logic low on  $\overline{\text{MR}}$  causes  $\overline{\text{RESET}}$  to assert. After  $\overline{\text{MR}}$  returns to a logic high and  $V_{DD}$  is above  $V_{ITN} + V_{HYST}$ ,  $\overline{\text{RESET}}$  is deasserted after the reset delay time ( $t_{RST}$ ). If  $\overline{\text{MR}}$  is not controlled externally, then  $\overline{\text{MR}}$  can either be connected to  $V_{DD}$  or left floating because the  $\overline{\text{MR}}$  pin is internally pulled up.

#### 6.3.3 UV Fault Detection

The TPS3851-Q1 features undervoltage detection for common rails between 1.8V and 5V. The voltage is monitored on the input rail of the device. If  $V_{DD}$  drops below  $V_{ITN}$ , then  $\overline{RESET}$  is asserted (driven low). Figure 6-1 shows that when  $V_{DD}$  is above  $V_{ITN}$  +  $V_{HYST}$ ,  $\overline{RESET}$  deasserts after  $t_{RST}$ . The internal comparator has built-in hysteresis that provides some noise immunity and maintains stable operation. Although not required in most cases, for noisy applications, good analog design practice is to place a 1nF to 100nF bypass capacitor close to the VDD pin to reduce sensitivity to transient voltages on the monitored signal.



Figure 6-1. Undervoltage Detection

#### 6.3.4 Watchdog Mode

This section provides information for the watchdog mode of operation.

#### 6.3.4.1 CWD

The CWD pin provides the user the functionality of both high-precision, factory-programmed watchdog timing options and user-programmable watchdog timing. The TPS3851-Q1 features three options for setting the watchdog timer: connecting a capacitor to the CWD pin, connecting a pullup resistor to VDD, and leaving the CWD pin unconnected. The configuration of the CWD pin is evaluated by the device every time  $V_{DD}$  enters the valid region ( $V_{ITN} + V_{HYST} < V_{DD}$ ). The pin evaluation is controlled by an internal state machine that determines which option is connected to the CWD pin. The sequence of events typically takes 381µs ( $t_{INIT}$ ) to determine if the CWD pin is left unconnected, pulled-up through a resistor, or connected to a capacitor. If the CWD pin is being pulled up to VDD, a 10k $\Omega$  resistor is required.

#### 6.3.4.2 Watchdog Input WDI

WDI is the watchdog timer input that controls the  $\overline{WDO}$  output. The WDI input is triggered by the falling edge of the input signal. To ensure proper functionality of the watchdog timer, always issue the WDI pulse before  $t_{WD(min)}$ . If the pulse is issued in this region, then  $\overline{WDO}$  remains unasserted. Otherwise, the device asserts  $\overline{WDO}$ , putting the  $\overline{WDO}$  pin into a low-impedance state.

The watchdog input (WDI) is a digital pin. In order to ensure there is no increase in  $I_{DD}$ , drive the WDI pin to either VDD or GND at all times. Putting the pin to an intermediate voltage can cause an increase in supply current ( $I_{DD}$ ) because of the architecture of the digital logic gates. When  $\overline{RESET}$  is asserted, the watchdog is disabled and all signals input to WDI are ignored. When  $\overline{RESET}$  is no longer asserted, the device resumes normal operation and no longer ignores the signal on WDI. If the watchdog is disabled, drive the WDI pin to either VDD or GND. Figure 6-2 shows the valid region for a WDI pulse to be issued to prevent  $\overline{WDO}$  from being triggered and pulled low.





Figure 6-2. Watchdog Timing Diagram

#### 6.3.4.3 Watchdog Output WDO

The TPS3851-Q1 features a watchdog timer with an independent watchdog output ( $\overline{WDO}$ ). The independent watchdog output provides the flexibility to flag a fault in the watchdog timing without performing an entire system reset. When  $\overline{RESET}$  is not asserted (high), the  $\overline{WDO}$  signal maintains normal operation. When asserted,  $\overline{WDO}$  remains low for t<sub>RST</sub>. When the  $\overline{RESET}$  signal is asserted (low), the  $\overline{WDO}$  pin goes to a high-impedance state. When  $\overline{RESET}$  is unasserted, the watchdog timer resumes normal operation.

#### 6.3.4.4 SET1

The SET1 pin can enable and disable the watchdog timer. If SET1 is set to GND, the watchdog timer is disabled and WDI is ignored. If the watchdog timer is disabled, drive the WDI pin to either GND or VDD to make sure that there is no increase in  $I_{DD}$ . When SET1 is logic high, the watchdog operates normally. The SET1 pin can be changed dynamically; however, if the watchdog is going from disabled to enabled (as shown in Figure 6-3) there is a 150 $\mu$ s setup time where the watchdog does not respond to changes on WDI.



Figure 6-3. Enabling and Disabling the Watchdog

#### 6.4 Device Functional Modes

Table 6-1 summarises the functional modes of the TPS3851-Q1.

| $V_{DD}$                                            | WDI                                           | WDO  | RESET     |
|-----------------------------------------------------|-----------------------------------------------|------|-----------|
| V <sub>DD</sub> < V <sub>POR</sub>                  | _                                             | _    | Undefined |
| $V_{POR} \le V_{DD} < V_{DD(min)}$                  | Ignored                                       | High | Low       |
| $V_{DD(min)} \le V_{DD} \le V_{ITN} + V_{HYST}$ (1) | Ignored                                       | High | Low       |
| $V_{DD} > V_{ITN}$ (2)                              | $t_{PULSE} < t_{WD(min)}$ (3)                 | High | High      |
| V <sub>DD</sub> > V <sub>ITN</sub> <sup>(2)</sup>   | t <sub>PULSE</sub> > t <sub>WD(min)</sub> (3) | Low  | High      |

**Table 6-1. Device Functional Modes** 

- (1) Only valid before  $V_{DD}$  has gone above  $V_{ITN} + V_{HYST}$ .
- (2) Only valid after V<sub>DD</sub> has gone above V<sub>ITN</sub> + V<sub>HYST</sub>.
- (3) Where t<sub>pulse</sub> is the time between the falling edges on WDI.

#### 6.4.1 $V_{DD}$ is Below $V_{POR}$ ( $V_{DD} < V_{POR}$ )

When  $V_{DD}$  is less than  $V_{POR}$ ,  $\overline{RESET}$  is undefined and can be either high or low. The state of  $\overline{RESET}$  largely depends on the load that the  $\overline{RESET}$  pin is experiencing.

## 6.4.2 Above Power-On-Reset, But Less Than $V_{DD(min)}$ ( $V_{POR} \le V_{DD} < V_{DD(min)}$ )

When the voltage on  $V_{DD}$  is less than  $V_{DD(min)}$ , and greater than or equal to  $V_{POR}$ , the  $\overline{RESET}$  signal is asserted (logic low). When  $\overline{RESET}$  is asserted, the watchdog output  $\overline{WDO}$  is in a high-impedance state regardless of the WDI signal that is input to the device.

## 6.4.3 Normal Operation ( $V_{DD} \ge V_{DD(min)}$ )

When  $V_{DD}$  is greater than or equal to  $V_{DD(min)}$ , the  $\overline{RESET}$  signal is determined by  $V_{DD}$ . When  $\overline{RESET}$  is asserted,  $\overline{WDO}$  goes to a high-impedance state.  $\overline{WDO}$  is then pulled high through the pullup resistor.

Copyright © 2025 Texas Instruments Incorporated

## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Application Information

The following sections describe in detail proper device implementation, depending on the final application requirements.

#### 7.1.1 CWD Functionality

The TPS3851-Q1 features three options for setting the watchdog timer: connecting a capacitor to the CWD pin, connecting a pullup resistor to VDD, and leaving the CWD pin unconnected. Figure 7-1 shows a schematic drawing of all three options. If this pin is connected to VDD through a  $10k\Omega$  pullup resistor or left unconnected (high impedance), then the factory-programmed watchdog timeouts are enabled; see the Section 7.1.1.1 section. Otherwise, the watchdog timeout can be adjusted by placing a capacitor from the CWD pin to ground.



Figure 7-1. CWD Charging Circuit

#### 7.1.1.1 Factory-Programmed Timing Options

If using the factory-programmed timing options (listed in Table 7-1), the CWD pin must either be unconnected or pulled up to VDD through a  $10k\Omega$  pullup resistor. Using these options enables high-precision, 15% accurate watchdog timing.

**Table 7-1. Factory Programmed Watchdog Timing** 

| INPUT       |      | STANDARD AND EXTENDED TIMING WDT (t <sub>WD</sub> ) |      |      | UNIT |
|-------------|------|-----------------------------------------------------|------|------|------|
| CWD         | SET1 | MIN                                                 | TYP  | MAX  | UNIT |
| NC          | 0    | Watchdog disabled                                   |      |      |      |
| NC          | 1    | 1360                                                | 1600 | 1840 | ms   |
| 10kΩ to VDD | 0    | Watchdog disabled                                   |      |      |      |
| 10kΩ to VDD | 1    | 170                                                 | 200  | 230  | ms   |

Product Folder Links: TPS3851-Q1

#### 7.1.1.2 Adjustable Capacitor Timing

Adjustable capacitor timing is achievable by connecting a capacitor to the CWD pin. If a capacitor is connected to CWD, then a 375nA, constant-current source charges  $C_{CWD}$  until  $V_{CWD}$  = 1.21V. Table 7-2 shows how to calculate  $t_{WD}$  using Equation 1, Equation 2, and the SET1 pin. The TPS3851-Q1 determines the watchdog timeout with the formulas given in Equation 1 and Equation 2, where  $C_{CWD}$  is in nanofarads and  $t_{WD}$  is in milliseconds.

$$t_{WD(standard)}$$
 (ms) = 3.23 ×  $C_{CWD}$  (nF) + 0.381 (ms) (1)

$$t_{WD(extended)} (ms) = 77.4 \times C_{CWD} (nF) + 55 (ms)$$
(2)

The TPS3851-Q1 is designed and tested using  $C_{CWD}$  capacitors between 100pF and 1µF. Equation 1 and Equation 2 are for ideal capacitors; capacitor tolerances vary the actual device timing. For the most accurate timing, use ceramic capacitors with COG dielectric material. If a  $C_{CWD}$  capacitor is used, Equation 1 can be used to set  $t_{WD}$  for standard timing. Use Equation 2 to calculate  $t_{WD}$  for extended timing. Table 7-3 shows the minimum and maximum calculated  $t_{WD}$  values using an ideal capacitor for both standard and extended timing.

Table 7-2. Programmable CWD Timing

| INP              | TUT  | STANDARD TIMING WDT (t <sub>WD</sub> ) |                          | EXTENDED TIMING WDT (t <sub>WD</sub> ) |                              | UNIT                     |                              |      |
|------------------|------|----------------------------------------|--------------------------|----------------------------------------|------------------------------|--------------------------|------------------------------|------|
| CWD              | SET1 | MIN                                    | TYP                      | MAX                                    | MIN                          | TYP                      | MAX                          | ONIT |
| C <sub>CWD</sub> | 0    | Watchdog disabled                      |                          | Watc                                   | chdog disabled               |                          |                              |      |
| C <sub>CWD</sub> | 1    | t <sub>WD(std)</sub> × 0.905           | t <sub>WD(std)</sub> (1) | t <sub>WD(std)</sub> × 1.095           | t <sub>WD(ext)</sub> × 0.905 | t <sub>WD(ext)</sub> (2) | t <sub>WD(ext)</sub> × 1.095 | ms   |

- Calculated from Equation 1 using an ideal capacitor.
- (2) Calculated from Equation 2 using an ideal capacitor.

Table 7-3. two Values for Common Ideal Capacitor Values

| C                | STANDARD           | TIMING WDT (t | WD)     | EXTENDED           | VD)   | UNIT    |      |
|------------------|--------------------|---------------|---------|--------------------|-------|---------|------|
| C <sub>CWD</sub> | MIN <sup>(1)</sup> | TYP           | MAX (1) | MIN <sup>(1)</sup> | TYP   | MAX (1) | UNIT |
| 100pF            | 0.637              | 0.704         | 0.771   | 56.77              | 62.74 | 68.7    | ms   |
| 1nF              | 3.268              | 3.611         | 3.954   | 119.82             | 132.4 | 144.98  | ms   |
| 10nF             | 29.58              | 32.68         | 35.79   | 750                | 829   | 908     | ms   |
| 100nF            | 292.7              | 323.4         | 354.1   | 7054               | 7795  | 8536    | ms   |
| 1μF              | 2923               | 3230          | 3537    | 70096              | 77455 | 84814   | ms   |

(1) The minimum and maximum values are calculated using an ideal capacitor.

#### 7.1.2 Overdrive Voltage

Forcing a  $\overline{RESET}$  is dependent on two conditions: the amplitude  $V_{DD}$  is beyond the trip point ( $\Delta V_1$  and  $\Delta V_2$ ), and the length of time that the voltage is beyond the trip point ( $t_1$  and  $t_2$ ). If the voltage is just under the trip point for a long period of time,  $\overline{RESET}$  asserts and the output is pulled low. However, if  $V_{DD}$  is just under the trip point for a few nanoseconds,  $\overline{RESET}$  does not assert and the output remains high. The length of time required for  $\overline{RESET}$  to assert can be changed by increasing the amount  $V_{DD}$  goes under the trip point. If  $V_{DD}$  is under the trip point by 10%, the amount of time required for the comparator to respond is much faster and causes  $\overline{RESET}$  to assert much quicker than when barely under the trip point voltage. Equation 3 shows how to calculate the percentage overdrive.

Overdrive = 
$$|((V_{DD} / V_{ITX}) - 1) \times 100\%|$$
 (3)

In Equation 3,  $V_{ITX}$  corresponds to the threshold trip point. If  $V_{DD}$  is exceeding the positive threshold,  $V_{ITN} + V_{HYST}$  is used.  $V_{ITN}$  is used when  $V_{DD}$  is falling below the negative threshold. In Figure 7-2,  $t_1$  and  $t_2$  correspond to the amount of time that  $V_{DD}$  is over the threshold; the propagation delay versus overdrive for  $V_{ITN}$  and  $V_{ITN} + V_{HYST}$  is illustrated in Figure 5-16 and Figure 5-18, respectively.

The TPS3851-Q1 is relatively immune to short positive and negative transients on VDD because of the overdrive voltage curve.



Figure 7-2. Overdrive Voltage

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



### 7.2 Typical Application



Figure 7-3. Monitoring the Supply Voltage and Watchdog Supervision of a Microcontroller

#### 7.2.1 Design Requirements

| PARAMETER                                  | DESIGN REQUIREMENT                                                                 | DESIGN RESULT                                                      |
|--------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| Watchdog disable for initialization period | Watchdog must remain disabled for 5 seconds until logic enables the watchdog timer | 5.02 seconds (typical)                                             |
| Output logic voltage                       | 1.8V CMOS                                                                          | 1.8V CMOS                                                          |
| Monitored rail                             | 1.8V with a 5% threshold                                                           | Worst-case V <sub>ITN</sub> = 1.714V – 4.7%                        |
| Watchdog timeout                           | 10ms, typical                                                                      | $t_{WD(min)}$ = 7.3ms, $t_{WD(TYP)}$ = 9.1ms, $t_{WD(max)}$ = 11ms |
| Maximum device current consumption         | 50μΑ                                                                               | 37μA when RESET or WDO is asserted <sup>(1)</sup>                  |

(1) Only includes the TPS3851G18S-Q1 current consumption.

#### 7.2.2 Detailed Design Procedure

## 7.2.2.1 Monitoring the 1.8V Rail

The undervoltage comparator allows for precise voltage supervision of common rails between 1.8V and 5.0V. This application calls for very tight monitoring of the rail with only 5% of variation allowed on the rail. To make sure this requirement is met, the TPS3851G18S-Q1 is chosen for the -4% threshold. To calculate the worst-case for  $V_{ITN}$ , the accuracy must also be taken into account. The worst-case for  $V_{ITN}$  can be calculated by Equation 4:

$$V_{\text{ITN(Worst Case)}} = V_{\text{ITN(typ)}} \times 0.992 = 1.8 \times 0.96 \times 0.992 = 1.714V$$
 (4)

### 7.2.2.2 Calculating the RESET and WDO Pullup Resistor

Figure 7-4 shows the TPS3851-Q1 using an open-drain configuration for the  $\overline{RESET}$  circuit. When the FET is off, the resistor pulls the drain of the transistor to VDD and when the FET is turned on, the FET attempts to pull the drain to ground, thus creating an effective resistor divider. The resistors in this divider must be chosen to make sure that  $V_{OL}$  is below the maximum value. To choose the proper pullup resistor, there are three key specifications to keep in mind: the pullup voltage ( $V_{PU}$ ), the recommended maximum  $\overline{RESET}$  pin current ( $I_{\overline{RESET}}$ ), and  $V_{OL}$ . The maximum  $V_{OL}$  is 0.4V, meaning that the effective resistor divider created must be able to bring the voltage on the reset pin below 0.4V with  $I_{\overline{RESET}}$  kept below 10mA. For this example, with a  $V_{PU}$  of 1.8V, a resistor must be chosen to keep  $I_{\overline{RESET}}$  below 50μA because this value is the maximum consumption current allowed. To make sure this specification is met, a pullup resistor value of 100kΩ is selected, which sinks a maximum of 18μA when  $\overline{RESET}$  or  $\overline{WDO}$  is asserted. As illustrated in Figure 5-13, the  $\overline{RESET}$  current is at 18μA and the low-level output voltage is approximately zero.



Figure 7-4. RESET Open-Drain Configuration

#### 7.2.2.3 Setting the Watchdog

As illustrated in Figure 7-1 there are three options for setting the watchdog timer. The design specifications in this application require the programmable timing option (external capacitor connected to CWD). When a capacitor is connected to the CWD pin, the watchdog timer is governed by Equation 1 for the standard timing version. However, only the standard version is capable of meeting this timing requirement. Equation 1 is only valid for ideal capacitors, any temperature or voltage derating must be accounted for separately.

$$C_{CWD}$$
 (nF) =  $(t_{WD}(ms) - 0.0381) / 3.23 = (10 - 0.381) / 3.23 = 2.97nF$  (5)

The nearest standard capacitor value to 2.9nF is 2.7nF. Selecting 2.7nF for the  $C_{CWD}$  capacitor gives the following minimum timing parameters:

$$t_{WD(MIN)} = 0.905 \times t_{WD(TYP)} = 0.905 \times (3.23 \times 2.7 + 0.381) = 8.24 \text{ms}$$
 (6)

$$t_{WD(MAX)} = 1.095 \times t_{WD(TYP)} = 1.095 \times (3.23 \times 2.7 + 0.381) = 9.97 \text{ms}$$
 (7)

Capacitor tolerance also influences  $t_{WD(MIN)}$  and  $t_{WD(MAX)}$ . Select a ceramic COG dielectric capacitor for high accuracy. For 2.7nF, COG capacitors are readily available with 5% tolerances. This selection results in a 5% decrease in  $t_{WD(MIN)}$  and a 5% increase in  $t_{WD(MAX)}$ , giving 7.34ms and 11ms, respectively. To make sure of proper functionality, a falling edge must be issued before  $t_{WD(min)}$ . Figure 7-6 illustrates that a WDI signal with a period of 5ms keeps  $\overline{WDO}$  from asserting.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

#### 7.2.2.4 Watchdog Disabled During Initialization Period

The watchdog is often needed to be disabled during startup to allow for an initialization period. When the initialization period is over, the watchdog timer is turned back on to allow the microcontroller to be monitored by the TPS3851-Q1. To achieve this setup, SET1 must start at GND. In this design, SET1 is controlled by a TPS3890-Q1 supervisor. In this application, the TPS3890-Q1 was chosen to monitor VDD as well, which means that the RESET on the TPS3890-Q1 stays low until  $V_{DD}$  rises above  $V_{ITN}$ . When VDD comes up, the delay time can be adjusted through the CT capacitor on the TPS3890-Q1. With this approach, the RESET delay can be adjusted from a minimum of 25µs to a maximum of 30 seconds. For this design, a typical delay of 5 seconds is needed before the watchdog timer is enabled. The CT capacitor calculation (see the TPS3890-Q1 data sheet) yields an ideal capacitance of 4.67µF, giving a closest standard ceramic capacitor value of 4.7µF. When connecting a 4.7µF capacitor from CT to GND, the typical delay time is 5 seconds. Figure 7-5 shows that when the watchdog is disabled, the  $\overline{WDO}$  output remains high. However when SET1 goes high and there is no WDI signal,  $\overline{WDO}$  begins to assert. See the TPS3890-Q1 data sheet for detailed information on the TPS3890-Q1.

#### 7.2.3 Glitch Immunity

Figure 7-8 shows the high-to-low glitch immunity for the TPS3851G18S-Q1 with a 7% overdrive with  $V_{DD}$  starting at 1.8V. This curve shows that  $V_{DD}$  can go below the threshold for at least 6 $\mu$ s before  $\overline{RESET}$  asserts.

#### 7.2.4 Application Curves

Unless otherwise stated, application curves were taken at T<sub>A</sub> = 25°C.



## 7.3 Power Supply Recommendations

This device is designed to operate from an input supply with a voltage range between 1.6V and 6.5V. An input supply capacitor is not required for this device; however, if the input supply is noisy, then good analog practice is to place a 0.1µF capacitor between the VDD pin and the GND pin.



### 7.4 Layout

#### 7.4.1 Layout Guidelines

- Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a 0.1µF ceramic capacitor as near as possible to the VDD pin.
- If a C<sub>CWD</sub> capacitor or pullup resistor is used, place these components as close as possible to the CWD pin. If the CWD pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin.
- Place the pullup resistors on RESET and WDO as close to the pin as possible.

## 7.4.2 Layout Example



O Denotes a via

Figure 7-9. TPS3851-Q1 Recommended Layout

Product Folder Links: TPS3851-Q1

Submit Document Feedback

## 8 Device and Documentation Support

### 8.1 Device Support

#### 8.1.1 Device Nomenclature

**Table 8-1. Device Nomenclature** 

| DESCRIPTION                                                       | NOMENCLATURE | VALUE                                                           |
|-------------------------------------------------------------------|--------------|-----------------------------------------------------------------|
| TPS3851-Q1 (high-accuracy supervisor with watchdog)               | _            | _                                                               |
| X                                                                 | G            | V <sub>ITN</sub> = -4%                                          |
| (nominal threshold as a percent of the nominal monitored voltage) | н            | V <sub>ITN</sub> = -7%                                          |
|                                                                   | 18           | 1.8V                                                            |
|                                                                   | 25           | 2.5V                                                            |
| yy(y) (nominal monitored voltage option)                          | 30           | 3.0V                                                            |
| (                                                                 | 33           | 3.3V                                                            |
|                                                                   | 50           | 5.0V                                                            |
| z                                                                 | S            | t <sub>WD</sub> (ms) = 3.23 x C <sub>WD</sub> (nF) + 0.381 (ms) |
| (nominal watchdog timeout period)                                 | Е            | t <sub>WD</sub> (ms) = 77.4 x C <sub>WD</sub> (nF) + 55.2 (ms)  |

#### 8.2 Documentation Support

#### 8.2.1 Related Documentation

For related documentation see the following:

- •
- TPS3890-Q1 Low Quiescent Current, 1% Accurate Supervisor with Programmable Delay
- TPS3851EVM-780 Evaluation Module

#### 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (September 2021) to Revision B (July 2025)                                                          | Page |
|-----------------------------------------------------------------------------------------------------------------------------|------|
| Capitalized the "C" in "Functional Safety-Capable"                                                                          | 1    |
| Updated MR pin internal pull up information in Pin Functions                                                                |      |
| Changes from Revision * (March 2017) to Revision A (September 2021)                                                         | Page |
| <ul> <li>Updated the numbering format for tables, figures, and cross-references throughout the document</li> </ul>          | 1    |
| • Removed "±15% Accurate Watchdog Timeout and Watchdog Reset Delays Over Temperature"                                       | 1    |
| Added "Functional Safety-capable" bullet                                                                                    |      |
| • Updated the numbering format for tables, figures, and cross-references throughout the document                            |      |
| Added "on the VDD pin" for clarification                                                                                    |      |
| Updated ESD Ratings                                                                                                         |      |
| Updated I <sub>CWD</sub> min and max spec                                                                                   |      |
| Updated V <sub>CWD</sub> min and max spec                                                                                   |      |
| Added a footnote to for t <sub>INIT</sub>                                                                                   |      |
| <ul> <li>Updated t<sub>WDII</sub> min and max boundary values from 0.85 and 1.15 to 0.905 and 1.095 respectively</li> </ul> |      |
| Updated t <sub>WDI</sub> min and max values for all capacitors                                                              |      |
| Updated the equations 6 and 7 to replace 0.85 and 1.15 to 0.905 and 1.095 respectively                                      |      |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

www.ti.com

29-May-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS3851G18EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851DF            |
| TPS3851G18EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851DF            |
| TPS3851G18SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851DE            |
| TPS3851G18SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851DE            |
| TPS3851G25EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851EF            |
| TPS3851G25EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851EF            |
| TPS3851G25SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851EE            |
| TPS3851G25SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851EE            |
| TPS3851G30EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851FF            |
| TPS3851G30EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851FF            |
| TPS3851G30SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851FE            |
| TPS3851G30SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851FE            |
| TPS3851G33EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851GF            |
| TPS3851G33EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851GF            |
| TPS3851G33SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851GE            |
| TPS3851G33SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851GE            |
| TPS3851G50EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851HF            |
| TPS3851G50EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851HF            |
| TPS3851G50SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851HE            |
| TPS3851G50SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851HE            |
| TPS3851H18EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851LF            |
| TPS3851H18EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851LF            |
| TPS3851H18SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851LE            |
| TPS3851H18SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851LE            |
| TPS3851H25EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851MF            |
| TPS3851H25EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851MF            |
| TPS3851H25SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851ME            |
| TPS3851H25SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 851ME            |
| TPS3851H30EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 851NF            |



29-May-2025



www.ti.com

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                 |              |              |
| TPS3851H30EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 851NF        |
| TPS3851H30SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-2-260C-1 YEAR | -40 to 125   | 851NE        |
| TPS3851H30SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 851NE        |
| TPS3851H33EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-2-260C-1 YEAR | -40 to 125   | 851PF        |
| TPS3851H33EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 851PF        |
| TPS3851H33SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-2-260C-1 YEAR | -40 to 125   | 851PE        |
| TPS3851H33SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 851PE        |
| TPS3851H50EQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-2-260C-1 YEAR | -40 to 125   | 851RF        |
| TPS3851H50EQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 851RF        |
| TPS3851H50SQDRBRQ1    | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-2-260C-1 YEAR | -40 to 125   | 851RE        |
| TPS3851H50SQDRBRQ1.A  | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 851RE        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 29-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS3851-Q1:

Catalog: TPS3851

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



www.ti.com 23-May-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3851G18EQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851G18SQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851G25EQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851G25SQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851G30EQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851G30SQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851G33EQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851G33SQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851G50EQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851G50SQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851H18EQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851H18SQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851H25EQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851H25SQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851H30EQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851H30SQDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

www.ti.com 23-May-2025

| Device             | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3851H33EQDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851H33SQDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851H50EQDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3851H50SQDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 23-May-2025



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3851G18EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851G18SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851G25EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851G25SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851G30EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851G30SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851G33EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851G33SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851G50EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851G50SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851H18EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851H18SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851H25EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851H25SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851H30EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851H30SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851H33EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851H33SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |



# PACKAGE MATERIALS INFORMATION

www.ti.com 23-May-2025

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3851H50EQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3851H50SQDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L







#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated