

# SN54AS181B, SN74AS181A ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

- Full Look Ahead for High-Speed Operations on Long Words
- Arithmetic Operating Modes:
  - Addition
  - Subtraction
  - Shift Operand A One Position
  - Magnitude Comparison
  - Twelve Other Arithmetic Operations
- Logic Function Modes:
  - Exclusive-OR
  - Comparator
  - AND, NAND, OR, NOR
- Package Options Include Plastic Small-Outline (N) Packages, Ceramic (FK) Chip Carriers, Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs, and Ceramic (JW) 600-mil DIPs

SN54AS181B . . . JT OR JW PACKAGE  
SN74AS181A . . . N OR NT PACKAGE  
(TOP VIEW)



**SN54AS181B . . . FK PACKAGE  
(TOP VIEW)**



NC – No internal connection

The SN54AS181B and SN74AS181A arithmetic logic units (ALUs)/function generators have a complexity of 75 equivalent gates on a monolithic chip. These circuits perform 16 binary arithmetic operations on two 4-bit words as shown in Tables 1 and 2. These operations are selected by the four function-select (S0, S1, S2, and S3) lines and include addition, subtraction, decrement, and straight transfer. When performing arithmetic manipulations, the internal carries are enabled by applying a low-level voltage to the mode-control (M) input. A full carry look-ahead scheme is used to generate fast, simultaneous carry by means of two cascade ( $\bar{G}$  and  $\bar{P}$ ) outputs for the four bits in the package.

If high speed is not important, a ripple-carry ( $C_n$ ) input and a ripple-carry ( $C_{n + 4}$ ) output are available. The ripple-carry delay is minimized so that arithmetic manipulations for small word lengths can be performed without external circuitry.

The SN54AS181B and SN74AS181A accommodate active-high or active-low data if the pin designations are interpreted as follows:

| PIN NUMBER                 | 2                | 1                | 23               | 22               | 21               | 20               | 19               | 18               | 9                | 10               | 11               | 13               | 7                | 16                   | 15             | 17             |
|----------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|----------------------|----------------|----------------|
| Active-low data (Table 1)  | $\overline{A_0}$ | $\overline{B_0}$ | $\overline{A_1}$ | $\overline{B_1}$ | $\overline{A_2}$ | $\overline{B_2}$ | $\overline{A_3}$ | $\overline{B_3}$ | $\overline{F_0}$ | $\overline{F_1}$ | $\overline{F_2}$ | $\overline{F_3}$ | $C_n$            | $C_{n+4}$            | $\overline{P}$ | $\overline{G}$ |
| Active-high data (Table 2) | A0               | B0               | A1               | B1               | A2               | B2               | A3               | B3               | F0               | F1               | F2               | F3               | $\overline{C_n}$ | $\overline{C_{n+4}}$ | X              | Y              |

Subtraction is accomplished by 1's complement addition where the 1's complement of the subtrahend is generated internally. The resultant output is  $A - B - 1$ , which requires an end-around or forced carry to provide  $A - B$ .

**PRODUCTION DATA** information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1994, Texas Instruments Incorporated

# SN54AS181B, SN74AS181A ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

## description (continued)

The SN54AS181B and SN74AS181A also can be used as comparators. The  $A = B$  output is internally decoded from the function ( $F_0, F_1, F_2, F_3$ ) outputs so that when two words of equal magnitude are applied at the  $A$  and  $B$  inputs, the output assumes a high level to indicate equality ( $A = B$ ). The ALU must be in the subtract mode with  $C_n = H$  when performing this comparison. The  $A = B$  output is open collector so that it can be wire-AND connected to give a comparison for more than four bits.  $C_{n+4}$  also can be used to supply relative magnitude information. The ALU must be placed in the subtract mode by placing the function-select inputs  $S_3, S_2, S_1$ , and  $S_0$  at  $L, H, H$ , and  $L$ , respectively.

| INPUT<br>$C_n$ | OUTPUT<br>$C_{n+4}$ | ACTIVE-LOW DATA<br>(Figure 1) | ACTIVE-HIGH DATA<br>(Figure 2) |
|----------------|---------------------|-------------------------------|--------------------------------|
| H              | H                   | $A \geq B$                    | $A \leq B$                     |
| H              | L                   | $A < B$                       | $A > B$                        |
| L              | H                   | $A > B$                       | $A < B$                        |
| L              | L                   | $A \leq B$                    | $A \geq B$                     |

These circuits not only incorporate all of the designer's requirements for arithmetic operations, but also provide 16 possible functions of two Boolean variables without using external circuitry. These logic functions are selected by the four function-select inputs with  $M$  at a high level to disable the internal carry. The 16 logic functions are detailed in Tables 1 and 2 and include exclusive-OR, NAND, AND, NOR, and OR functions.

TYPICAL ADDITION TIME  
( $C_L = 15 \text{ pF}, R_L = 280 \Omega, T_A = 25^\circ\text{C}$ )

| NUMBER<br>OF BITS | ADDITION<br>TIME USING<br>'S181 AND<br>'S182 | PACKAGE COUNT |                                   | CARRY METHOD<br>BETWEEN ALUs |
|-------------------|----------------------------------------------|---------------|-----------------------------------|------------------------------|
|                   |                                              | ALUs          | LOOK-AHEAD<br>CARRY<br>GENERATORS |                              |
| 1 to 4            | 11 ns                                        | 1             |                                   | None                         |
| 5 to 8            | 18 ns                                        | 2             |                                   | Ripple                       |
| 9 to 16           | 19 ns                                        | 3 or 4        | 1                                 | Full look ahead              |
| 17 to 64          | 28 ns                                        | 5 to 16       | 2 to 5                            | Full look ahead              |

The SN54AS181B is characterized for operation over the full military temperature range of  $-55^\circ\text{C}$  to  $125^\circ\text{C}$ . The SN74AS181A is characterized for operation from  $0^\circ\text{C}$  to  $70^\circ\text{C}$ .

## application note

An application-specific problem has been identified in the SN54AS181B device. The  $F_0$ – $F_4$  outputs exhibit voltage transients when one or more  $B$ -data inputs transition from a high to a low state. The resultant voltage transients can have an amplitude of 2 V relative to  $V_{OL}$  with a width of 5 ns at an input threshold of 1.5 V. The transient pulse occurs coincidentally with the high-to-low transition of the  $B$ -data input(s) and appears to be caused by internal coupling.

In system operations in which this device is used, it is likely that transmission-line effects minimize this anomaly. Narrow width of the voltage transient makes the pulse transparent to most circuitry; however, in certain applications, the transients can cause system errors.

SN54AS181B, SN74AS181A  
ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

logic symbol†



† This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.  
Pin numbers shown are for the JT, JW, N, and NT packages.

# SN54AS181B, SN74AS181A ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

## logic diagram



Pin numbers shown are for the JT, JW, N, and NT packages.

## signal designations

In Figures 1 and 2, the polarity indicators ( $\triangle$ ) indicate that the associated input or output is active low with respect to the function shown inside the symbol. The symbols are the same in both figures. The signal designations in Figure 1 agree with the indicated internal functions based on active-low data and are for use with the logic functions and arithmetic operations shown in Table 1. The signal designations have been changed in Figure 2 to accommodate the logic functions and arithmetic operations for the active-high data given in Table 2. The SN54AS181B and SN74AS181A together with the 'S182 can be used with the signal designation of either Figure 1 or Figure 2.



**Figure 1**  
**(use with Table 1)**



**Figure 2**  
**(use with Table 2)**

# SN54AS181B, SN74AS181A ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

Table 1

| SELECTION |    |    |    | ACTIVE-LOW DATA             |                                  |                                     |
|-----------|----|----|----|-----------------------------|----------------------------------|-------------------------------------|
|           |    |    |    | M = H<br>LOGIC<br>FUNCTIONS | M = L; ARITHMETIC OPERATIONS     |                                     |
| S3        | S2 | S1 | S0 |                             | C <sub>n</sub> = L<br>(no carry) | C <sub>n</sub> = H<br>(with carry)  |
| L         | L  | L  | L  | F = $\bar{A}$               | F = A MINUS 1                    | F = A                               |
| L         | L  | L  | H  | F = $\bar{A}B$              | F = AB MINUS 1                   | F = AB                              |
| L         | L  | H  | L  | F = $\bar{A} + B$           | F = $\bar{A}\bar{B}$ MINUS 1     | F = $\bar{A}\bar{B}$                |
| L         | L  | H  | H  | F = 1                       | F = MINUS 1 (2's COMP)           | F = ZERO                            |
| L         | H  | L  | L  | F = $\bar{A} + B$           | F = A PLUS (A + $\bar{B}$ )      | F = A PLUS (A + $\bar{B}$ ) PLUS 1  |
| L         | H  | L  | H  | F = $\bar{B}$               | F = AB PLUS (A + $\bar{B}$ )     | F = AB PLUS (A + $\bar{B}$ ) PLUS 1 |
| L         | H  | H  | L  | F = $\bar{A} \oplus B$      | F = A MINUS B MINUS 1            | F = A MINUS B                       |
| L         | H  | H  | H  | F = $A + \bar{B}$           | F = A + $\bar{B}$                | F = (A + $\bar{B}$ ) PLUS 1         |
| H         | L  | L  | L  | F = $\bar{A}\bar{B}$        | F = A PLUS (A + B)               | F = A PLUS (A + B) PLUS 1           |
| H         | L  | L  | H  | F = $A \oplus B$            | F = A PLUS B                     | F = A PLUS B PLUS 1                 |
| H         | L  | H  | L  | F = B                       | F = $\bar{A}B$ PLUS (A + B)      | F = $\bar{A}B$ PLUS (A + B) PLUS 1  |
| H         | L  | H  | H  | F = A + B                   | F = (A + B)                      | F = (A + B) PLUS 1                  |
| H         | H  | L  | L  | F = 0                       | F = A PLUS A†                    | F = A PLUS A PLUS 1                 |
| H         | H  | L  | H  | F = $\bar{A}B$              | F = AB PLUS A                    | F = AB PLUS A PLUS 1                |
| H         | H  | H  | L  | F = AB                      | F = $\bar{A}B$ PLUS A            | F = $\bar{A}B$ PLUS A PLUS 1        |
| H         | H  | H  | H  | F = A                       | F = A PLUS 1                     | F = A PLUS 1                        |

† Each bit is shifted to the next more significant position.

Table 2

| SELECTION |    |    |    | ACTIVE-HIGH DATA            |                                   |                                          |
|-----------|----|----|----|-----------------------------|-----------------------------------|------------------------------------------|
|           |    |    |    | M = H<br>LOGIC<br>FUNCTIONS | M = L; ARITHMETIC OPERATIONS      |                                          |
| S3        | S2 | S1 | S0 |                             | C <sub>n</sub> = H<br>(no carry)  | C <sub>n</sub> = L<br>(with carry)       |
| L         | L  | L  | L  | F = $\bar{A}$               | F = A                             | F = A PLUS 1                             |
| L         | L  | L  | H  | F = $\bar{A} + B$           | F = A + B                         | F = (A + B) PLUS 1                       |
| L         | L  | H  | L  | F = $\bar{A}B$              | F = A + $\bar{B}$                 | F = (A + $\bar{B}$ ) PLUS 1              |
| L         | L  | H  | H  | F = 0                       | F = MINUS 1 (2's COMPL)           | F = ZERO                                 |
| L         | H  | L  | L  | F = $\bar{A}\bar{B}$        | F = A PLUS $\bar{A}\bar{B}$       | F = A PLUS $\bar{A}\bar{B}$ PLUS 1       |
| L         | H  | L  | H  | F = $\bar{B}$               | F = (A + B) PLUS $\bar{A}\bar{B}$ | F = (A + B) PLUS $\bar{A}\bar{B}$ PLUS 1 |
| L         | H  | H  | L  | F = $\bar{A} \oplus B$      | F = A MINUS B MINUS 1             | F = A MINUS B                            |
| L         | H  | H  | H  | F = $\bar{A}\bar{B}$        | F = $\bar{A}\bar{B}$ MINUS 1      | F = $\bar{A}\bar{B}$                     |
| H         | L  | L  | L  | F = $\bar{A} + B$           | F = A PLUS AB                     | F = A PLUS AB PLUS 1                     |
| H         | L  | L  | H  | F = $\bar{A} \oplus B$      | F = A PLUS B                      | F = A PLUS B PLUS 1                      |
| H         | L  | H  | L  | F = B                       | F = (A + B) PLUS AB               | F = (A + B) PLUS AB PLUS 1               |
| H         | L  | H  | H  | F = AB                      | F = AB MINUS 1                    | F = AB                                   |
| H         | H  | L  | L  | F = 1                       | F = A PLUS A†                     | F = A PLUS A PLUS 1                      |
| H         | H  | L  | H  | F = $A + \bar{B}$           | F = (A + B) PLUS A                | F = (A + B) PLUS A PLUS 1                |
| H         | H  | H  | L  | F = AB                      | F = (A + $\bar{B}$ ) PLUS A       | F = (A + $\bar{B}$ ) PLUS A PLUS 1       |
| H         | H  | H  | H  | F = A                       | F = A MINUS 1                     | F = A                                    |

† Each bit is shifted to the next more significant position.

# SN54AS181B, SN74AS181A ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **recommended operating conditions**

|                 |                                | SN54AS181B                             |     |     | SN74AS181A |     |     | UNIT |
|-----------------|--------------------------------|----------------------------------------|-----|-----|------------|-----|-----|------|
|                 |                                | MIN                                    | NOM | MAX | MIN        | NOM | MAX |      |
| V <sub>CC</sub> | Supply voltage                 | 4.5                                    | 5   | 5.5 | 4.5        | 5   | 5.5 | V    |
| V <sub>IH</sub> | High-level input voltage       | 2                                      |     |     | 2          |     |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |                                        |     | 0.8 |            |     | 0.8 | V    |
| V <sub>OH</sub> | High-level output voltage      | A = B output only                      |     | 5.5 |            |     | 5.5 | V    |
| I <sub>OH</sub> | High-level output current      | All outputs except A = B and $\bar{G}$ |     | -2  |            |     | -2  | mA   |
|                 |                                | $\bar{G}$                              |     | -3  |            |     | -3  |      |
| I <sub>OL</sub> | Low-level output current       | All outputs except $\bar{G}$           |     | 20  |            |     | 20  | mA   |
|                 |                                | $\bar{G}$                              |     | 48  |            |     | 48  |      |
| T <sub>A</sub>  | Operating free-air temperature | -55                                    | 125 |     | 0          | 70  | °C  |      |

# SN54AS181B, SN74AS181A

## ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER        | TEST CONDITIONS                                   | SN54AS181B                                                             |                          |      | SN74AS181A   |      |      | UNIT          |    |
|------------------|---------------------------------------------------|------------------------------------------------------------------------|--------------------------|------|--------------|------|------|---------------|----|
|                  |                                                   | MIN                                                                    | TYP†                     | MAX  | MIN          | TYP† | MAX  |               |    |
| $V_{IK}$         | $V_{CC} = 4.5 \text{ V}$ , $I_I = -18 \text{ mA}$ |                                                                        |                          | -1.2 |              |      | -1.2 | V             |    |
| $V_{OH}$         | Any output except $A = B$                         | $V_{CC} = 4.5 \text{ V}$ to $5.5 \text{ V}$ , $I_{OH} = -2 \text{ mA}$ | $V_{CC} - 2$             |      | $V_{CC} - 2$ |      |      | V             |    |
|                  | $\bar{G}$                                         | $V_{CC} = 4.5 \text{ V}$ , $I_{OH} = -3 \text{ mA}$                    | 2.4                      | 3.4  | 2.4          | 3.4  |      |               |    |
| $V_{OL}$         | Any output except $\bar{G}$                       | $V_{CC} = 4.5 \text{ V}$                                               | $I_{OL} = 20 \text{ mA}$ | 0.3  | 0.5          | 0.3  | 0.5  | V             |    |
|                  | $\bar{G}$                                         |                                                                        | $I_{OL} = 48 \text{ mA}$ | 0.4  | 0.5          | 0.4  | 0.5  |               |    |
| $I_{OH}$         | $A = B$                                           | $V_{CC} = 4.5 \text{ V}$ , $V_{OH} = 5.5 \text{ V}$                    |                          |      | 0.1          |      | 0.1  | mA            |    |
| $I_I$            | M                                                 | $V_{CC} = 5.5 \text{ V}$ , $V_I = 7 \text{ V}$                         |                          |      | 0.1          |      | 0.1  | mA            |    |
|                  | Any $\bar{A}$ or $\bar{B}$                        |                                                                        |                          |      | 0.3          |      | 0.3  |               |    |
|                  | Any S                                             |                                                                        |                          |      | 0.4          |      | 0.4  |               |    |
|                  | $C_n$                                             |                                                                        |                          |      | 0.6          |      | 0.6  |               |    |
| $I_{IH}$         | M                                                 | $V_{CC} = 5.5 \text{ V}$ , $V_I = 2.7 \text{ V}$                       |                          |      | 20           |      | 20   | $\mu\text{A}$ |    |
|                  | Any $\bar{A}$ or $\bar{B}$                        |                                                                        |                          |      | 60           |      | 60   |               |    |
|                  | Any S                                             |                                                                        |                          |      | 80           |      | 80   |               |    |
|                  | $C_n$                                             |                                                                        |                          |      | 120          |      | 120  |               |    |
| $I_{IL}$         | M                                                 | $V_{CC} = 5.5 \text{ V}$ , $V_I = 0.4 \text{ V}$                       |                          |      | -0.5         |      | -2   | mA            |    |
|                  | Any $\bar{A}$ or $\bar{B}$                        |                                                                        |                          |      | -1.5         |      | -6   |               |    |
|                  | Any S                                             |                                                                        |                          |      | -2           |      | -8   |               |    |
|                  | $C_n$                                             |                                                                        |                          |      | -3           |      | -12  |               |    |
| $I_{O^\ddagger}$ | All outputs except $A = B$ and $G$                | $V_{CC} = 5.5 \text{ V}$ , $V_O = 2.25 \text{ V}$                      | -30                      | -45  | -112         | -30  | -45  | -112          | mA |
|                  | $\bar{G}$                                         |                                                                        | -30                      |      | -125         | -30  |      | -125          |    |
| $I_{CC}$         | $V_{CC} = 5.5 \text{ V}$                          |                                                                        | 74                       | 117  |              | 135  | 200  | mA            |    |

† All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

‡ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current,  $I_{OS}$ .

SN54AS181B, SN74AS181A  
ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

**switching characteristics (see Figure 3)**

| PARAMETER | FROM<br>(INPUT)            | TO<br>(OUTPUT) | TEST CONDITIONS <sup>†</sup>                                  | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ ,<br>$C_L = 50 \text{ pF}$ ,<br>$R_L = 500 \Omega$ ,<br>$T_A = \text{MIN to MAX}^{\ddagger}$ |      | UNIT |      |
|-----------|----------------------------|----------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
|           |                            |                |                                                               | SN54AS181B                                                                                                                              |      |      |      |
|           |                            |                |                                                               | MIN                                                                                                                                     | MAX  |      |      |
| $t_{PLH}$ | $C_n$                      | $C_{n+4}$      |                                                               | 3                                                                                                                                       | 9    | 2    | 9    |
| $t_{PHL}$ |                            |                |                                                               | 2                                                                                                                                       | 7    | 2    | 9    |
| $t_{PLH}$ | Any $\bar{A}$ or $\bar{B}$ | $C_{n+4}$      | $M = 0, S_1 = S_2 = 0, S_0 = S_3 = 4.5 \text{ V}$ (SUM mode)  | 2                                                                                                                                       | 16   | 2    | 12   |
| $t_{PHL}$ |                            |                |                                                               | 2                                                                                                                                       | 14   | 2    | 12   |
| $t_{PLH}$ | Any $\bar{A}$ or $\bar{B}$ | $C_{n+4}$      | $M = 0, S_1 = S_3 = 0, S_1 = S_2 = 4.5 \text{ V}$ (DIFF mode) | 3                                                                                                                                       | 18   | 4    | 16   |
| $t_{PHL}$ |                            |                |                                                               | 3                                                                                                                                       | 14.5 | 2    | 16   |
| $t_{PLH}$ | $C_n$                      | Any $\bar{F}$  | $M = 0$ (SUM or DIFF mode)                                    | 3                                                                                                                                       | 10.5 | 3    | 9    |
| $t_{PHL}$ |                            |                |                                                               | 3                                                                                                                                       | 10   | 3    | 9    |
| $t_{PLH}$ | Any $\bar{A}$ or $\bar{B}$ | $\bar{G}$      | $M = 0, S_1 = S_2 = 0, S_0 = S_3 = 4.5 \text{ V}$ (SUM mode)  | 3                                                                                                                                       | 9.5  | 2    | 8    |
| $t_{PHL}$ |                            |                |                                                               | 2                                                                                                                                       | 7    | 2    | 7    |
| $t_{PLH}$ | Any $\bar{A}$ or $\bar{B}$ | $\bar{G}$      | $M = 0, S_1 = S_3 = 0, S_1 = S_2 = 4.5 \text{ V}$ (DIFF mode) | 3                                                                                                                                       | 12   | 2    | 9.5  |
| $t_{PHL}$ |                            |                |                                                               | 2                                                                                                                                       | 9    | 2    | 9    |
| $t_{PLH}$ | Any $\bar{A}$ or $\bar{B}$ | $\bar{P}$      | $M = 0, S_1 = S_2 = 0, S_0 = S_3 = 4.5 \text{ V}$ (SUM mode)  | 3                                                                                                                                       | 9.5  | 2    | 8    |
| $t_{PHL}$ |                            |                |                                                               | 2                                                                                                                                       | 7.5  | 2    | 8    |
| $t_{PLH}$ | Any $\bar{A}$ or $\bar{B}$ | $\bar{P}$      | $M = 0, S_1 = S_3 = 0, S_1 = S_2 = 4.5 \text{ V}$ (DIFF mode) | 3                                                                                                                                       | 12   | 2    | 10   |
| $t_{PHL}$ |                            |                |                                                               | 3                                                                                                                                       | 8.5  | 2    | 10   |
| $t_{PLH}$ | $\bar{A}_i$ or $\bar{B}_i$ | $\bar{F}_i$    | $M = 0, S_1 = S_2 = 0, S_0 = S_3 = 4.5 \text{ V}$ (SUM mode)  | 3                                                                                                                                       | 11   | 2    | 9.5  |
| $t_{PHL}$ |                            |                |                                                               | 3                                                                                                                                       | 9    | 2    | 8    |
| $t_{PLH}$ | $\bar{A}_i$ or $\bar{B}_i$ | $\bar{F}_i$    | $M = 0, S_1 = S_3 = 0, S_1 = S_2 = 4.5 \text{ V}$ (DIFF mode) | 3                                                                                                                                       | 13.5 | 2    | 10.5 |
| $t_{PHL}$ |                            |                |                                                               | 3                                                                                                                                       | 11   | 2    | 10   |
| $t_{PLH}$ | $\bar{A}_i$ or $\bar{B}_i$ | $\bar{F}_i$    | $M = 4.5 \text{ V}$ (LOGIC mode)                              | 3                                                                                                                                       | 16   | 2    | 11   |
| $t_{PHL}$ |                            |                |                                                               | 3                                                                                                                                       | 10   | 2    | 11   |
| $t_{PLH}$ | Any $\bar{A}$ or $\bar{B}$ | $A = B$        | $M = 0, S_1 = S_3 = 0, S_1 = S_2 = 4.5 \text{ V}$ (DIFF mode) | 2                                                                                                                                       | 19   | 4    | 21   |
| $t_{PHL}$ |                            |                |                                                               | 3                                                                                                                                       | 22   | 4    | 21   |

<sup>†</sup> Refer to the parameter measurement information tables for the SUM-, DIFF-, and LOGIC-mode test tables.

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

# SN54AS181B, SN74AS181A ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

## PARAMETER MEASUREMENT INFORMATION

SUM-MODE TEST TABLE  
(Function Inputs: S0 = S3 = 4.5 V, S1 = S2 = M = 0)

| PARAMETER | INPUT<br>UNDER<br>TEST | OTHER INPUT<br>SAME BIT |              | OTHER DATA INPUTS                 |                                        | OUTPUT<br>UNDER<br>TEST                | OUTPUT<br>WAVEFORM<br>(See Note 1) |
|-----------|------------------------|-------------------------|--------------|-----------------------------------|----------------------------------------|----------------------------------------|------------------------------------|
|           |                        | APPLY<br>4.5 V          | APPLY<br>GND | APPLY<br>4.5 V                    | APPLY<br>GND                           |                                        |                                    |
| tPLH      | $\bar{A}_i$            | $\bar{B}_i$             | None         | Remaining $\bar{A}$ and $\bar{B}$ | $C_n$                                  | $\bar{F}_i$                            | In phase                           |
| tPHL      |                        | $\bar{B}_i$             | $\bar{A}_i$  | None                              | Remaining $\bar{A}$ and $\bar{B}$      | $C_n$                                  | $\bar{F}_i$                        |
| tPLH      | $\bar{A}_i$            | $\bar{B}_i$             | None         | None                              | Remaining $\bar{A}$ and $\bar{B}, C_n$ | $\bar{P}$                              | In phase                           |
| tPHL      |                        | $\bar{B}_i$             | $\bar{A}_i$  | None                              | None                                   | Remaining $\bar{A}$ and $\bar{B}, C_n$ | $\bar{P}$                          |
| tPLH      | $\bar{A}_i$            | None                    | $\bar{B}_i$  | Remaining $\bar{B}$               | Remaining $\bar{A}, C_n$               | $\bar{G}$                              | In phase                           |
| tPHL      |                        | $\bar{B}_i$             | None         | $\bar{A}_i$                       | Remaining $\bar{B}$                    | Remaining $\bar{A}, C_n$               | $\bar{G}$                          |
| tPLH      | $C_n$                  | None                    | None         | All $\bar{A}$                     | All $\bar{B}$                          | Any $\bar{F}$ or $C_n + 4$             | In phase                           |
| tPHL      |                        | $\bar{A}_i$             | None         | $\bar{B}_i$                       | Remaining $\bar{B}$                    | Remaining $\bar{A}, C_n$               | $C_n + 4$                          |
| tPLH      | $\bar{B}_i$            | None                    | $\bar{A}_i$  | Remaining $\bar{B}$               | Remaining $\bar{A}, C_n$               | $C_n + 4$                              | Out of phase                       |
| tPHL      |                        | $\bar{A}_i$             | None         | $\bar{B}_i$                       | Remaining $\bar{B}$                    | Remaining $\bar{A}, C_n$               | $C_n + 4$                          |

PARAMETER MEASUREMENT INFORMATION

DIFF-MODE TEST TABLE  
(Function Inputs: S1 = S2 = 4.5 V, S0 = S3 = M = 0)

| PARAMETER | INPUT<br>UNDER<br>TEST | OTHER INPUT<br>SAME BIT |              | OTHER DATA INPUTS           |                                        | OUTPUT<br>UNDER<br>TEST | OUTPUT<br>WAVEFORM<br>(See Note 1) |
|-----------|------------------------|-------------------------|--------------|-----------------------------|----------------------------------------|-------------------------|------------------------------------|
|           |                        | APPLY<br>4.5 V          | APPLY<br>GND | APPLY<br>4.5 V              | APPLY<br>GND                           |                         |                                    |
| tPLH      | $\bar{A}_i$            | None                    | $\bar{B}_i$  | Remaining $\bar{A}$         | Remaining $\bar{B}, C_n$               | $\bar{F}_i$             | In phase                           |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $\bar{B}_i$            | $\bar{A}_i$             | None         | Remaining $\bar{A}$         | Remaining $\bar{B}, C_n$               | $\bar{F}_i$             | Out of phase                       |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $\bar{A}_i$            | None                    | $\bar{B}_i$  | None                        | Remaining $\bar{A}$ and $\bar{B}, C_n$ | $\bar{P}$               | In phase                           |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $\bar{B}_i$            | $\bar{A}_i$             | None         | None                        | Remaining $\bar{A}$ and $\bar{B}, C_n$ | $\bar{P}$               | Out of phase                       |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $\bar{A}_i$            | $\bar{B}_i$             | None         | None                        | Remaining $A$ and $\bar{B}, C_n$       | $\bar{G}$               | In phase                           |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $\bar{B}_i$            | $\bar{A}_i$             | None         | None                        | Remaining $A$ and $\bar{B}, C_n$       | $\bar{G}$               | Out of phase                       |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $\bar{A}_i$            | None                    | $\bar{B}_i$  | Remaining $\bar{A}$         | Remaining $\bar{B}, C_n$               | A = B                   | In phase                           |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $\bar{B}_i$            | $\bar{A}_i$             | None         | Remaining $\bar{A}$         | Remaining $\bar{B}, C_n$               | A = B                   | Out of phase                       |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $C_n$                  | None                    | None         | All $\bar{A}$ and $\bar{B}$ | None                                   | $C_n + 4$<br>or any F   | In phase                           |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $\bar{A}_i$            | $\bar{B}_i$             | None         | None                        | Remaining $\bar{A}, \bar{B}, C_n$      | $C_n + 4$               | Out of phase                       |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |
| tPLH      | $\bar{B}_i$            | None                    | $\bar{A}_i$  | None                        | Remaining $\bar{A}, \bar{B}, C_n$      | $C_n + 4$               | In phase                           |
| tPHL      |                        |                         |              |                             |                                        |                         |                                    |

LOGIC-MODE TEST TABLE  
(Function Inputs: S1 = S2 = M = 4.5 V, S0 = S3 = 0)

| PARAMETER | INPUT<br>UNDER<br>TEST | OTHER INPUT<br>SAME BIT |              | OTHER DATA INPUTS |                                        | OUTPUT<br>UNDER<br>TEST | OUTPUT<br>WAVEFORM<br>(See Note 1) |
|-----------|------------------------|-------------------------|--------------|-------------------|----------------------------------------|-------------------------|------------------------------------|
|           |                        | APPLY<br>4.5 V          | APPLY<br>GND | APPLY<br>GND      | APPLY<br>4.5 V                         |                         |                                    |
| tPLH      | $\bar{A}_i$            | $\bar{B}_i$             | None         | None              | Remaining $\bar{A}$ and $\bar{B}, C_n$ | $\bar{F}_i$             | Out of phase                       |
| tPHL      |                        |                         |              |                   |                                        |                         |                                    |
| tPLH      | $\bar{B}_i$            | $\bar{A}_i$             | None         | None              | Remaining $\bar{A}$ and $\bar{B}, C_n$ | $\bar{F}_i$             | Out of phase                       |
| tPHL      |                        |                         |              |                   |                                        |                         |                                    |

# SN54AS181B, SN74AS181A ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS

SDAS209B – DECEMBER 1982 – REVISED DECEMBER 1994

## PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



Figure 3. Load Circuits and Voltage Waveforms

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

**CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.**

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated