

# LPC2157/2158

# Single-chip 16-bit/32-bit microcontrollers; 512 kB flash, with 32 segment x 4 LCD driver

Rev. 02 — 9 February 2009

**Product data sheet** 

### 1. General description

The LPC2157/2158 is a multi-chip module consisting of a LPC2138/2148 single-chip microcontroller combined with a PCF8576D Universal LCD driver in a low-cost 100-pin package. The LCD driver provides 32 segments and supports from 1 to 4 backplanes. Display overhead is minimized by an on-chip display RAM with auto-increment addressing. Refer to the respective LPC2148 and LPC2138 user manual for details.

#### 2. Features

- 128-bit wide interface/accelerator enables high-speed 60 MHz operation.
  - ◆ 32 kB to 40 kB of on-chip static RAM and 512 kB of on-chip flash memory.
- USB 2.0 Full-speed compliant device controller with 2 kB of endpoint RAM.
  - ◆ An additional 8 kB of on-chip RAM accessible to USB by DMA (LPC2158 only).
- 32 segment × 4 backplane LCD controller supports from 1 to 4 backplanes.
- Single 10-bit DAC provides variable analog output.
- Low power Real-Time Clock (RTC) with independent power and 32 kHz clock input.
- Multiple serial interfaces including two UARTs (16C550), two Fast I<sup>2</sup>C-bus (400 kbit/s), SPI and SSP with buffering and variable data length capabilities.
- Single power supply chip with POR and BOD circuits:
  - $\bullet$  CPU operating voltage range of 3.0 V to 3.6 V (3.3 V  $\pm$  10 %) with 5 V tolerant I/O pads.
- 100-pin LQFP package with 38 microcontroller I/O pins minimum.
- Individual enable/disable of peripheral functions as well as peripheral clock scaling for additional power optimization.

### 3. Ordering information

Table 1. Ordering information

| Type number   | Package |                                                                                       |          |  |  |
|---------------|---------|---------------------------------------------------------------------------------------|----------|--|--|
|               | Name    | Description                                                                           | Version  |  |  |
| LPC2157FBD100 | LQFP100 | plastic low profile quad flat package; 100 leads; body $14 \times 14 \times 1.4$ mm   | SOT407-1 |  |  |
| LPC2158FBD100 | LQFP100 | plastic low profile quad flat package; 100 leads; body 14 $\times$ 14 $\times$ 1.4 mm | SOT407-1 |  |  |



### 4. Block diagram





(3) LPC2157 only.

Fig 2. Microcontroller section block diagram



### 5. Pinning information

#### 5.1 Pinning





### 5.2 Pin description

Table 2. Pin description LPC2157

| Symbol          | Pin                 | Туре | Description                                                                                                                                                                                                                                                                                                            |
|-----------------|---------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0[0] to P0[31] |                     | I/O  | <b>Port 0:</b> Port 0 is a 32-bit I/O port with individual direction controls for each bit. Total of 31 pins of the Port 0 can be used as a general purpose bidirectional digital I/Os while P0[31] is output only pin. The operation of port 0 pins depends upon the pin function selected via the pin connect block. |
|                 |                     |      | Pin P0[24] is not available.                                                                                                                                                                                                                                                                                           |
| P0[0]/TXD0/     | 7 <u>[1]</u>        | I/O  | P0[0] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| PWM1            |                     | 0    | TXD0 — Transmitter output for UART0.                                                                                                                                                                                                                                                                                   |
|                 |                     | 0    | PWM1 — Pulse Width Modulator output 1.                                                                                                                                                                                                                                                                                 |
| P0[1]/RXD0/     | 9 <u>[2]</u>        | I/O  | P0[1] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| PWM3/EINT0      |                     | I    | RXD0 — Receiver input for UART0.                                                                                                                                                                                                                                                                                       |
|                 |                     | 0    | PWM3 — Pulse Width Modulator output 3.                                                                                                                                                                                                                                                                                 |
|                 |                     | I    | EINT0 — External interrupt 0 input.                                                                                                                                                                                                                                                                                    |
| P0[2]/SCL0/     | D[2]/SCL0/ 10[3]    | I/O  | P0[2] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| CAP0[0]         |                     | I/O  | SCL0 — I <sup>2</sup> C0 clock input/output. Open-drain output (for I <sup>2</sup> C-bus compliance).                                                                                                                                                                                                                  |
|                 |                     | I    | CAP0[0] — Capture input for Timer 0, channel 0.                                                                                                                                                                                                                                                                        |
| P0[3]/SDA0/     | 14 <sup>[3]</sup>   | I/O  | P0[3] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| MAT0[0]/EINT1   |                     | I/O  | <b>SDA0</b> — I <sup>2</sup> C0 data input/output. Open-drain output (for I <sup>2</sup> C-bus compliance).                                                                                                                                                                                                            |
|                 |                     | 0    | MAT0[0] — Match output for Timer 0, channel 0.                                                                                                                                                                                                                                                                         |
|                 |                     | I    | EINT1 — External interrupt 1 input.                                                                                                                                                                                                                                                                                    |
| P0[4]/SCK0/     | 15 <mark>[4]</mark> | I/O  | P0[4] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| CAP0[1]/AD0[6]  |                     | I/O  | SCK0 — Serial clock for SPI0. SPI clock output from master or input to slave                                                                                                                                                                                                                                           |
|                 |                     | I    | CAP0[1] — Capture input for Timer 0, channel 1.                                                                                                                                                                                                                                                                        |
|                 |                     | I    | <b>AD0[6]</b> — ADC 0, input 6.                                                                                                                                                                                                                                                                                        |
| P0[5]/MISO0/    | 17 <del>[4]</del>   | I/O  | P0[5] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| MAT0[1]/AD0[7]  |                     | I/O  | MISO0 — Master In Slave Out for SPI0. Data input to SPI master or data<br>output from SPI slave.                                                                                                                                                                                                                       |
|                 |                     | 0    | MAT0[1] — Match output for Timer 0, channel 1.                                                                                                                                                                                                                                                                         |
|                 |                     | I    | <b>AD0[7]</b> — ADC 0, input 7.                                                                                                                                                                                                                                                                                        |

 Table 2.
 Pin description LPC2157 ...continued

| Symbol                                        | Pin                 | Type | Description                                                                                                                                |
|-----------------------------------------------|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------|
| P0[6]/MOSI0/                                  | 18 <del>[4]</del>   | I/O  | P0[6] — General purpose input/output digital pin (GPIO).                                                                                   |
| CAP0[2]/AD1[0]                                |                     | I/O  | MOSI0 — Master Out Slave In for SPI0. Data output from SPI master or data<br>input to SPI slave.                                           |
|                                               |                     | I    | CAP0[2] — Capture input for Timer 0, channel 2.                                                                                            |
|                                               |                     | I    | <b>AD1[0]</b> — ADC 1, input 0.                                                                                                            |
| P0[7]/SSEL0/                                  | 19 <mark>2</mark>   | I/O  | P0[7] — General purpose input/output digital pin (GPIO).                                                                                   |
| PWM2/EINT2                                    |                     | I    | SSEL0 — Slave Select for SPI0. Selects the SPI interface as a slave.                                                                       |
|                                               |                     | 0    | PWM2 — Pulse Width Modulator output 2.                                                                                                     |
|                                               |                     | I    | EINT2 — External interrupt 2 input.                                                                                                        |
| P0[8]/TXD1/                                   | 20[4]               | I/O  | P0[8] — General purpose input/output digital pin (GPIO).                                                                                   |
| PWM4/AD1[1]                                   |                     | 0    | TXD1 — Transmitter output for UART1.                                                                                                       |
|                                               |                     | 0    | PWM4 — Pulse Width Modulator output 4.                                                                                                     |
|                                               |                     | I    | AD1[1] — ADC 1, input 1.                                                                                                                   |
| P0[9]/RXD1/                                   | 21[2]               | I/O  | P0[9] — General purpose input/output digital pin (GPIO).                                                                                   |
| PWM6/EINT3                                    |                     | I    | RXD1 — Receiver input for UART1.                                                                                                           |
|                                               |                     | 0    | PWM6 — Pulse Width Modulator output 6.                                                                                                     |
|                                               |                     | I    | EINT3 — External interrupt 3 input.                                                                                                        |
| P0[10]/RTS1/ 22 <sup>[4]</sup> CAP1[0]/AD1[2] | 22[4]               | I/O  | P0[10] — General purpose input/output digital pin (GPIO).                                                                                  |
|                                               |                     | 0    | RTS1 — Request to Send output for UART1.                                                                                                   |
|                                               |                     | I    | CAP1[0] — Capture input for Timer 1, channel 0.                                                                                            |
|                                               |                     | I    | <b>AD1[2]</b> — ADC 1, input 2.                                                                                                            |
| P0[11]/CTS1/                                  | 23 <sup>[3]</sup>   | I/O  | P0[11] — General purpose input/output digital pin (GPIO).                                                                                  |
| CAP1[1]/SCL1                                  |                     | I    | CTS1 — Clear to Send input for UART1.                                                                                                      |
|                                               |                     | I    | CAP1[1] — Capture input for Timer 1, channel 1.                                                                                            |
|                                               |                     | I/O  | SCL1 — I <sup>2</sup> C1 clock input/output. Open-drain output (for I <sup>2</sup> C-bus compliance)                                       |
| P0[12]/DSR1/                                  | 24 <mark>[4]</mark> | I/O  | P0[12] — General purpose input/output digital pin (GPIO).                                                                                  |
| MAT1[0]/AD1[3]                                |                     | I    | <b>DSR1</b> — Data Set Ready input for UART1.                                                                                              |
|                                               |                     | 0    | MAT1[0] — Match output for Timer 1, channel 0.                                                                                             |
|                                               |                     | I    | AD1[3] — ADC 1 input 3.                                                                                                                    |
| P0[13]/DTR1/                                  | 25 <sup>[4]</sup>   | I/O  | P0[13] — General purpose input/output digital pin (GPIO).                                                                                  |
| MAT1[1]/AD1[4]                                |                     | 0    | DTR1 — Data Terminal Ready output for UART1.                                                                                               |
|                                               |                     | 0    | MAT1[1] — Match output for Timer 1, channel 1.                                                                                             |
|                                               |                     | I    | <b>AD1[4]</b> — ADC 1 input 4.                                                                                                             |
| P0[14]/DCD1/                                  | 26 <sup>[3]</sup>   | I/O  | P0[14] — General purpose input/output digital pin (GPIO).                                                                                  |
| EINT1/SDA1                                    |                     | I    | DCD1 — Data Carrier Detect input for UART1.                                                                                                |
|                                               |                     | I    | EINT1 — External interrupt 1 input.                                                                                                        |
|                                               |                     | I/O  | SDA1 — I <sup>2</sup> C1 data input/output. Open-drain output (for I <sup>2</sup> C-bus compliance).                                       |
|                                               |                     |      | <b>Note:</b> LOW on this pin while $\overline{\text{RESET}}$ is LOW forces on-chip bootloader to tak over control of the part after reset. |

 Table 2.
 Pin description LPC2157 ...continued

| Symbol          | Pin                 | Type | Description                                                                                         |                                     |
|-----------------|---------------------|------|-----------------------------------------------------------------------------------------------------|-------------------------------------|
| P0[15]/RI1/     | 28[4]               | I/O  | P0[15] — General purpose input/output digital pin (GPIO).                                           |                                     |
| EINT2/AD1[5]    |                     | I    | RI1 — Ring Indicator input for UART1.                                                               |                                     |
|                 |                     | I    | EINT2 — External interrupt 2 input.                                                                 |                                     |
|                 |                     | I    | <b>AD1[5]</b> — ADC 1, input 5.                                                                     |                                     |
| P0[16]/EINT0/   | 29 <mark>[2]</mark> | I/O  | P0[16] — General purpose input/output digital pin (GPIO).                                           |                                     |
| MAT0[2]/CAP0[2] |                     | 2]   | I                                                                                                   | EINT0 — External interrupt 0 input. |
|                 |                     | 0    | MAT0[2] — Match output for Timer 0, channel 2.                                                      |                                     |
|                 |                     | I    | CAP0[2] — Capture input for Timer 0, channel 2.                                                     |                                     |
| P0[17]/CAP1[2]/ | 30[1]               | I/O  | P0[17] — General purpose input/output digital pin (GPIO).                                           |                                     |
| SCK1/MAT1[2]    |                     | I    | CAP1[2] — Capture input for Timer 1, channel 2.                                                     |                                     |
|                 |                     | I/O  | SCK1 — Serial Clock for SSP. Clock output from master or input to slave.                            |                                     |
|                 |                     | 0    | MAT1[2] — Match output for Timer 1, channel 2.                                                      |                                     |
| P0[18]/CAP1[3]/ | 79 <mark>[1]</mark> | I/O  | P0[18] — General purpose input/output digital pin (GPIO).                                           |                                     |
| MISO1/MAT1[3]   |                     | I    | CAP1[3] — Capture input for Timer 1, channel 3.                                                     |                                     |
|                 |                     | I/O  | MISO1 — Master In Slave Out for SSP. Data input to SPI master or data output<br>from SSP slave.     |                                     |
|                 |                     | 0    | MAT1[3] — Match output for Timer 1, channel 3.                                                      |                                     |
| P0[19]/MAT1[2]/ | 80[1]               | I/O  | P0[19] — General purpose input/output digital pin (GPIO).                                           |                                     |
| MOSI1/CAP1[2]   |                     | 0    | MAT1[2] — Match output for Timer 1, channel 2.                                                      |                                     |
|                 |                     | I/O  | <b>MOSI1</b> — Master Out Slave In for SSP. Data output from SSP master or data input to SSP slave. |                                     |
|                 |                     | I    | CAP1[2] — Capture input for Timer 1, channel 2.                                                     |                                     |
| P0[20]/MAT1[3]/ | 81 <mark>2</mark>   | I/O  | P0[20] — General purpose input/output digital pin (GPIO).                                           |                                     |
| SSEL1/EINT3     |                     | 0    | MAT1[3] — Match output for Timer 1, channel 3.                                                      |                                     |
|                 |                     | I    | SSEL1 — Slave Select for SSP. Selects the SSP interface as a slave.                                 |                                     |
|                 |                     | I    | EINT3 — External interrupt 3 input.                                                                 |                                     |
| P0[21]/PWM5/    | 91 <mark>4</mark>   | I/O  | P0[21] — General purpose input/output digital pin (GPIO).                                           |                                     |
| AD1[6]/CAP1[3]  |                     | 0    | PWM5 — Pulse Width Modulator output 5.                                                              |                                     |
|                 |                     | I    | <b>AD1[6]</b> — ADC 1, input 6.                                                                     |                                     |
|                 |                     | I    | CAP1[3] — Capture input for Timer 1, channel 3.                                                     |                                     |
| P0[22]/AD1[7]/  | 92[4]               | I/O  | P0[22] — General purpose input/output digital pin (GPIO).                                           |                                     |
| CAP0[0]/        |                     |      | <b>AD1[7]</b> — ADC 1, input 7.                                                                     |                                     |
| MAT0[0]         |                     | I    | CAP0[0] — Capture input for Timer 0, channel 0.                                                     |                                     |
|                 |                     | 0    | MAT0[0] — Match output for Timer 0, channel 0.                                                      |                                     |
| P0[23]          | 84 <mark>[1]</mark> | I/O  | P0[23] — General purpose input/output digital pin (GPIO).                                           |                                     |
| P0[25]/AD0[4]/  | 97 <mark>[5]</mark> | I/O  | P0[25] — General purpose input/output digital pin (GPIO).                                           |                                     |
| AOUT            |                     | I    | <b>AD0[4]</b> — ADC 0, input 4.                                                                     |                                     |
|                 |                     | 0    | AOUT — DAC output.                                                                                  |                                     |
| P0[26]/AD0[5]   | 98[7]               | I/O  | P0[26] — General purpose input/output digital pin (GPIO).                                           |                                     |
|                 |                     | I    | AD0[5] — ADC 0, input 5. This analog input is always connected to its pin.                          |                                     |

 Table 2.
 Pin description LPC2157 ...continued

| Symbol          | Pin                 | Type | Description                                                                                                                                                                                                                                                               |
|-----------------|---------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0[27]/AD0[0]/  | 99 <u>[7]</u>       | I/O  | P0[27] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
| CAP0[1]/MAT0[1] |                     | I    | AD0[0] — ADC 0, input 0. This analog input is always connected to its pin.                                                                                                                                                                                                |
|                 |                     | I    | CAP0[1] — Capture input for Timer 0, channel 1.                                                                                                                                                                                                                           |
|                 |                     | 0    | MAT0[1] — Match output for Timer 0, channel 1.                                                                                                                                                                                                                            |
| P0[28]/AD0[1]/  | 1[4]                | I/O  | P0[28] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
| CAP0[2]/MAT0[2] |                     | I    | AD0[1] — ADC 0, input 1.                                                                                                                                                                                                                                                  |
|                 |                     | I    | CAP0[2] — Capture input for Timer 0, channel 2.                                                                                                                                                                                                                           |
|                 |                     | 0    | MAT0[2] — Match output for Timer 0, channel 2.                                                                                                                                                                                                                            |
| P0[29]/AD0[2]/  | 2[4]                | I/O  | P0[29] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
| CAP0[3]MAT0[3]  |                     | I    | <b>AD0[2]</b> — ADC 0, input 2.                                                                                                                                                                                                                                           |
|                 |                     | I    | CAP0[3] — Capture input for Timer 0, channel 3.                                                                                                                                                                                                                           |
|                 |                     | 0    | MAT0[3] — Match output for Timer 0, channel 3.                                                                                                                                                                                                                            |
| P0[30]/AD0[3]/  | 3[4]                | I/O  | P0[30] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
| EINT3/CAP0[0]   |                     | I    | <b>AD0[3]</b> — ADC 0, input 3.                                                                                                                                                                                                                                           |
|                 |                     | I    | EINT3 — External interrupt 3 input.                                                                                                                                                                                                                                       |
|                 |                     | I    | CAP0[0] — Capture input for Timer 0, channel 0.                                                                                                                                                                                                                           |
| P0[31]          | 5 <u>[6]</u>        | 0    | P0[31] — General purpose output only digital pin.                                                                                                                                                                                                                         |
| P1[0] to P1[31] |                     | I/O  | <b>Port 1:</b> Port 1 is a 32-bit bidirectional I/O port with individual direction controls for each bit. The operation of port 1 pins depends upon the pin function selected via the pin connect block. Pins 0 through 15 and 18 through 24 of port 1 are not available. |
| P1[16]          | 4 <u>[6]</u>        | I/O  | P1[16] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
| P1[17]          | 100[6]              | I/O  | P1[17] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
| P1[25]/EXTIN0   | 16 <mark>6</mark>   | I/O  | P1[25] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                     | I    | EXTIN0 — External Trigger Input. Standard I/O with internal pull-up.                                                                                                                                                                                                      |
| P1[26]/RTCK     | 12 <mark>6</mark> ] | I/O  | P1[26] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                     | I/O  | RTCK — Returned Test Clock output. Extra signal added to the JTAG port. Assists debugger synchronization when processor frequency varies. Bidirectional pin with internal pull-up.                                                                                        |
|                 |                     |      | <b>Note:</b> LOW on RTCK while $\overline{\text{RESET}}$ is LOW enables pins P1[31:26] to operate as Debug port after reset.                                                                                                                                              |
| P1[27]/TDO      | 90[6]               | I/O  | P1[27] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                     | 0    | TDO — Test Data out for JTAG interface.                                                                                                                                                                                                                                   |
| P1[28]/TDI      | 86 <mark>[6]</mark> | I/O  | P1[28] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                     | I    | TDI — Test Data in for JTAG interface.                                                                                                                                                                                                                                    |
| P1[29]/TCK      | 82 <mark>6</mark> ] | I/O  | P1[29] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                     | I    | <b>TCK</b> — Test Clock for JTAG interface. This clock must be slower than $^{1}/_{6}$ of the CPU clock (CCLK) for the JTAG interface to operate.                                                                                                                         |
| P1[30]/TMS      | 78 <u>[6]</u>       | I/O  | P1[30] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                     | I    | TMS — Test Mode Select for JTAG interface.                                                                                                                                                                                                                                |
| P1[31]/TRST     | 8 <u>[6]</u>        | I/O  | P1[31] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                     | Ī    | TRST — Test Reset for JTAG interface.                                                                                                                                                                                                                                     |

Table 2. Pin description LPC2157 ...continued

|                      | -                               |      |                                                                                                                                                                                                                        |
|----------------------|---------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol               | Pin                             | Туре | Description                                                                                                                                                                                                            |
| RESET                | 83[8]                           | I    | <b>External reset input:</b> A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. TTL with hysteresis, 5 V tolerant. |
| XTAL1                | 88 <mark>[9]</mark>             | 0    | Input from the oscillator amplifier.                                                                                                                                                                                   |
| XTAL2                | 87 <mark>[9]</mark>             | I    | Output to the oscillator circuit and internal clock generator circuits.                                                                                                                                                |
| RTCX1                | 93 <mark>[9]</mark>             | I    | Input to the RTC oscillator circuit.                                                                                                                                                                                   |
| RTCX2                | 94 <mark>[9]</mark>             | 0    | Output from the RTC oscillator circuit.                                                                                                                                                                                |
| V <sub>SS</sub>      | 6, 13, 32,<br>39, 40,<br>85, 95 | I    | Ground: 0 V reference.                                                                                                                                                                                                 |
| $V_{DD}$             | 11, 27, 33                      | I    | <b>3.3 V power supply:</b> This is the power supply voltage for the core and I/O ports.                                                                                                                                |
| $V_{DDA}$            | 96                              | I    | <b>Analog 3.3 V power supply:</b> This should be nominally the same voltage as $V_{DD}$ but should be isolated to minimize noise and error. This voltage is only used to power the on-chip ADC(s) and DAC.             |
| V <sub>DD(LCD)</sub> | 38                              | I    | 1.8 V to 5.5 V power supply: Power supply voltage for the PCF8576D.                                                                                                                                                    |
| $V_{LCD}$            | 41                              | I    | LCD power supply: LCD voltage.                                                                                                                                                                                         |
| VREF                 | 89                              | I    | <b>ADC reference voltage:</b> This should be nominally less than or equal to the $V_{DD}$ voltage but should be isolated to minimize noise and error. Level on this pin is used as a reference for ADC(s) and DAC.     |
| VBAT                 | 31                              | I    | <b>RTC power supply voltage:</b> 3.3 V on this pin supplies the power to the RTC.                                                                                                                                      |
| SDA_LCD              | 34                              | I/O  | <b>SDA LCD</b> — I <sup>2</sup> C-bus data signal for the LCD controller.                                                                                                                                              |
| SCL_LCD              | 35                              | I    | <b>SCL LCD</b> — I <sup>2</sup> C-bus clock signal for the LCD controller.                                                                                                                                             |
| SYNC                 | 36                              | I/O  | SYNC — cascade synchronization input/output                                                                                                                                                                            |
| CLK                  | 37                              | I/O  | CLK — external clock input/output                                                                                                                                                                                      |
| BP0 to BP3           | 42 to 45                        | 0    | BP0 to BP3: LCD backplane outputs.                                                                                                                                                                                     |
| S0 to S31            | 46 to 77                        | 0    | S0 to S31: LCD segment outputs.                                                                                                                                                                                        |
|                      |                                 |      |                                                                                                                                                                                                                        |

- [1] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control.
- [2] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control. If configured for an input function, this pad utilizes built-in glitch filter that blocks pulses shorter than 3 ns.
- [3] Open-drain 5 V tolerant digital I/O I<sup>2</sup>C-bus 400 kHz specification compatible pad. It requires external pull-up to provide an output functionality.
- [4] 5 V tolerant pad providing digital I/O (with TTL levels and hysteresis and 10 ns slew rate control) and analog input function. If configured for an input function, this pad utilizes built-in glitch filter that blocks pulses shorter than 3 ns. When configured as an ADC input, digital section of the pad is disabled.
- [5] 5 V tolerant pad providing digital I/O (with TTL levels and hysteresis and 10 ns slew rate control) and analog output function. When configured as the DAC output, digital section of the pad is disabled.
- [6] 5 V tolerant pad with built-in pull-up resistor providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control. The pull-up resistor's value typically ranges from  $60 \text{ k}\Omega$  to  $300 \text{ k}\Omega$ .
- [7] Pad is designed in accordance with the Universal Serial Bus (USB) specification, revision 2.0 (Full-speed and Low-speed mode only).
- [8] 5 V tolerant pad providing digital input (with TTL levels and hysteresis) function only.
- [9] Pad provides special analog functionality.

Table 3. Pin description LPC2158

| Symbol                           | Pin                 | Type | Description                                                                                                                                                                                                                                                                                                            |
|----------------------------------|---------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0[0] to P0[31]                  |                     | I/O  | <b>Port 0:</b> Port 0 is a 32-bit I/O port with individual direction controls for each bit. Total of 29 pins of the Port 0 can be used as a general purpose bidirectional digital I/Os while P0[31] is output only pin. The operation of port 0 pins depends upon the pin function selected via the pin connect block. |
|                                  |                     |      | Pins P0[24], P0[26] and P0[27] are not available.                                                                                                                                                                                                                                                                      |
| P0[0]/TXD0/                      | 7 <u>[1]</u>        | I/O  | P0[0] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| PWM1                             |                     | 0    | TXD0 — Transmitter output for UART0.                                                                                                                                                                                                                                                                                   |
|                                  |                     | 0    | PWM1 — Pulse Width Modulator output 1.                                                                                                                                                                                                                                                                                 |
| P0[1]/RXD0/                      | 9 <mark>[2]</mark>  | I/O  | P0[1] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| PWM3/EINT0                       |                     | I    | RXD0 — Receiver input for UART0.                                                                                                                                                                                                                                                                                       |
|                                  |                     | 0    | PWM3 — Pulse Width Modulator output 3.                                                                                                                                                                                                                                                                                 |
|                                  |                     | I    | EINT0 — External interrupt 0 input.                                                                                                                                                                                                                                                                                    |
| P0[2]/SCL0/                      | 10 <mark>[3]</mark> | I/O  | P0[2] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| CAP0[0]                          |                     | I/O  | SCL0 — I <sup>2</sup> C0 clock input/output. Open-drain output (for I <sup>2</sup> C-bus compliance).                                                                                                                                                                                                                  |
|                                  |                     | I    | CAP0[0] — Capture input for Timer 0, channel 0.                                                                                                                                                                                                                                                                        |
| P0[3]/SDA0/                      | 14 <mark>[3]</mark> | I/O  | P0[3] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| MAT0[0]/EINT1                    |                     | I/O  | <b>SDA0</b> — I <sup>2</sup> C0 data input/output. Open-drain output (for I <sup>2</sup> C-bus compliance).                                                                                                                                                                                                            |
|                                  |                     | 0    | MAT0[0] — Match output for Timer 0, channel 0.                                                                                                                                                                                                                                                                         |
|                                  |                     | I    | EINT1 — External interrupt 1 input.                                                                                                                                                                                                                                                                                    |
| P0[4]/SCK0/ 15<br>CAP0[1]/AD0[6] | 15 <del>[4]</del>   | I/O  | P0[4] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
|                                  |                     | I/O  | SCK0 — Serial clock for SPI0. SPI clock output from master or input to slave.                                                                                                                                                                                                                                          |
|                                  |                     | I    | CAP0[1] — Capture input for Timer 0, channel 1.                                                                                                                                                                                                                                                                        |
|                                  |                     | I    | <b>AD0[6]</b> — ADC 0, input 6.                                                                                                                                                                                                                                                                                        |
| P0[5]/MISO0/                     | 17 <u>[4]</u>       | I/O  | P0[5] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| MAT0[1]/AD0[7]                   |                     | I/O  | <b>MISO0</b> — Master In Slave Out for SPI0. Data input to SPI master or data output from SPI slave.                                                                                                                                                                                                                   |
|                                  |                     | О    | MAT0[1] — Match output for Timer 0, channel 1.                                                                                                                                                                                                                                                                         |
|                                  |                     | I    | <b>AD0[7]</b> — ADC 0, input 7.                                                                                                                                                                                                                                                                                        |
| P0[6]/MOSI0/                     | 18 <mark>[4]</mark> | I/O  | P0[6] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| CAP0[2]/AD1[0]                   |                     | I/O  | MOSI0 — Master Out Slave In for SPI0. Data output from SPI master or data<br>input to SPI slave.                                                                                                                                                                                                                       |
|                                  |                     | I    | CAP0[2] — Capture input for Timer 0, channel 2.                                                                                                                                                                                                                                                                        |
|                                  |                     | I    | <b>AD1[0]</b> — ADC 1, input 0.                                                                                                                                                                                                                                                                                        |
| P0[7]/SSEL0/                     | 19 <mark>[2]</mark> | I/O  | P0[7] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| PWM2/EINT2                       |                     | I    | SSEL0 — Slave Select for SPI0. Selects the SPI interface as a slave.                                                                                                                                                                                                                                                   |
|                                  |                     | 0    | PWM2 — Pulse Width Modulator output 2.                                                                                                                                                                                                                                                                                 |
|                                  |                     | I    | EINT2 — External interrupt 2 input.                                                                                                                                                                                                                                                                                    |
| P0[8]/TXD1/                      | 20[4]               | I/O  | P0[8] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                                                               |
| PWM4/AD1[1]                      |                     | 0    | TXD1 — Transmitter output for UART1.                                                                                                                                                                                                                                                                                   |
|                                  |                     | 0    | PWM4 — Pulse Width Modulator output 4.                                                                                                                                                                                                                                                                                 |
|                                  |                     | I    | <b>AD1[1]</b> — ADC 1, input 1.                                                                                                                                                                                                                                                                                        |

Table 3. Pin description LPC2158 ...continued

| Symbol          | Pin                 | Type | Description                                                                                                                                 |
|-----------------|---------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| P0[9]/RXD1/     | 21[2]               | I/O  | P0[9] — General purpose input/output digital pin (GPIO).                                                                                    |
| PWM6/EINT3      |                     | I    | RXD1 — Receiver input for UART1.                                                                                                            |
|                 |                     | 0    | PWM6 — Pulse Width Modulator output 6.                                                                                                      |
|                 |                     | I    | EINT3 — External interrupt 3 input.                                                                                                         |
| P0[10]/RTS1/    | 22[4]               | I/O  | P0[10] — General purpose input/output digital pin (GPIO).                                                                                   |
| CAP1[0]/AD1[2]  |                     | 0    | RTS1 — Request to Send output for UART1.                                                                                                    |
|                 |                     | I    | CAP1[0] — Capture input for Timer 1, channel 0.                                                                                             |
|                 |                     | I    | <b>AD1[2]</b> — ADC 1, input 2.                                                                                                             |
| P0[11]/CTS1/    | 23 <mark>[3]</mark> | I/O  | P0[11] — General purpose input/output digital pin (GPIO).                                                                                   |
| CAP1[1]/SCL1    |                     | I    | CTS1 — Clear to Send input for UART1.                                                                                                       |
|                 |                     | I    | CAP1[1] — Capture input for Timer 1, channel 1.                                                                                             |
|                 |                     | I/O  | SCL1 — I <sup>2</sup> C1 clock input/output. Open-drain output (for I <sup>2</sup> C-bus compliance)                                        |
| P0[12]/DSR1/    | 24 <mark>[4]</mark> | I/O  | P0[12] — General purpose input/output digital pin (GPIO).                                                                                   |
| MAT1[0]/AD1[3]  |                     | I    | <b>DSR1</b> — Data Set Ready input for UART1.                                                                                               |
|                 |                     | Ο    | MAT1[0] — Match output for Timer 1, channel 0.                                                                                              |
|                 |                     | I    | <b>AD1[3]</b> — ADC 1 input 3.                                                                                                              |
| P0[13]/DTR1/    | 25 <sup>[4]</sup>   | I/O  | P0[13] — General purpose input/output digital pin (GPIO).                                                                                   |
| MAT1[1]/AD1[4]  |                     | 0    | DTR1 — Data Terminal Ready output for UART1.                                                                                                |
|                 |                     | 0    | MAT1[1] — Match output for Timer 1, channel 1.                                                                                              |
|                 |                     | I    | AD1[4] — ADC 1 input 4.                                                                                                                     |
| P0[14]/DCD1/    | 26 <mark>[3]</mark> | I/O  | P0[14] — General purpose input/output digital pin (GPIO).                                                                                   |
| EINT1/SDA1      |                     | I    | <b>DCD1</b> — Data Carrier Detect input for UART1.                                                                                          |
|                 |                     | I    | EINT1 — External interrupt 1 input.                                                                                                         |
|                 |                     | I/O  | <b>SDA1</b> — I <sup>2</sup> C1 data input/output. Open-drain output (for I <sup>2</sup> C-bus compliance).                                 |
|                 |                     |      | <b>Note:</b> LOW on this pin while $\overline{\text{RESET}}$ is LOW forces on-chip bootloader to take over control of the part after reset. |
| P0[15]/RI1/     | 28 <mark>[4]</mark> | I/O  | P0[15] — General purpose input/output digital pin (GPIO).                                                                                   |
| EINT2/AD1[5]    |                     | I    | RI1 — Ring Indicator input for UART1.                                                                                                       |
|                 |                     | I    | EINT2 — External interrupt 2 input.                                                                                                         |
|                 |                     | I    | <b>AD1[5]</b> — ADC 1, input 5.                                                                                                             |
| P0[16]/EINT0/   | 29 <mark>[2]</mark> | I/O  | P0[16] — General purpose input/output digital pin (GPIO).                                                                                   |
| MAT0[2]/CAP0[2] |                     | I    | EINT0 — External interrupt 0 input.                                                                                                         |
|                 |                     | 0    | MAT0[2] — Match output for Timer 0, channel 2.                                                                                              |
|                 |                     | I    | CAP0[2] — Capture input for Timer 0, channel 2.                                                                                             |
| P0[17]/CAP1[2]/ | 30[1]               | I/O  | P0[17] — General purpose input/output digital pin (GPIO).                                                                                   |
| SCK1/MAT1[2]    |                     | I    | CAP1[2] — Capture input for Timer 1, channel 2.                                                                                             |
|                 |                     | I/O  | SCK1 — Serial Clock for SSP. Clock output from master or input to slave.                                                                    |
|                 |                     | 0    | MAT1[2] — Match output for Timer 1, channel 2.                                                                                              |

Table 3. Pin description LPC2158 ...continued

| -                                     | Pin                 | Type     | Description                                                                                         |
|---------------------------------------|---------------------|----------|-----------------------------------------------------------------------------------------------------|
| P0[18]/CAP1[3]/                       | 79 <mark>[1]</mark> | I/O      | P0[18] — General purpose input/output digital pin (GPIO).                                           |
| MISO1/MAT1[3]                         |                     |          | CAP1[3] — Capture input for Timer 1, channel 3.                                                     |
|                                       |                     | I/O      | <b>MISO1</b> — Master In Slave Out for SSP. Data input to SPI master or data output from SSP slave. |
|                                       |                     | 0        | MAT1[3] — Match output for Timer 1, channel 3.                                                      |
| P0[19]/MAT1[2]/                       | 80 <u>[1]</u>       | I/O      | P0[19] — General purpose input/output digital pin (GPIO).                                           |
| MOSI1/CAP1[2]                         |                     | 0        | MAT1[2] — Match output for Timer 1, channel 2.                                                      |
|                                       |                     | I/O      | <b>MOSI1</b> — Master Out Slave In for SSP. Data output from SSP master or data input to SSP slave. |
|                                       |                     | I        | CAP1[2] — Capture input for Timer 1, channel 2.                                                     |
| P0[20]/MAT1[3]/                       | 81 <mark>2</mark>   | I/O      | P0[20] — General purpose input/output digital pin (GPIO).                                           |
| SSEL1/EINT3                           |                     | 0        | MAT1[3] — Match output for Timer 1, channel 3.                                                      |
|                                       |                     | I        | <b>SSEL1</b> — Slave Select for SSP. Selects the SSP interface as a slave.                          |
|                                       |                     | I        | EINT3 — External interrupt 3 input.                                                                 |
| P0[21]/PWM5/                          | 91 <mark>4</mark>   | I/O      | P0[21] — General purpose input/output digital pin (GPIO).                                           |
| AD1[6]/CAP1[3]                        |                     | Ο        | <b>PWM5</b> — Pulse Width Modulator output 5.                                                       |
|                                       |                     | I        | <b>AD1[6]</b> — ADC 1, input 6.                                                                     |
|                                       |                     | I        | CAP1[3] — Capture input for Timer 1, channel 3.                                                     |
| P0[22]/AD1[7]/<br>CAP0[0]/<br>MAT0[0] | 92 <mark>[4]</mark> | I/O      | P0[22] — General purpose input/output digital pin (GPIO).                                           |
|                                       |                     |          | <b>AD1[7]</b> — ADC 1, input 7.                                                                     |
| Wir (i O[O]                           |                     | I        | CAP0[0] — Capture input for Timer 0, channel 0.                                                     |
|                                       |                     | 0        | MAT0[0] — Match output for Timer 0, channel 0.                                                      |
| P0[23]/V <sub>BUS</sub>               | 84 <mark>[1]</mark> | I/O      | P0[23] — General purpose input/output digital pin (GPIO).                                           |
|                                       |                     | I        | V <sub>BUS</sub> — Indicates the presence of USB bus power.                                         |
|                                       |                     |          | Note: This signal must be HIGH for USB reset to occur.                                              |
| P0[25]/AD0[4]/                        | 97 <u>[5]</u>       | I/O      | P0[25] — General purpose input/output digital pin (GPIO).                                           |
| AOUT                                  |                     | I        | <b>AD0[4]</b> — ADC 0, input 4.                                                                     |
|                                       |                     | 0        | AOUT — DAC output.                                                                                  |
| P0[28]/AD0[1]/                        | 1 <u>[4]</u>        | I/O      | P0[28] — General purpose input/output digital pin (GPIO).                                           |
| CAP0[2]/MAT0[2]                       |                     | I        | <b>AD0[1]</b> — ADC 0, input 1.                                                                     |
|                                       |                     | I        | CAP0[2] — Capture input for Timer 0, channel 2.                                                     |
|                                       |                     | 0        | MAT0[2] — Match output for Timer 0, channel 2.                                                      |
| P0[29]/AD0[2]/                        | 2[4]                | I/O      | P0[29] — General purpose input/output digital pin (GPIO).                                           |
| CAP0[3]/MAT0[3]                       |                     | 1        | <b>AD0[2]</b> — ADC 0, input 2.                                                                     |
|                                       |                     | 1        | CAP0[3] — Capture input for Timer 0, channel 3.                                                     |
|                                       |                     | 0        | MAT0[3] — Match output for Timer 0, channel 3.                                                      |
| P0[30]/AD0[3]/                        | 3[4]                | I/O      | P0[30] — General purpose input/output digital pin (GPIO).                                           |
| EINT3/CAP0[0]                         |                     | <u> </u> | <b>AD0[3]</b> — ADC 0, input 3.                                                                     |
|                                       |                     | I        | EINT3 — External interrupt 3 input.                                                                 |
|                                       |                     | 1        | CAP0[0] — Capture input for Timer 0, channel 0.                                                     |

Table 3. Pin description LPC2158 ...continued

| Symbol          | Pin                             | Type | Description                                                                                                                                                                                                                                                               |
|-----------------|---------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0[31]/UP_LED/  | 5 <u>[6]</u>                    | 0    | P0[31] — General purpose output only digital pin.                                                                                                                                                                                                                         |
| CONNECT         |                                 | 0    | UP_LED — USB GoodLink LED indicator. It is LOW when device is configured<br>(non-control endpoints enabled). It is HIGH when the device is not configured<br>or during global suspend.                                                                                    |
|                 |                                 | 0    | <b>CONNECT</b> — Signal used to switch an external 1.5 k $\Omega$ resistor under the software control. Used with the SoftConnect USB feature.                                                                                                                             |
|                 |                                 |      | <b>Important:</b> This is an digital output only pin. This pin MUST NOT be externally pulled LOW when $\overline{\text{RESET}}$ pin is LOW or the JTAG port will be disabled.                                                                                             |
| P1[0] to P1[31] |                                 | I/O  | <b>Port 1:</b> Port 1 is a 32-bit bidirectional I/O port with individual direction controls for each bit. The operation of port 1 pins depends upon the pin function selected via the pin connect block. Pins 0 through 15 and 18 through 24 of port 1 are not available. |
| P1[16]          | 4 <u>[6]</u>                    | I/O  | P1[16] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
| P1[17]          | 100[6]                          | I/O  | P1[17] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
| P1[25]/EXTIN0   | 16 <mark>6</mark>               | I/O  | P1[25] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                                 | I    | EXTIN0 — External Trigger Input. Standard I/O with internal pull-up.                                                                                                                                                                                                      |
| P1[26]/RTCK     | 12 <mark>6</mark>               | I/O  | P1[26] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                                 | I/O  | <b>RTCK</b> — Returned Test Clock output. Extra signal added to the JTAG port. Assists debugger synchronization when processor frequency varies. Bidirectional pin with internal pull-up.                                                                                 |
|                 |                                 |      | <b>Note:</b> LOW on RTCK while $\overline{\text{RESET}}$ is LOW enables pins P1[31:26] to operate as Debug port after reset.                                                                                                                                              |
| P1[27]/TDO      | 90 <mark>[6]</mark>             | I/O  | P1[27] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                                 | 0    | TDO — Test Data out for JTAG interface.                                                                                                                                                                                                                                   |
| P1[28]/TDI      | 86 <u>[6]</u>                   | I/O  | P1[28] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                                 | I    | TDI — Test Data in for JTAG interface.                                                                                                                                                                                                                                    |
| P1[29]/TCK      | 82 <mark>[6]</mark>             | I/O  | P1[29] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                                 | I    | <b>TCK</b> — Test Clock for JTAG interface. This clock must be slower than $^{1}\!/_{6}$ of the CPU clock (CCLK) for the JTAG interface to operate.                                                                                                                       |
| P1[30]/TMS      | 78 <u><sup>[6]</sup></u>        | I/O  | P1[30] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                                 | I    | <b>TMS</b> — Test Mode Select for JTAG interface.                                                                                                                                                                                                                         |
| P1[31]/TRST     | 8 <u>[6]</u>                    | I/O  | P1[31] — General purpose input/output digital pin (GPIO).                                                                                                                                                                                                                 |
|                 |                                 | I    | TRST — Test Reset for JTAG interface.                                                                                                                                                                                                                                     |
| D+              | 98[7]                           | I/O  | USB bidirectional D+ line.                                                                                                                                                                                                                                                |
| D-              | 99[7]                           | I/O  | USB bidirectional D- line.                                                                                                                                                                                                                                                |
| RESET           | 83[8]                           | I    | <b>External reset input:</b> A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. TTL with hysteresis, 5 V tolerant.                                                    |
| XTAL1           | 88 <mark>[9]</mark>             | 0    | Input from the oscillator amplifier.                                                                                                                                                                                                                                      |
| XTAL2           | 87 <mark>9</mark>               | I    | Output to the oscillator circuit and internal clock generator circuits.                                                                                                                                                                                                   |
| RTCX1           | 93 <mark>[9]</mark>             | 1    | Input to the RTC oscillator circuit.                                                                                                                                                                                                                                      |
| RTCX2           | 94 <mark>[9]</mark>             | 0    | Output from the RTC oscillator circuit.                                                                                                                                                                                                                                   |
| V <sub>SS</sub> | 6, 13, 32,<br>39, 40,<br>85, 95 | I    | Ground: 0 V reference.                                                                                                                                                                                                                                                    |

Table 3. Pin description LPC2158 ...continued

| Symbol               | Pin        | Туре | Description                                                                                                                                                                                                        |
|----------------------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{DD}$             | 11, 27, 33 | 1    | <b>3.3 V power supply:</b> This is the power supply voltage for the core and I/O ports.                                                                                                                            |
| $V_{DDA}$            | 96         | I    | <b>Analog 3.3 V power supply:</b> This should be nominally the same voltage as $V_{DD}$ but should be isolated to minimize noise and error. This voltage is only used to power the on-chip ADC(s) and DAC.         |
| V <sub>DD(LCD)</sub> | 38         | I    | 1.8 V to 5.5 V power supply: Power supply voltage for the PCF8576D.                                                                                                                                                |
| $V_{LCD}$            | 41         | I    | LCD power supply: LCD voltage.                                                                                                                                                                                     |
| VREF                 | 89         | I    | <b>ADC reference voltage:</b> This should be nominally less than or equal to the $V_{DD}$ voltage but should be isolated to minimize noise and error. Level on this pin is used as a reference for ADC(s) and DAC. |
| VBAT                 | 31         | I    | RTC power supply voltage: 3.3 V on this pin supplies the power to the RTC.                                                                                                                                         |
| SDA_LCD              | 34         | I/O  | <b>SDA LCD</b> — I <sup>2</sup> C-bus data signal for the LCD controller.                                                                                                                                          |
| SCL_LCD              | 35         | I    | <b>SCL LCD</b> — I <sup>2</sup> C-bus clock signal for the LCD controller.                                                                                                                                         |
| SYNC                 | 36         | I/O  | SYNC — cascade synchronization input/output                                                                                                                                                                        |
| CLK                  | 37         | I/O  | CLK — external clock input/output                                                                                                                                                                                  |
| BP0 to BP3           | 42 to 45   | 0    | BP0 to BP3: LCD backplane outputs.                                                                                                                                                                                 |
| S0 to S31            | 46 to 77   | 0    | S0 to S31: LCD segment outputs.                                                                                                                                                                                    |

- [1] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control.
- [2] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control. If configured for an input function, this pad utilizes built-in glitch filter that blocks pulses shorter than 3 ns.
- [3] Open-drain 5 V tolerant digital I/O I<sup>2</sup>C-bus 400 kHz specification compatible pad. It requires external pull-up to provide an output functionality.
- [4] 5 V tolerant pad providing digital I/O (with TTL levels and hysteresis and 10 ns slew rate control) and analog input function. If configured for an input function, this pad utilizes built-in glitch filter that blocks pulses shorter than 3 ns. When configured as an ADC input, digital section of the pad is disabled.
- [5] 5 V tolerant pad providing digital I/O (with TTL levels and hysteresis and 10 ns slew rate control) and analog output function. When configured as the DAC output, digital section of the pad is disabled.
- [6] 5 V tolerant pad with built-in pull-up resistor providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control. The pull-up resistor's value typically ranges from  $60 \text{ k}\Omega$  to  $300 \text{ k}\Omega$ .
- [7] Pad is designed in accordance with the Universal Serial Bus (USB) specification, revision 2.0 (Full-speed and Low-speed mode only).
- [8] 5 V tolerant pad providing digital input (with TTL levels and hysteresis) function only.
- [9] Pad provides special analog functionality.

### 6. Functional description

#### 6.1 Architectural overview

The ARM7TDMI-S is a general purpose 32-bit microprocessor, which offers high performance and very low power consumption. The ARM architecture is based on Reduced Instruction Set Computer (RISC) principles, and the instruction set and related decode mechanism are much simpler than those of microprogrammed Complex Instruction Set Computers (CISC). This simplicity results in a high instruction throughput and impressive real-time interrupt response from a small and cost-effective processor core.

Pipeline techniques are employed so that all parts of the processing and memory systems can operate continuously. Typically, while one instruction is being executed, its successor is being decoded, and a third instruction is being fetched from memory.

The ARM7TDMI-S processor also employs a unique architectural strategy known as Thumb, which makes it ideally suited to high-volume applications with memory restrictions, or applications where code density is an issue.

The key idea behind Thumb is that of a super-reduced instruction set. Essentially, the ARM7TDMI-S processor has two instruction sets:

- The standard 32-bit ARM set.
- A 16-bit Thumb set.

The Thumb set's 16-bit instruction length allows it to approach twice the density of standard ARM code while retaining most of the ARM's performance advantage over a traditional 16-bit processor using 16-bit registers. This is possible because Thumb code operates on the same 32-bit register set as ARM code.

Thumb code is able to provide up to 65 % of the code size of ARM, and 160 % of the performance of an equivalent ARM processor connected to a 16-bit memory system.

#### 6.2 On-chip flash program memory

The LPC2157/2158 incorporate a 512 kB flash memory system. This memory may be used for both code and data storage. Programming of the flash memory may be accomplished in several ways. It may be programmed In System via the serial port. The application program may also erase and/or program the flash while the application is running, allowing a great degree of flexibility for data storage field firmware upgrades, etc. Due to the architectural solution chosen for an on-chip bootloader, flash memory available for user's code on LPC2157/2158 is 500 kB respectively.

The LPC2157/2158 flash memory provides a minimum of 400000 erase/write cycles and 20 years of data-retention.

#### 6.3 On-chip static RAM

On-chip static RAM may be used for code and/or data storage. The SRAM may be accessed as 8-bit, 16-bit, and 32-bit. The LPC2157/2158 provide 32 kB and 40 kB of static RAM.

In case of LPC2158 only, an 8 kB SRAM block intended to be utilized mainly by the USB can also be used as a general purpose RAM for data storage and code storage and execution.

#### 6.4 Memory map

The LPC2157/2158 memory map incorporates several distinct regions, as shown in Figure 6.

In addition, the CPU interrupt vectors may be remapped to allow them to reside in either flash memory (the default) or on-chip static RAM. This is described in <a href="Section 6.19">Section 6.19</a> "System control".



#### 6.5 Interrupt controller

The Vectored Interrupt Controller (VIC) accepts all of the interrupt request inputs and categorizes them as Fast Interrupt Request (FIQ), vectored Interrupt Request (IRQ), and non-vectored IRQ as defined by programmable settings. The programmable assignment scheme means that priorities of interrupts from the various peripherals can be dynamically assigned and adjusted.

FIQ has the highest priority. If more than one request is assigned to FIQ, the VIC combines the requests to produce the FIQ signal to the ARM processor. The fastest possible FIQ latency is achieved when only one request is classified as FIQ, because then the FIQ service routine does not need to branch into the interrupt service routine but can run from the interrupt vector location. If more than one request is assigned to the FIQ class, the FIQ service routine will read a word from the VIC that identifies which FIQ source(s) is (are) requesting an interrupt.

Vectored IRQs have the middle priority. Sixteen of the interrupt requests can be assigned to this category. Any of the interrupt requests can be assigned to any of the 16 vectored IRQ slots, among which slot 0 has the highest priority and slot 15 has the lowest.

Non-vectored IRQs have the lowest priority.

The VIC combines the requests from all the vectored and non-vectored IRQs to produce the IRQ signal to the ARM processor. The IRQ service routine can start by reading a register from the VIC and jumping there. If any of the vectored IRQs are pending, the VIC provides the address of the highest-priority requesting IRQs service routine, otherwise it provides the address of a default routine that is shared by all the non-vectored IRQs. The default routine can read another VIC register to see what IRQs are active.

#### 6.5.1 Interrupt sources

Each peripheral device has one interrupt line connected to the Vectored Interrupt Controller, but may have several internal interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

#### 6.6 Pin connect block

The pin connect block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on chip peripherals. Peripherals should be connected to the appropriate pins prior to being activated, and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

The Pin Control Module with its pin select registers defines the functionality of the microcontroller in a given hardware environment.

After reset all pins of Port 0 and Port 1 are configured as input with the following exceptions: If debug is enabled, the JTAG pins will assume their JTAG functionality. The pins associated with the I<sup>2</sup>C0 and I<sup>2</sup>C1 interface are open drain.

#### 6.7 Fast general purpose parallel I/O

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of outputs simultaneously. The value of the output register may be read back, as well as the current state of the port pins.

LPC2157/2158 introduce accelerated GPIO functions over prior LPC2000 devices:

GPIO registers are relocated to the ARM local bus for the fastest possible I/O timing.

- Mask registers allow treating sets of port bits as a group, leaving other bits unchanged.
- All GPIO registers are byte addressable.
- Entire port value can be written in one instruction.

#### 6.7.1 Features

- Bit-level set and clear registers allow a single instruction set or clear of any number of bits in one port.
- · Direction control of individual bits.
- · Separate control of output set and clear.
- All I/O default to inputs after reset.

#### 6.8 10-bit ADC

The LPC2157/2158 contain two single 10-bit successive approximation ADCs. While ADC0 has eight channels (six channels for LPC2158), ADC1 has eight channels. Therefore, the total number of available ADC inputs for LPC2157 is 16 and for LPC2158 is 14.

#### 6.8.1 Features

- 10-bit successive approximation ADC.
- Measurement range of 0 V to VREF (2.0 V ≤ VREF ≤ V<sub>DDA</sub>).
- Each converter capable of performing more than 400000 10-bit samples per second.
- Every analog input has a dedicated result register to reduce interrupt overhead.
- Burst conversion mode for single or multiple inputs.
- Optional conversion on transition on input pin or timer match signal.
- Global Start command for both converters.

#### 6.9 10-bit DAC

The DAC enables the LPC2157/2158 to generate a variable analog output. The maximum DAC output voltage is the VREF voltage.

#### 6.9.1 Features

- 10-bit DAC.
- · Buffered output.
- Power-down mode available.
- Selectable speed versus power.

#### 6.10 USB 2.0 device controller (LPC2158 only)

The USB is a 4-wire serial bus that supports communication between a host and a number (127 max) of peripherals. The host controller allocates the USB bandwidth to attached devices through a token based protocol. The bus supports hot plugging, unplugging, and dynamic configuration of the devices. All transactions are initiated by the host controller.

The LPC2158 is equipped with a USB device controller that enables 12 Mbit/s data exchange with a USB host controller. It consists of a register interface, serial interface engine, endpoint buffer memory and DMA controller. The serial interface engine decodes the USB data stream and writes data to the appropriate end point buffer memory. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled.

A DMA controller can transfer data between an endpoint buffer and the USB RAM.

#### 6.10.1 Features

- Fully compliant with USB 2.0 Full-speed specification.
- Supports 32 physical (16 logical) endpoints.
- Supports control, bulk, interrupt and isochronous endpoints.
- Scalable realization of endpoints at run time.
- Endpoint maximum packet size selection (up to USB maximum specification) by software at run time.
- RAM message buffer size based on endpoint realization and maximum packet size.
- Supports SoftConnect and GoodLink LED indicator. These two functions are sharing one pin.
- Supports bus-powered capability with low suspend current.
- Supports DMA transfer on all non-control endpoints.
- One duplex DMA channel serves all endpoints.
- Allows dynamic switching between CPU controlled and DMA modes.
- Double buffer implementation for bulk and isochronous endpoints.

#### **6.11 UARTs**

The LPC2157/2158 each contain two UARTs. In addition to standard transmit and receive data lines, the UART1 also provides a full modem control handshake interface.

Compared to previous LPC2000 microcontrollers, UARTs in LPC2157/2158 introduce a fractional baud rate generator for both UARTs, enabling these microcontrollers to achieve standard baud rates such as 115200 Bd with any crystal frequency above 2 MHz. In addition, auto-CTS/RTS flow-control functions are fully implemented in hardware.

#### 6.11.1 Features

- 16 B Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B and 14 B
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- Transmission FIFO control enables implementation of software (XON/XOFF) flow control on both UARTs.
- LPC2158 UART1 equipped with standard modem interface signals. This module also provides full support for hardware flow control (auto-CTS/RTS).

#### 6.12 I<sup>2</sup>C-bus serial I/O controller

The LPC2157/2158 each contain two I<sup>2</sup>C-bus controllers.

The I<sup>2</sup>C-bus is bidirectional, for inter-IC control using only two wires: a serial clock line (SCL), and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver or a transmitter with the capability to both receive and send information (such as memory)). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C-bus is a multi-master bus, it can be controlled by more than one bus master connected to it.

The  $I^2C$ -bus implemented in LPC2157/2158 supports bit rates up to 400 kbit/s (Fast  $I^2C$ -bus).

#### 6.12.1 Features

- Compliant with standard I<sup>2</sup>C-bus interface.
- Easy to configure as master, slave, or master/slave.
- Programmable clocks allow versatile rate control.
- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master).
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I<sup>2</sup>C-bus can be used for test and diagnostic purposes.

#### 6.13 SPI serial I/O controller

The LPC2157/2158 each contain one SPI controller. The SPI is a full duplex serial interface, designed to handle multiple masters and slaves connected to a given bus. Only a single master and a single slave can communicate on the interface during a given data transfer. During a data transfer the master always sends a byte of data to the slave, and the slave always sends a byte of data to the master.

#### 6.13.1 Features

- · Compliant with SPI specification.
- Synchronous, Serial, Full Duplex, Communication.
- · Combined SPI master and slave.
- Maximum data bit rate of one eighth of the input clock rate.

#### 6.14 SSP serial I/O controller

The LPC2157/2158 each contain one Serial Synchronous Port controller (SSP). The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. However, only a single master and a single

slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with data frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. Often only one of these data flows carries meaningful data.

#### 6.14.1 Features

- Compatible with Motorola's SPI, TI's 4-wire SSI and National Semiconductor's Microwire buses.
- Synchronous serial communication.
- Master or slave operation.
- 8-frame FIFOs for both transmit and receive.
- Four bits to 16 bits per frame.

#### 6.15 General purpose timers/external event counters

The Timer/Counter is designed to count cycles of the peripheral clock (PCLK) or an externally supplied clock and optionally generate interrupts or perform other actions at specified timer values, based on four match registers. It also includes four capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt. Multiple pins can be selected to perform a single capture or match function, providing an application with 'or' and 'and', as well as 'broadcast' functions among them.

The LPC2157/2158 can count external events on one of the capture inputs if the minimum external pulse is equal or longer than a period of the PCLK. In this configuration, unused capture lines can be selected as regular timer capture inputs, or used as external interrupts.

#### 6.15.1 Features

- A 32-bit timer/counter with a programmable 32-bit prescaler.
- External event counter or timer operation.
- Four 32-bit capture channels per timer/counter that can take a snapshot of the timer value when an input signal transitions. A capture event may also optionally generate an interrupt.
- Four 32-bit match registers that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Four external outputs per timer/counter corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.

#### 6.16 Watchdog timer

The purpose of the watchdog is to reset the microcontroller within a reasonable amount of time if it enters an erroneous state. When enabled, the watchdog will generate a system reset if the user program fails to 'feed' (or reload) the watchdog within a predetermined amount of time.

#### **6.16.1** Features

- · Internally resets chip if not periodically reloaded.
- Debug mode.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect/Incomplete feed sequence causes reset/interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 32-bit timer with internal prescaler.
- Selectable time period from (T<sub>cy(PCLK)</sub> × 256 × 4) to (T<sub>cy(PCLK)</sub> × 2<sup>32</sup> × 4) in multiples of T<sub>cy(PCLK)</sub> × 4.

#### 6.17 Real-time clock

The RTC is designed to provide a set of counters to measure time when normal or idle operating mode is selected. The RTC has been designed to use little power, making it suitable for battery powered systems where the CPU is not running continuously (Idle mode).

#### 6.17.1 Features

- Measures the passage of time to maintain a calendar and clock.
- Ultra-low power design to support battery powered systems.
- Provides Seconds, Minutes, Hours, Day of Month, Month, Year, Day of Week, and Day of Year.
- Can use either the RTC dedicated 32 kHz oscillator input or clock derived from the external crystal/oscillator input at XTAL1. Programmable reference clock divider allows fine adjustment of the RTC.
- Dedicated power supply pin can be connected to a battery or the main 3.3 V.

#### 6.18 Pulse width modulator

The PWM is based on the standard timer block and inherits all of its features, although only the PWM function is pinned out on the LPC2157/2158. The timer is designed to count cycles of the peripheral clock (PCLK) and optionally generate interrupts or perform other actions when specified timer values occur, based on seven match registers. The PWM function is also based on match register events.

The ability to separately control rising and falling edge locations allows the PWM to be used for more applications. For instance, multi-phase motor control typically requires three non-overlapping PWM outputs with individual control of all three pulse widths and positions.

Two match registers can be used to provide a single edge controlled PWM output. One match register (MR0) controls the PWM cycle rate, by resetting the count upon match. The other match register controls the PWM edge position. Additional single edge controlled PWM outputs require only one match register each, since the repetition rate is the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a rising edge at the beginning of each PWM cycle, when an MR0 match occurs.

Three match registers can be used to provide a PWM output with both edges controlled. Again, the MR0 match register controls the PWM cycle rate. The other match registers control the two PWM edge positions. Additional double edge controlled PWM outputs require only two match registers each, since the repetition rate is the same for all PWM outputs.

With double edge controlled PWM outputs, specific match registers control the rising and falling edge of the output. This allows both positive going PWM pulses (when the rising edge occurs prior to the falling edge), and negative going PWM pulses (when the falling edge occurs prior to the rising edge).

#### 6.18.1 Features

- Seven match registers allow up to six single edge controlled or three double edge controlled PWM outputs, or a mix of both types.
- The match registers also allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Supports single edge controlled and/or double edge controlled PWM outputs. Single
  edge controlled PWM outputs all go HIGH at the beginning of each cycle unless the
  output is a constant LOW. Double edge controlled PWM outputs can have either edge
  occur at any position within a cycle. This allows for both positive going and negative
  going pulses.
- Pulse period and width can be any number of timer counts. This allows complete
  flexibility in the trade-off between resolution and repetition rate. All PWM outputs will
  occur at the same repetition rate.
- Double edge controlled PWM outputs can be programmed to be either positive going or negative going pulses.
- Match register updates are synchronized with pulse outputs to prevent generation of erroneous pulses. Software must 'release' new match values before they can become effective.
- May be used as a standard timer if the PWM mode is not enabled.
- A 32-bit Timer/Counter with a programmable 32-bit prescaler.

#### 6.19 System control

#### 6.19.1 Crystal oscillator

On-chip integrated oscillator operates with external crystal in range of 1 MHz to 25 MHz. The oscillator output frequency is called f<sub>osc</sub> and the ARM processor clock frequency is referred to as CCLK for purposes of rate equations, etc. f<sub>osc</sub> and CCLK are the same value unless the PLL is running and connected. Refer to Section 6.19.2 "PLL" for additional information.

#### 6.19.2 PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up into the range of 10 MHz to 60 MHz with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32 (in practice, the multiplier value cannot be higher than 6 on this family of microcontrollers due to the upper frequency limit of the CPU). The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8 or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to Lock, then connect to the PLL as a clock source. The PLL settling time is 100  $\mu s$ .

#### 6.19.3 Reset and wake-up timer

Reset has two sources on the LPC2157/2158: the RESET pin and watchdog reset. The RESET pin is a Schmitt trigger input pin with an additional glitch filter. Assertion of chip reset by any source starts the Wake-up Timer (see Wake-up Timer description below), causing the internal chip reset to remain asserted until the external reset is de-asserted, the oscillator is running, a fixed number of clocks have passed, and the on-chip flash controller has completed its initialization.

When the internal reset is removed, the processor begins executing at address 0, which is the reset vector. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

The Wake-up Timer ensures that the oscillator and other analog functions required for chip operation are fully functional before the processor is allowed to execute instructions. This is important at power on, all types of reset, and whenever any of the aforementioned functions are turned off for any reason. Since the oscillator and other functions are turned off during Power-down mode, any wake-up of the processor from Power-down mode makes use of the Wake-up Timer.

The Wake-up Timer monitors the crystal oscillator as the means of checking whether it is safe to begin code execution. When power is applied to the chip, or some event caused the chip to exit Power-down mode, some time is required for the oscillator to produce a signal of sufficient amplitude to drive the clock logic. The amount of time depends on many factors, including the rate of  $V_{DD}$  ramp (in the case of power on), the type of crystal and its electrical characteristics (if a quartz crystal is used), as well as any other external circuitry (e.g. capacitors), and the characteristics of the oscillator itself under the existing ambient conditions.

#### 6.19.4 Brownout detector

The LPC2157/2158 include 2-stage monitoring of the voltage on the  $V_{DD}$  pins. If this voltage falls below 2.9 V, the BOD asserts an interrupt signal to the VIC. This signal can be enabled for interrupt; if not, software can monitor the signal by reading dedicated register.

The second stage of low voltage detection asserts reset to inactivate the LPC2157/2158 when the voltage on the  $V_{DD}$  pins falls below 2.6 V. This reset prevents alteration of the flash as operation of the various elements of the chip would otherwise become unreliable due to low voltage. The BOD circuit maintains this reset down below 1 V, at which point the POR circuitry maintains the overall reset.

Both the 2.9 V and 2.6 V thresholds include some hysteresis. In normal operation, this hysteresis allows the 2.9 V detection to reliably interrupt, or a regularly-executed event loop to sense the condition.

#### 6.19.5 Code security

This feature of the LPC2157/2158 allow an application to control whether it can be debugged or protected from observation.

If after reset on-chip bootloader detects a valid checksum in flash and reads 0x8765 4321 from address 0x1FC in flash, debugging will be disabled and thus the code in flash will be protected from observation. Once debugging is disabled, it can be enabled only by performing a full chip erase using the ISP.

#### 6.19.6 External interrupt inputs

The LPC2157/2158 include up to nine edge or level sensitive external interrupt inputs as selectable pin functions. When the pins are combined, external events can be processed as four independent interrupt signals. The external interrupt inputs can optionally be used to wake-up the processor from Power-down mode.

Additionally capture input pins can also be used as external interrupts without the option to wake the device up from Power-down mode.

#### 6.19.7 Memory mapping control

The Memory Mapping Control alters the mapping of the interrupt vectors that appear beginning at address 0x0000 0000. Vectors may be mapped to the bottom of the on-chip flash memory, or to the on-chip static RAM. This allows code running in different memory spaces to have control of the interrupts.

#### 6.19.8 Power control

The LPC2157/2158 supports two reduced power modes: Idle mode and Power-down mode.

In Idle mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Idle mode and may generate interrupts to cause the processor to resume execution. Idle mode eliminates power used by the processor itself, memory systems and related controllers, and internal buses.

In Power-down mode, the oscillator is shut down and the chip receives no internal clocks. The processor state and registers, peripheral registers, and internal SRAM values are preserved throughout Power-down mode and the logic levels of chip output pins remain static. The Power-down mode can be terminated and normal operation resumed by either a reset or certain specific interrupts that are able to function without clocks. Since all dynamic operation of the chip is suspended, Power-down mode reduces chip power consumption to nearly zero.

Selecting an external 32 kHz clock instead of the PCLK as a clock-source for the on-chip RTC will enable the microcontroller to have the RTC active during Power-down mode. Power-down current is increased with RTC active. However, it is significantly lower than in Idle mode.

A Power Control for Peripherals feature allows individual peripherals to be turned off if they are not needed in the application, resulting in additional power savings during active and Idle mode.

#### 6.19.9 APB bus

The APB divider determines the relationship between the processor clock (CCLK) and the clock used by peripheral devices (PCLK). The APB divider serves two purposes. The first is to provide peripherals with the desired PCLK via APB bus so that they can operate at the speed chosen for the ARM processor. In order to achieve this, the APB bus may be slowed down to  $\frac{1}{2}$  to  $\frac{1}{4}$  of the processor clock rate. Because the APB bus must work properly at power-up (and its timing cannot be altered if it does not work since the APB divider control registers reside on the APB bus), the default condition at reset is for the APB bus to run at  $\frac{1}{4}$  of the processor clock rate. The second purpose of the APB divider is to allow power savings when an application does not require any peripherals to run at the full processor rate. Because the APB divider is connected to the PLL output, the PLL remains active (if it was running) during Idle mode.

#### 6.20 Emulation and debugging

The LPC2157/2158 supports emulation and debugging via a JTAG serial port. Debugging functions are multiplexed with GPIOs on Port 1. This means that all communication, timer and interface peripherals residing on Port 0 are available during the development and debugging phase as they are when the application is run in the embedded system itself.

#### 6.20.1 EmbeddedICE

Standard ARM EmbeddedICE logic provides on-chip debug support. The debugging of the target system requires a host computer running the debugger software and an EmbeddedICE protocol convertor. EmbeddedICE protocol convertor converts the remote debug protocol commands to the JTAG data needed to access the ARM core.

The ARM core has a Debug Communications Channel (DCC) function built-in. The DCC allows a program running on the target to communicate with the host debugger or another separate host without stopping the program flow or even entering the debug state. The DCC is accessed as a co-processor 14 by the program running on the ARM7TDMI-S core. The DCC allows the JTAG port to be used for sending and receiving data without affecting the normal program flow. The DCC data and control registers are mapped in to addresses in the EmbeddedICE logic.

The JTAG clock (TCK) must be slower than  $\frac{1}{6}$  of the CPU clock (CCLK) for the JTAG interface to operate.

#### 6.20.2 RealMonitor

RealMonitor is a configurable software module, developed by ARM Inc., which enables real-time debug. It is a lightweight debug monitor that runs in the background while users debug their foreground application. It communicates with the host using the DCC, which is present in the EmbeddedICE logic. The LPC2157/2158 contain a specific configuration of RealMonitor software programmed into the on-chip flash memory.

#### 6.21 LCD driver

#### 6.21.1 General description

The LCD segment driver in the LPC2157/2158 can interface to most LCDs using low multiplex rates. It generates the drive signals for static or multiplexed LCDs containing up to four backplanes and up to 32 segments. The LCD controller communicates to a host using the I<sup>2</sup>C-bus. The I<sup>2</sup>C-bus clock and data signals for both the microcontroller and the LCD driver are available on the LPC2157/2158 providing system flexibility. Communication overhead to manage the display is minimized by an on-chip display RAM with auto-increment addressing, hardware subaddressing, and display memory switching (static and duplex drive modes). Please refer to PCF8576D data sheet for electrical data.

### 6.21.2 Functional description

The LCD controller is a versatile peripheral device designed to interface microcontrollers to a wide variety of LCDs. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 32 segments. The display configurations possible with the LCD controller depend on the number of active backplane outputs required. A selection of display configurations is shown in <a href="Table 4">Table 4</a>. All of these configurations can be implemented in a typical system.

The microcontroller communicates to the LCD controller using the  $I^2C$ -bus. The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are to the power supplies  $(V_{DD(LCD)}, V_{SS}$  and  $V_{LCD})$  and the LCD panel chosen for the application.

| Table 4. Selection of display of | configurations |
|----------------------------------|----------------|
|----------------------------------|----------------|

| Number of  |          | 7-segments | s numeric            | 14-segments | 14-segments alphanumeric |     |  |
|------------|----------|------------|----------------------|-------------|--------------------------|-----|--|
| Backplanes | Segments | Digits     | Indicator<br>symbols | Characters  | Indicator<br>symbols     |     |  |
| 4          | 128      | 16         | 16                   | 8           | 16                       | 128 |  |
| 3          | 96       | 12         | 12                   | 6           | 12                       | 96  |  |
| 2          | 64       | 8          | 8                    | 4           | 8                        | 64  |  |
| 1          | 32       | 4          | 4                    | 2           | 4                        | 32  |  |

#### 6.21.3 LCD bias voltages

LCD biasing voltages are obtained from an internal voltage divider consisting of three series resistors connected between  $V_{LCD}$  and  $V_{SS}$ . The LCD voltage can be temperature compensated externally via the supply to pin  $V_{LCD}$ . A voltage selector drives the multiplexing of the LCD based on programmable configurations.

#### 6.21.4 Oscillator

#### 6.21.4.1 Internal clock

An internal oscillator provides the clock signals for the internal logic of the LCD controller and its LCD drive signals. After power-up, pin SDA must be HIGH to guarantee that the clock starts.

#### **6.21.5** Timing

The LCD controller timing controls the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. The timing also generates the LCD frame signal whose frequency is derived from the clock frequency. The frame signal frequency is a fixed division of the clock frequency from either the internal or an external clock.

Frame frequency =  $f_{osc(ctrl)LCD}/24$ .

#### 6.21.6 Display register

A display latch holds the display data while the corresponding multiplex signals are generated. There is a one-to-one relationship between the data in the display latch, the LCD segment outputs, and each column of the display RAM.

#### 6.21.7 Segment outputs

The LCD drive section includes 32 segment outputs S0 to S31. The segment output signals are generated according to the multiplexed backplane signals and the display latch data. When less than 32 segment outputs are required, the unused segment outputs should be left open-circuit.

#### 6.21.8 Backplane outputs

The LCD drive section has four backplane outputs BP0 to BP3. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required, the unused outputs can be left open-circuit. In the 1:3 multiplex drive mode, BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities. In the 1:2 multiplex drive mode, BP0 and BP2, BP1 and BP3 respectively carry the same signals and may also be paired to increase the drive capabilities. In the static drive mode the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements.

#### 6.21.9 Display RAM

The display RAM is a static  $32 \times 4$ -bit RAM which stores LCD data. There is a one-to-one correspondence between the RAM addresses and the segment outputs, and between the individual bits of a RAM word and the backplane outputs. The first RAM column corresponds to the 32 segments for backplane 0 (BP0). In multiplexed LCD applications the segment data of the second, third and fourth column of the display RAM are time-multiplexed with BP1, BP2 and BP3 respectively.

#### 6.21.10 Data pointer

The Display RAM is addressed using the data pointer. Either a single byte or a series of display bytes may be loaded into any location of the display RAM.

#### 6.21.11 Output bank selector

The LCD controller includes a RAM bank switching feature in the static and 1:2 drive modes. In the static drive mode, the BANK SELECT command may request the contents of bit 2 to be selected for display instead of the contents of bit 0. In 1:2 mode, the contents of bits 2 and 3 may be selected instead of bits 0 and 1. This allows display information to be prepared in an alternative bank and then selected for display when it is assembled.

#### 6.21.12 Input bank selector

The input bank selector loads display data into the display RAM based on the selected LCD drive configuration. The BANK SELECT command can be used to load display data in bit 2 in static drive mode or in bits 2 and 3 in 1:2 mode. The input bank selector functions are independent of the output bank selector.

#### 6.21.13 Blinker

The LCD controller has a very versatile display blinking capability. The whole display can blink at a frequency selected by the BLINK command. Each blink frequency is a multiple integer value of the clock frequency; the ratio between the clock frequency and blink frequency depends on the blink mode selected, as shown in Table 5.

An additional feature allows an arbitrary selection of LCD segments to be blinked in the static and 1:2 drive modes. This is implemented without any communication overheads by the output bank selector which alternates the displayed data between the data in the display RAM bank and the data in an alternative RAM bank at the blink frequency. This mode can also be implemented by the BLINK command.

The entire display can be blinked at a frequency other than the nominal blink frequency by sequentially resetting and setting the display enable bit E at the required rate using the MODE SET command.

Table 5. Blinking frequencies

| Blink mode | Normal operating mode ratio     | Normal blink frequency |
|------------|---------------------------------|------------------------|
| Off        | -                               | blinking off           |
| 2 Hz       | f <sub>osc(ctrl)LCD</sub> /768  | 2 Hz                   |
| 1 Hz       | f <sub>osc(ctrl)LCD</sub> /1536 | 1 Hz                   |
| 0.5 Hz     | f <sub>osc(ctrl)LCD</sub> /3072 | 0.5 Hz                 |

Blink modes 0.5 Hz, 1 Hz and 2 Hz, and nominal blink frequencies 0.5 Hz, 1 Hz and 2 Hz correspond to an oscillator frequency ( $f_{osc(ctrl)LCD}$ ) of 1536 Hz at pin CLK. The oscillator frequency range is 397 Hz to 3046 Hz.

#### 6.21.13.1 I<sup>2</sup>C-bus controller

The LCD controller acts as an  $I^2$ C-bus slave receiver. In the LPC2157/2158 the hardware subaddress inputs A0, A1 and A2 are tied to  $V_{SS}$  setting the hardware subaddress = 0.

#### 6.21.14 Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

NXP Semiconductors LPC2157/2158

### Single-chip 16-bit/32-bit microcontrollers

#### 6.21.15 I<sup>2</sup>C-bus slave addresses

The  $I^2C$ -bus slave address is 0111 0000. The LCD controller is a write-only device and will not respond to a read access.

### 7. Limiting values

Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Parameter                               | Conditions                                                                                                                               | Min                                                                                                                                                                                                                                                                                                                                                                                                     | Max                                                                                                                                                                                                                                                                                                                                                                                   | Unit                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| aumphy valtage (core and external rail) |                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                    |
| supply voltage (core and external rail) |                                                                                                                                          | -0.5                                                                                                                                                                                                                                                                                                                                                                                                    | +3.6                                                                                                                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                  |
| analog 3.3 V pad supply voltage         |                                                                                                                                          | -0.5                                                                                                                                                                                                                                                                                                                                                                                                    | +4.6                                                                                                                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                  |
| input voltage on pin VBAT               | for the RTC                                                                                                                              | -0.5                                                                                                                                                                                                                                                                                                                                                                                                    | +4.6                                                                                                                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                  |
| input voltage on pin VREF               |                                                                                                                                          | -0.5                                                                                                                                                                                                                                                                                                                                                                                                    | +4.6                                                                                                                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                  |
| analog input voltage                    | on ADC related pins                                                                                                                      | -0.5                                                                                                                                                                                                                                                                                                                                                                                                    | +5.1                                                                                                                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                  |
| input voltage                           | 5 V tolerant I/O<br>pins; only valid<br>when the V <sub>DD</sub><br>supply voltage is<br>present                                         | [2] -0.5                                                                                                                                                                                                                                                                                                                                                                                                | +6.0                                                                                                                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                         | other I/O pins                                                                                                                           | [2][3] -0.5                                                                                                                                                                                                                                                                                                                                                                                             | $V_{DD} + 0.5$                                                                                                                                                                                                                                                                                                                                                                        | V                                                                                                                                                                                                                                                                                                                                                                                                                  |
| supply current                          | per supply pin                                                                                                                           | [4] -                                                                                                                                                                                                                                                                                                                                                                                                   | 100                                                                                                                                                                                                                                                                                                                                                                                   | mA                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ground current                          | per ground pin                                                                                                                           | [4] _                                                                                                                                                                                                                                                                                                                                                                                                   | 100                                                                                                                                                                                                                                                                                                                                                                                   | mA                                                                                                                                                                                                                                                                                                                                                                                                                 |
| storage temperature                     |                                                                                                                                          | <u>[5]</u> –65                                                                                                                                                                                                                                                                                                                                                                                          | +150                                                                                                                                                                                                                                                                                                                                                                                  | °C                                                                                                                                                                                                                                                                                                                                                                                                                 |
| total power dissipation (per package)   | based on package<br>heat transfer, not<br>device power<br>consumption                                                                    | -                                                                                                                                                                                                                                                                                                                                                                                                       | 1.5                                                                                                                                                                                                                                                                                                                                                                                   | W                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                         | input voltage on pin VBAT input voltage on pin VREF analog input voltage input voltage supply current ground current storage temperature | input voltage on pin VBAT for the RTC  input voltage on pin VREF  analog input voltage on ADC related pins  input voltage 5 V tolerant I/O pins; only valid when the V <sub>DD</sub> supply voltage is present other I/O pins  supply current per supply pin ground current per ground pin  storage temperature  total power dissipation (per package) based on package heat transfer, not device power | input voltage on pin VBAT for the RTC -0.5  input voltage on pin VREF -0.5  analog input voltage on ADC related pins  input voltage 5 V tolerant I/O pins; only valid when the VDD supply voltage is present other I/O pins [2]3 -0.5  supply current per supply pin [4] -  ground current per ground pin [4] -  storage temperature based on package heat transfer, not device power | input voltage on pin VBAT for the RTC -0.5 +4.6  input voltage on pin VREF -0.5 +4.6  analog input voltage on ADC related pins  input voltage 5 V tolerant I/O pins; only valid when the VDD supply voltage is present  other I/O pins [2]3 -0.5 VDD + 0.5  supply current per supply pin [4] - 100  ground current per ground pin [4] - 100  storage temperature based on package heat transfer, not device power |

<sup>[1]</sup> The following applies to the Limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

<sup>[2]</sup> Including voltage on outputs in 3-state mode.

<sup>[3]</sup> Not to exceed 4.6 V.

<sup>[4]</sup> The peak current is limited to 25 times the corresponding maximum current.

<sup>[5]</sup> Dependent on package type.

### 8. Static characteristics

Table 7. Static characteristics

 $T_{amb} = -40 \,^{\circ}C$  to +85  $^{\circ}C$  for commercial applications, unless otherwise specified.

| Symbol             | Parameter                               | Conditions                                                 |              | Min            | Typ[1] | Max       | Unit |
|--------------------|-----------------------------------------|------------------------------------------------------------|--------------|----------------|--------|-----------|------|
| $V_{DD}$           | supply voltage                          |                                                            | [2]          | 3.0            | 3.3    | 3.6       | V    |
| $V_{DDA}$          | analog 3.3 V pad supply voltage         |                                                            |              | 3.0            | 3.3    | 3.6       | V    |
| $V_{i(VBAT)}$      | input voltage on pin<br>VBAT            |                                                            | [3]          | 2.0            | 3.3    | 3.6       | V    |
| $V_{i(VREF)}$      | input voltage on pin<br>VREF            |                                                            |              | 2.5            | 3.3    | $V_{DDA}$ | V    |
| Standard           | port pins, RESET, RTCK                  |                                                            |              |                |        |           |      |
| I <sub>IL</sub>    | LOW-level input current                 | V <sub>I</sub> = 0 V; no pull-up                           |              | -              | -      | 3         | μΑ   |
| I <sub>IH</sub>    | HIGH-level input current                | $V_I = V_{DD}$ ; no pull-down                              |              | -              | -      | 3         | μΑ   |
| l <sub>OZ</sub>    | OFF-state output current                | $V_O = 0 \text{ V}; V_O = V_{DD}; \text{ no}$ pull-up/down |              | -              | -      | 3         | μΑ   |
| I <sub>latch</sub> | I/O latch-up current                    | $-(0.5V_{DD}) < V_I < (1.5V_{DD});$<br>$T_j < 125 °C$      |              | -              | -      | 100       | mA   |
| VI                 | input voltage                           | pin configured to provide a digital function               | [4][5][6][7] | 0              | -      | 5.5       | V    |
| Vo                 | output voltage                          | output active                                              |              | 0              | -      | $V_{DD}$  | V    |
| $V_{IH}$           | HIGH-level input voltage                |                                                            |              | 2.0            | -      | -         | V    |
| $V_{IL}$           | LOW-level input voltage                 |                                                            |              | -              | -      | 0.8       | V    |
| V <sub>hys</sub>   | hysteresis voltage                      |                                                            |              | 0.4            | -      | -         | V    |
| V <sub>OH</sub>    | HIGH-level output voltage               | $I_{OH} = -4 \text{ mA}$                                   | [8]          | $V_{DD} - 0.4$ | -      | -         | V    |
| V <sub>OL</sub>    | LOW-level output voltage                | $I_{OL} = -4 \text{ mA}$                                   | [8]          | -              | -      | 0.4       | V    |
| I <sub>OH</sub>    | HIGH-level output current               | $V_{OH} = V_{DD} - 0.4 V$                                  | [8]          | -4             | -      | -         | mA   |
| I <sub>OL</sub>    | LOW-level output current                | $V_{OL} = 0.4 V$                                           | [8]          | 4              | -      | -         | mA   |
| I <sub>OHS</sub>   | HIGH-level short-circuit output current | $V_{OH} = 0 V$                                             | <u>[9]</u>   | -              | -      | -45       | mA   |
| I <sub>OLS</sub>   | LOW-level short-circuit output current  | $V_{OL} = V_{DDA}$                                         | <u>[9]</u>   | -              | -      | 50        | mA   |
| I <sub>pd</sub>    | pull-down current                       | V <sub>I</sub> = 5 V                                       | [10]         | 10             | 50     | 150       | μΑ   |
| I <sub>pu</sub>    | pull-up current                         | V <sub>I</sub> = 0 V                                       | [11]         | -15            | -50    | -85       | μΑ   |
|                    |                                         | $V_{DD} < V_I < 5 V$                                       | [10]         | 0              | 0      | 0         | μΑ   |

 Table 7.
 Static characteristics ...continued

 $T_{amb}$  = -40 °C to +85 °C for commercial applications, unless otherwise specified.

| Symbol                  | Parameter                                    | Conditions                                                                                                                                                                             | Mir           | n Typ <mark><sup>[1]</sup></mark> | Max         | Unit |
|-------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------------|-------------|------|
| I <sub>DD(act)</sub>    | active mode supply current                   | $V_{DD} = 3.3 \text{ V; } T_{amb} = 25 \text{ °C;}$ code while(1){}                                                                                                                    | -             | 15                                | 50          | mA   |
|                         |                                              | executed from flash, no active peripherals                                                                                                                                             |               |                                   |             |      |
|                         |                                              | CCLK = 10 MHz                                                                                                                                                                          |               |                                   |             |      |
|                         |                                              | CCLK = 60 MHz                                                                                                                                                                          | -             | 40                                | 70          | mA   |
|                         |                                              | V <sub>DD</sub> = 3.3 V; T <sub>amb</sub> = 25 °C;<br>code executed from flash; USB<br>enabled and active; all other<br>peripherals disabled<br>CCLK = 12 MHz                          | -             | 27                                | 70          | mA   |
|                         |                                              | CCLK = 60 MHz                                                                                                                                                                          | -             | 57                                | 90          | mA   |
| I <sub>DD(pd)</sub>     | Power-down mode                              | V <sub>DD</sub> = 3.3 V; T <sub>amb</sub> = 25 °C                                                                                                                                      | -             | 40                                | 100         | μΑ   |
| ų <i>,</i>              | supply current                               | V <sub>DD</sub> = 3.3 V; T <sub>amb</sub> = 85 °C                                                                                                                                      | -             | 250                               | 500         | μΑ   |
| I <sub>BATpd</sub>      | Power-down mode battery supply current       | RTC clock = 32 kHz<br>(from RTCX pins);<br>T <sub>amb</sub> = 25 °C                                                                                                                    | [12] -        | 15                                | 30          | μΑ   |
|                         |                                              | $V_{DD} = 3.0 \text{ V}; V_{i(VBAT)} = 2.5 \text{ V}$                                                                                                                                  |               |                                   |             |      |
| _                       |                                              | $V_{DD} = 3.0 \text{ V}; V_{i(VBAT)} = 3.0 \text{ V}$                                                                                                                                  | -             | 20                                | 40          | μA   |
| <sup>I</sup> BATact     | active mode battery supply current           | CCLK = 60 MHz; PCLK = 15 MHz; PCLK enabled to RTCK; RTC clock = 32 kHz (from RTCX pins); T <sub>amb</sub> = 25 °C                                                                      | [12] -        | 78                                | -           | μА   |
|                         |                                              | $V_{DD} = 3.0 \text{ V}; V_{i(VBAT)} = 3.0 \text{ V}$                                                                                                                                  |               |                                   |             |      |
| BATact(opt)             | optimized active mode battery supply current | PCLK disabled to RTCK in the PCONP register; RTC clock = 32 kHz (from RTCX pins); $T_{amb} = 25  ^{\circ}\text{C};  V_{\text{I(VBAT)}} = 3.3  \text{V}$ $\text{CCLK} = 25  \text{MHz}$ | [12][13] _    | 23                                | -           | μΑ   |
|                         |                                              | CCLK = 60 MHz                                                                                                                                                                          | -             | 30                                | -           | μΑ   |
| l <sup>2</sup> C-bus pi | ns                                           |                                                                                                                                                                                        |               |                                   |             |      |
| $V_{IH}$                | HIGH-level input voltage                     |                                                                                                                                                                                        | 0.7           | V <sub>DD</sub> -                 | -           | V    |
| V <sub>IL</sub>         | LOW-level input voltage                      |                                                                                                                                                                                        | -             | -                                 | $0.3V_{DD}$ | V    |
| $V_{hys}$               | hysteresis voltage                           |                                                                                                                                                                                        | -             | $0.5V_{DD}$                       | -           | V    |
| V <sub>OL</sub>         | LOW-level output voltage                     | $I_{OLS} = 3 \text{ mA}$                                                                                                                                                               | [8] -         | -                                 | 0.4         | V    |
| l <sub>LI</sub>         | input leakage current                        | $V_I = V_{DD}$                                                                                                                                                                         | <u>[14]</u> _ | 2                                 | 4           | μΑ   |
|                         |                                              | $V_I = 5 V$                                                                                                                                                                            | -             | 10                                | 22          | μΑ   |
| Oscillator              | pins                                         |                                                                                                                                                                                        |               |                                   |             |      |
| V <sub>i(XTAL1)</sub>   | input voltage on pin<br>XTAL1                |                                                                                                                                                                                        | 0             | -                                 | 1.8         | V    |

Table 7. Static characteristics ... continued

 $T_{amb}$  = -40 °C to +85 °C for commercial applications, unless otherwise specified.

| arrib                 |                                                                          |                                 |      |     |        |      |      |
|-----------------------|--------------------------------------------------------------------------|---------------------------------|------|-----|--------|------|------|
| Symbol                | Parameter                                                                | Conditions                      |      | Min | Typ[1] | Max  | Unit |
| $V_{o(XTAL2)}$        | output voltage on pin<br>XTAL2                                           |                                 |      | 0   | -      | 1.8  | V    |
| $V_{i(RTCX1)}$        | input voltage on pin<br>RTCX1                                            |                                 |      | 0   | -      | 1.8  | V    |
| V <sub>o(RTCX2)</sub> | output voltage on pin<br>RTCX2                                           |                                 |      | 0   | -      | 1.8  | V    |
| <b>USB</b> pins       |                                                                          |                                 |      |     |        |      |      |
| l <sub>OZ</sub>       | OFF-state output current                                                 | 0 V < V <sub>I</sub> < 3.3 V    |      | -   | -      | ±10  | μΑ   |
| $V_{BUS}$             | bus supply voltage                                                       |                                 |      | -   | -      | 5.25 | V    |
| $V_{DI}$              | differential input sensitivity voltage                                   | (D+) – (D–)                     |      | 0.2 | -      | -    | V    |
| $V_{CM}$              | differential common mode voltage range                                   | includes V <sub>DI</sub> range  |      | 8.0 | -      | 2.5  | V    |
| V <sub>th(rs)se</sub> | single-ended receiver<br>switching threshold<br>voltage                  |                                 |      | 0.8 | -      | 2.0  | V    |
| V <sub>OL</sub>       | LOW-level output voltage                                                 | $R_L$ of 1.5 $k\Omega$ to 3.6 V |      | -   | -      | 0.3  | V    |
| $V_{OH}$              | HIGH-level output voltage                                                | $R_L$ of 15 $k\Omega$ to GND    |      | 2.8 | -      | 3.6  | V    |
| C <sub>trans</sub>    | transceiver capacitance                                                  | pin to GND                      |      | -   | -      | 20   | pF   |
| $Z_{DRV}$             | driver output impedance<br>for driver which is not<br>high-speed capable | steady state drive              | [15] | 29  | -      | 44   | Ω    |
| $R_{pu}$              | pull-up resistance                                                       | SoftConnect = ON                |      | 1.1 | -      | 1.9  | kΩ   |

- [1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.
- [2] Core and external rail.
- [3] The RTC typically fails when  $V_{i(VBAT)}$  drops below 1.6 V.
- [4] Including voltage on outputs in 3-state mode.
- [5] V<sub>DD</sub> supply voltages must be present.
- [6] 3-state outputs go into 3-state mode when V<sub>DD</sub> is grounded.
- [7] Please also see the errata note mentioned in errata sheet.
- [8] Accounts for 100 mV voltage drop in all supply lines.
- [9] Allowed as long as the current limit does not exceed the maximum current allowed by the device.
- [10] Minimum condition for  $V_I$  = 4.5 V, maximum condition for  $V_I$  = 5.5 V.
- [11] Applies to P1[16] to P1[31].
- [12] On pin VBAT.
- [13] Optimized for low battery consumption.
- [14] To V<sub>SS</sub>.
- [15] Includes external resistors of 18  $\Omega$  ±1 % on D+ and D-.

Table 8. ADC static characteristics

 $V_{DDA}$  = 2.5 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C unless otherwise specified; ADC frequency 4.5 MHz.

| Symbol           | Parameter                           | Conditions                                       | Min          | Тур | Max       | Unit |
|------------------|-------------------------------------|--------------------------------------------------|--------------|-----|-----------|------|
| $V_{IA}$         | analog input voltage                |                                                  | 0            | -   | $V_{DDA}$ | V    |
| C <sub>ia</sub>  | analog input capacitance            |                                                  | -            | -   | 1         | pF   |
| E <sub>D</sub>   | differential linearity error        | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | [1][2]       | -   | ±1        | LSB  |
| $E_{L(adj)}$     | integral non-linearity              | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | <u>[3]</u> _ | -   | ±2        | LSB  |
| E <sub>O</sub>   | offset error                        | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | <u>[4]</u> _ | -   | ±3        | LSB  |
| $E_G$            | gain error                          | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | <u>[5]</u> _ | -   | ±0.5      | %    |
| E <sub>T</sub>   | absolute error                      | $V_{SSA} = 0 \text{ V}, V_{DDA} = 3.3 \text{ V}$ | <u>[6]</u> _ | -   | ±4        | LSB  |
| R <sub>vsi</sub> | voltage source interface resistance |                                                  | <u>[7]</u> - | -   | 40        | kΩ   |

- [1] The ADC is monotonic, there are no missing codes.
- [2] The differential linearity error  $(E_D)$  is the difference between the actual step width and the ideal step width. See Figure 7.
- [3] The integral non-linearity ( $E_{L(adj)}$ ) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 7.
- [4] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 7.
- [5] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 7.
- [6] The absolute error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 7.
- [7] See Figure 8.



- (4) Integral non-linearity  $(E_{L(adj)})$ .
- (5) Center of a step of the actual transfer curve.

**ADC** characteristics Fig 7.



### 9. Dynamic characteristics

Table 9. Dynamic characteristics of USB pins (full-speed)

 $C_L$  = 50 pF;  $R_{pu}$  = 1.5 k $\Omega$  on D+ to  $V_{DD}$ , unless otherwise specified.

|                    |                                                             | •                                       |            |       |     |       |      |
|--------------------|-------------------------------------------------------------|-----------------------------------------|------------|-------|-----|-------|------|
| Symbol             | Parameter                                                   | Conditions                              |            | Min   | Тур | Max   | Unit |
| $t_r$              | rise time                                                   | 10 % to 90 %                            |            | 4     | -   | 20    | ns   |
| t <sub>f</sub>     | fall time                                                   | 10 % to 90 %                            |            | 4     | -   | 20    | ns   |
| t <sub>FRFM</sub>  | differential rise and fall time matching                    | $(t_r/t_f)$                             |            | 90    | -   | 110   | %    |
| V <sub>CRS</sub>   | output signal crossover voltage                             |                                         |            | 1.3   | -   | 2.0   | V    |
| t <sub>FEOPT</sub> | source SE0 interval of EOP                                  | see Figure 10                           |            | 160   | -   | 175   | ns   |
| t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see Figure 10                           |            | -2    | -   | +5    | ns   |
| t <sub>JR1</sub>   | receiver jitter to next transition                          |                                         |            | -18.5 | -   | +18.5 | ns   |
| t <sub>JR2</sub>   | receiver jitter for paired transitions                      | 10 % to 90 %                            |            | -9    | -   | +9    | ns   |
| t <sub>EOPR1</sub> | EOP width at receiver                                       | must reject as<br>EOP; see<br>Figure 10 | <u>[1]</u> | 40    | -   | -     | ns   |
| t <sub>EOPR2</sub> | EOP width at receiver                                       | must accept as EOP; see Figure 10       | <u>[1]</u> | 82    | -   | -     | ns   |

<sup>[1]</sup> Characterized but not implemented as production test. Guaranteed by design.

Table 10. Dynamic characteristics

 $T_{amb} = -40 \,^{\circ}C$  to +85  $^{\circ}C$  for commercial applications,  $V_{DD}$  over specified ranges[1]

| Symbol                       | Parameter                        | Conditions                         | Min                       | Typ[2] | Max | Unit |
|------------------------------|----------------------------------|------------------------------------|---------------------------|--------|-----|------|
| External clock               |                                  |                                    |                           |        |     |      |
| f <sub>osc</sub>             | oscillator frequency             |                                    | 10                        | -      | 25  | MHz  |
| T <sub>cy(clk)</sub>         | clock cycle time                 |                                    | 40                        | -      | 100 | ns   |
| t <sub>CHCX</sub>            | clock HIGH time                  |                                    | $T_{cy(clk)} \times 0.4$  | -      | -   | ns   |
| t <sub>CLCX</sub>            | clock LOW time                   |                                    | $T_{cy(clk)} \times 0.4$  | -      | -   | ns   |
| t <sub>CLCH</sub>            | clock rise time                  |                                    | -                         | -      | 5   | ns   |
| t <sub>CHCL</sub>            | clock fall time                  |                                    | -                         | -      | 5   | ns   |
| Port pins (P0[2]             | ], P0[3], P0[11], and P0[14])    |                                    |                           |        |     |      |
| t <sub>r(o)</sub>            | output rise time                 |                                    | -                         | 10     | -   | ns   |
| t <sub>f(O)</sub>            | output fall time                 |                                    | -                         | 10     | -   | ns   |
| I <sup>2</sup> C-bus pins (P | 0[2], P0[3], P0[11], and P0[14]) |                                    |                           |        |     |      |
| t <sub>f(O)</sub>            | output fall time                 | $V_{\text{IH}}$ to $V_{\text{IL}}$ | $20 + 0.1 \times C_b$ [3] | -      | -   | ns   |

<sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified.

<sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

<sup>[3]</sup> Bus capacitance C<sub>b</sub> in pF, from 10 pF to 400 pF.

### 9.1 Timing





### 10. Application information

#### 10.1 Suggested USB interface solutions



LPC2157\_2158\_2 © NXP B.V. 2009. All rights reserved.



### 11. Package outline



Fig 13. Package outline SOT407-1 (LQFP100)

### 12. Abbreviations

Table 11. Abbreviations

| Acronym | Description                                 |
|---------|---------------------------------------------|
| ADC     | Analog-to-Digital Converter                 |
| AHB     | Advanced High-performance Bus               |
| AMBA    | Advanced Microcontroller Bus Architecture   |
| APB     | Advanced Peripheral Bus                     |
| BOD     | Brown-Out Detection                         |
| DAC     | Digital-to-Analog Converter                 |
| DCC     | Debug Communications Channel                |
| DMA     | Direct Memory Access                        |
| FIFO    | First In, First Out                         |
| GPIO    | General Purpose Input/Output                |
| I/O     | Input/Output                                |
| ISP     | In-System Programming                       |
| JTAG    | Joint Test Action Group                     |
| MCU     | Microcontroller Unit                        |
| PLL     | Phase-Locked Loop                           |
| POR     | Power-On Reset                              |
| PWM     | Pulse Width Modulator                       |
| RC      | Resistance-Capacitance                      |
| SPI     | Serial Peripheral Interface                 |
| SSI     | Synchronous Serial Interface                |
| SSP     | Synchronous Serial Port                     |
| TTL     | Transistor-Transistor Logic                 |
| UART    | Universal Asynchronous Receiver/Transmitter |
|         |                                             |

## 13. Revision history

#### Table 12. Revision history

| Document ID                                                           | Release date                                                          | Data sheet status                                         | Change notice           | Supersedes     |  |  |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------|-------------------------|----------------|--|--|
| LPC2157_2158_2                                                        | 20090209                                                              | Product data sheet                                        | -                       | LPC2157_2158_1 |  |  |
| Modifications:  • Section 2 "Features": removed RC oscillator feature |                                                                       |                                                           |                         |                |  |  |
|                                                                       | <ul> <li>Section 2 "F</li> </ul>                                      | Section 2 "Features": added CPU operating voltage feature |                         |                |  |  |
|                                                                       | Section 5.2 "Pin description": description pin 82 P1[29]/TCK modified |                                                           |                         |                |  |  |
|                                                                       | <ul> <li>Section 6.20</li> </ul>                                      | 0.1 "EmbeddedICE": added                                  | JTAG clock condition (I | ast paragraph) |  |  |
|                                                                       | <ul> <li>Table 7 "Sta</li> </ul>                                      | tic characteristics": V <sub>hys</sub> , 0.               | 4 V moved from Typ to N | Min column     |  |  |
|                                                                       | Table 7 "Static characteristics": added table note [7]                |                                                           |                         |                |  |  |
| LPC2157_2158_1                                                        | 20081015                                                              | Product data sheet                                        | -                       | -              |  |  |

### 14. Legal information

#### 14.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 14.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 14.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

GoodLink — is a trademark of ST-NXP Wireless.

**SoftConnect** — is a trademark of ST-NXP Wireless.

#### 15. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

### 16. Contents

| 1      | General description                            | . 1 | 6.19.7   | Memory mapping control               |    |
|--------|------------------------------------------------|-----|----------|--------------------------------------|----|
| 2      | Features                                       | . 1 | 6.19.8   | Power control                        | 25 |
| 3      | Ordering information                           | . 1 | 6.19.9   | APB bus                              |    |
| 4      | Block diagram                                  |     | 6.20     | Emulation and debugging              |    |
| -      |                                                |     | 6.20.1   | EmbeddedICE                          |    |
| 5      | Pinning information                            |     | 6.20.2   | RealMonitor                          |    |
| 5.1    | Pinning                                        |     | 6.21     | LCD driver                           |    |
| 5.2    | Pin description                                |     | 6.21.1   | General description                  |    |
| 6      | Functional description                         |     | 6.21.2   | Functional description               |    |
| 6.1    | Architectural overview                         | _   | 6.21.3   | LCD bias voltages                    |    |
| 6.2    | On-chip flash program memory                   |     | 6.21.4   | Oscillator                           |    |
| 6.3    | On-chip static RAM                             |     | 6.21.4.1 | Internal clock                       |    |
| 6.4    | Memory map                                     |     | 6.21.5   | Timing                               |    |
| 6.5    | Interrupt controller                           |     | 6.21.6   | Display register                     |    |
| 6.5.1  | Interrupt sources                              |     | 6.21.7   | Segment outputs                      |    |
| 6.6    | Pin connect block                              |     | 6.21.8   | Backplane outputs                    |    |
| 6.7    | Fast general purpose parallel I/O              |     | 6.21.9   | Display RAM                          |    |
| 6.7.1  | Features                                       |     | 6.21.10  | Data pointer                         |    |
| 6.8    | 10-bit ADC                                     |     | 6.21.11  | Output bank selector                 |    |
| 6.8.1  | Features                                       |     | 6.21.12  | Input bank selector                  |    |
| 6.9    | 10-bit DAC                                     |     | 6.21.13  | Blinker                              |    |
| 6.9.1  | Features                                       |     |          | I <sup>2</sup> C-bus controller      |    |
| 6.10   | USB 2.0 device controller (LPC2158 only)       |     | 6.21.14  | Input filters                        |    |
| 6.10.1 | Features                                       | -   | 6.21.15  | I <sup>2</sup> C-bus slave addresses |    |
| 6.11   | UARTs                                          |     | 7 L      | _imiting values                      | 31 |
| 6.11.1 | Features                                       |     | 8 9      | Static characteristics               | 32 |
| 6.12   | I <sup>2</sup> C-bus serial I/O controller     |     | 9 [      | Dynamic characteristics              | 38 |
| 6.12.1 | Features                                       |     | 9.1      | Timing                               |    |
| 6.13   | SPI serial I/O controller                      |     | 10       | Application information              |    |
| 6.13.1 | Features                                       |     | 10.1     | Suggested USB interface solutions    |    |
| 6.14   | SSP serial I/O controller                      |     | -        |                                      |    |
| 6.14.1 | Features                                       | 21  |          | Package outline                      |    |
| 6.15   | General purpose timers/external event counters | 21  |          | Abbreviations                        |    |
| 6.15.1 |                                                |     | 13 F     | Revision history                     | 43 |
| 6.16   | Features                                       |     | 14 L     | _egal information                    | 44 |
| 6.16.1 | Features                                       |     | 14.1     | Data sheet status                    | 44 |
| 6.17   | Real-time clock                                |     | 14.2     | Definitions                          |    |
| 6.17.1 | Features                                       |     | 14.3     | Disclaimers                          | 44 |
| 6.18   | Pulse width modulator                          |     | 14.4     | Trademarks                           | 44 |
| 6.18.1 | Features                                       |     | 15 (     | Contact information                  | 44 |
| 6.19   | System control                                 |     |          | Contents                             |    |
| 6.19.1 | Crystal oscillator                             |     |          | Joinoing                             | 73 |
| 6.19.2 | PLL                                            |     |          |                                      |    |
| 6.19.3 | Reset and wake-up timer                        |     |          |                                      |    |
| 6.19.4 | Brownout detector                              |     |          |                                      |    |
| 6.19.5 | Code security                                  |     |          |                                      |    |
| 6.19.6 | External interrupt inputs                      |     |          |                                      |    |
|        |                                                |     |          |                                      |    |



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

LPC2158FBD100-S