

# **CML Semiconductor Products**

**FX365** 

T-75-27-90

## μP Compatible CTCSS Encoder/Decoder

45E

2374376 0000093 3 **■**CMCR

Publication D/365/5 October 1991

CONSUMER MICROCIRCUITS

Provisional Issue

### Features/Applications

- CTCSS Encoder/Decoder
- Serial/Parallel μP Interface
- 38 Programmable Tones
- Separate Rx/Tx Audio Paths
- HP Filter for Rejection of CTCSS Tone and Prefiltering of Tx Audio
- Low Falsing with Noise Inputs
- Tx Phase Reversal Facility

- 'No Tone' Facility
- HF Filters on Inputs
- On-Chip Analogue Switching
- Low Power 5V CMOS
- Xtal Controlled Tones
- Meets EIA RS220(B)/MPT1306
- Choice of DIL or Surface Mount **Package Styles**



**FX365** 

## **Brief Description**

The FX365 is a CMOS LSI device intended for use as a CTCSS Encoder/Decoder in radio communications systems. Designed specifically for microprocessor controlled multichannel equipment, the FX365 incorporates a number of advanced features which improve performance and facilitate system design. The tone frequency to be encoded or decoded, the transmit enable command and the monitor receiver audio command may all be entered via an 8-bit port and a load/latch pulse. Alternatively, the programming information may be entered via a serial data port and a data clock. The device has a new tone decoder design which reduces false decode outputs due to noise to insignificant levels.

The tone encoder has a phase reversal facility, the tone decoder and speech path high pass filter have separate inputs and both are protected against the effects of incident RF voltages. The speech path filter has low passband ripple, low output noise and a cut-off frequency of 300Hz regardless of the programmed CTCSS tone.

Separate Rx and Tx audio paths are provided for prefiltering of Tx audio and rejection of the CTCSS tone in Rx mode.

The FX365 uses a 1MHz crystal reference oscillator, a single 5-volt supply; and the choice of DIL or SMT packages makes it suitable for fixed or portable equipment.

### 45E D **Pin Number**

### **Function**

|               | Quad               | 1               | WEST OF TROUTES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|--------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIL<br>FX365J | Plastic<br>FX365LG | PLCC<br>FX365LS | CONSUMER MICROCIRCUITS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1             | 1                  | 1               | V <sub>DD</sub> : Positive Supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2             | 2                  | 2               | Xtal/Clock I/P: Input to on-chip inverter used with a 1MHz Xtal or external clock source.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3             | 3                  | 3               | Xtal: Output of on-chip inverter (clock output).                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4             | 4                  | 4               | <b>Load/Latch:</b> Controls 8 on-chip latches and is used to latch $Rx/Tx$ , $PTL$ , $D_0-D_5$ . This pin is internally pulled to $V_{DD}$ . A logic '1' applied to this input puts the 8 latches in 'transparent' mode. A logic '0' applied to this input puts the 8 latches in the 'latched' mode. In parallel mode data is loaded and latched by a logic $1\rightarrow 0$ transition (see Fig. 4). In serial mode data is loaded and latched by a $0\rightarrow 1\rightarrow 0$ strobe pulse on this pin (see Fig. 5). |
| 5             | 5                  | 5               | $D_s$ /Serial Enable 1: Data input $D_s$ (in parallel mode). A logic '1' applied to this input together with a logic '0' applied to $D_a$ /SERIAL ENABLE 2 will put the device in 'Serial mode' (see Fig. 5). This pin internally pulled to $V_{\rm DD}$ .                                                                                                                                                                                                                                                                |
| 6             | 6                  | 6               | $D_a$ /Serial Enable 2: Data input $D_4$ (in parallel mode). A logic '0' applied to this input together with a logic '1' on pin 5 will place the device in 'serial mode' (see Fig. 5). This pin internally pulled to $V_{\rm DD}$ .                                                                                                                                                                                                                                                                                       |
| 7             | 7                  | 7               | $D_3$ /Serial Data: Data input $D_3$ (in parallel mode). In serial mode this pin becomes the serial data input for $D_5$ – $D_0$ , $Rx/Tx$ , PTL (see Fig. 5). $D_5$ is clocked first and PTL last. This pin internally pulled to $V_{DD}$ .                                                                                                                                                                                                                                                                              |
| 8             | 8                  | 8               | $D_2$ /Serial Clock: Data $D_2$ (in parallel mode). In serial mode this pin becomes the serial clock input. Data is clocked on the positive going edge (see Fig. 5). This pin is internally pulled to $V_{\rm DD}$ .                                                                                                                                                                                                                                                                                                      |
| 9             | 9                  | 9               | ${f D_1}$ : Data ${f D_1}$ (in parallel mode). This pin internally pulled to ${f V_{DD}}$ .                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10            | 10                 | 10              | $\mathbf{D_0}$ : Data $\mathbf{D_0}$ (in parallel mode). This pin internally pulled to $\mathbf{V_{DD}}$ .                                                                                                                                                                                                                                                                                                                                                                                                                |
| 11            | 11                 | 11              | V <sub>ss</sub> : Negative supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12            | 12                 | 12              | <b>Decode Comparator Ref (I/P):</b> This pin is internally biased to $V_{DD}/3$ or $2V_{DD}/3$ via $1M\Omega$ resistors depending on the logical state of the TONE DECODE O/P pin. TONE DEC O/P = 1 will bias this input to $2V_{DD}/3$ , a logic '0' will bias this input to $V_{DD}/3$ . This input provides the decode comparator reference voltage, and switching of bias voltages provides hysteresis to reduce 'chatter' under marginal conditions.                                                                 |
| 13            | 13                 | 13              | Rx Tone Decoder (O/P): Gated output of the decode comparator. This output is used to gate the Rx Audio path. A logic '0' on this pin indicates a successful decode and indicates that the 'decode comparator input 'pin is more positive than the 'decode comparator ref' input (see Table 2).                                                                                                                                                                                                                            |

### Pin Number

### **Function**

| DIL<br>FX365J | Quad<br>Plastic<br>FX365LG | PLCC<br>FX365LS | CONSUMER MICROCIRCUITS                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|----------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14            | 14                         | 14              | <b>Decode Comparator Input:</b> This is the inverting input of the decode comparator. This pin is to be connected to the Rx TONE DETECT pin via an external integrator (see Figs. 2 & 3).                                                                                                                                                                                                                                       |
| 15            | 15                         | 15              | Rx Tone Detect (O/P): In Rx mode this pin will go to logic '1' during a successful decode (see Table 2). This pin is normally connected to the Decode Comparator input via the external integrator circuitry, as shown in Figs. 2 & 3.                                                                                                                                                                                          |
| 16            | 16                         | 16              | Tx Tone O/P: A low impedance emitter follower stage for sourcing the CTCSS sinewave under the control of the $Rx/Tx$ pin. This O/P when not transmitting a tone may be biased to $\frac{V_{DD}}{2}$ – 0.7V or O/C/see Table 2).                                                                                                                                                                                                 |
| 17            | 17                         | 17              | $Rx/Tx$ : This input (in parallel mode) selects Rx or Tx modes (see Fig. 2). In serial mode this function is serially loaded. This pin is internally pulled to $V_{DD}$ via a $1M\Omega$ resistor.                                                                                                                                                                                                                              |
| 18            | 18                         | 18              | PTL: In parallel Rx mode this pin operates as a 'press to listen' function by enabling the Rx audio path thus overriding the tone squelch function. In parallel Tx mode this pin reverses the phase of the transmitted CTCSS tone (squelch tail elimination). In serial mode this function is serially loaded (see Fig. 3). The phase reversal function should be applied by timing circuit to ensure correct system operation. |
| 19            | 19                         | 19              | Rx Audio Out: This is the high pass filtered "Receive" audio output pin. This pin outputs audio when Rx TONE DECODE=0, or PTL=1 or NOTONE is programmed (see Table 2). In Tx mode this pin is biased to $V_{DD}$ .                                                                                                                                                                                                              |
| 20            | 20                         | 20              | Tx Audio Out: This is the high pass filtered "Transmit" audio output pin. In Tx mode this pin outputs audio present at the 'Tx AUDIO INPUT' pin. In Rx mode this pin is biased to $\frac{V_{OD}}{2}$ .                                                                                                                                                                                                                          |
| 21            | 21                         | 21              | <b>Bias:</b> This pin is the output of an internally generated $\frac{V_{DD}}{2}$ bias level and would normally be externally decoupled to $V_{SS}$ via $C_6$ .                                                                                                                                                                                                                                                                 |
| 22            | 22                         | 22              | Tx Audio I/P: This is the Tx Audio input pin. In Tx mode audio may be prefiltered, using the Tx audio path, thus helping to avoid talkoff due to intermodulation of speech frequencies with the transmitted CTCSS tone. The Tx audio path may also be used to prefilter speech when using scramblers which introduce noise in the low frequency band. This pin is internally biased to $\frac{V_{DD}}{2}$ .                     |
| 23            | 23                         | 23              | Rx Audio Input: This is the input to the audio high pass filter in Rx mode. This pin is internally biased to $\frac{V_{DD}}{2}$ .                                                                                                                                                                                                                                                                                               |
| 24            | 24                         | 24              | Tone Input: This is the input to the CTCSS tone detector and is internally biased to $\frac{V_{DD}}{2}$ .                                                                                                                                                                                                                                                                                                                       |
| ı             |                            |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### **External Component Connections**



| Component      | Unit<br>Value | Note |
|----------------|---------------|------|
| R₁             | 1M            | 1    |
| R <sub>2</sub> | 820k          |      |
| R <sub>3</sub> | 330k          |      |
| C₁ I           | 68p           | 1    |
| C <sub>2</sub> | 33p           | 1    |
| C₃<br>C₄       | $0.1\mu$      |      |
| C₄             | $0.1\mu$      |      |

NOTES:

Tolerances: Resistors ±10%. Capacitors ±20%

1. Xtal circuitry shown is in accordance with CML.
Application Note D/XT/1 April 1986.

| Component                                                | Unit<br>Value                | Note |
|----------------------------------------------------------|------------------------------|------|
| C₅<br>C <sub>6</sub><br>C <sub>7</sub><br>C <sub>8</sub> | 0.1μ<br>1.0μ<br>0.1μ<br>1.0μ | 2    |
| D <sub>1</sub><br>X <sub>1</sub>                         | small signal<br>1MHz         | 1    |

 C<sub>8</sub> is used for power supply decoupling.
 Depending on application further filtering may be required.

## Table 1 Component References and Values



### **Truth Tables**

T-75-27-90

| Input Pin - Condition          |       |     | Output Pin - Condition Result/Function |                   |                |                                |                              |                             |                            |                             |       |
|--------------------------------|-------|-----|----------------------------------------|-------------------|----------------|--------------------------------|------------------------------|-----------------------------|----------------------------|-----------------------------|-------|
| D <sub>0</sub> -D <sub>5</sub> | Rx/Tx | PTL | Decode<br>Comp<br>Input                | Rx Tone<br>Detect | Tone<br>Decode | Tone<br>Transmitter<br>Enabled | Tx Tone<br>Phase<br>Reversed | Tx Audio<br>Path<br>Enabled | Tone<br>Decoder<br>Enabled | Rx Audio<br>Path<br>Enabled | Notes |
| Tone                           | 0     | 0   | х                                      | 0                 | 1              | Yes                            | No                           | Yes                         | No                         | No (bias)                   | 1a    |
| Tone                           | ō     | 1   | х                                      | l o               | 1              | Yes                            | Yes                          | Yes                         | No                         | No (bias)                   | 1b    |
| No tone                        | Õ     | x   | X                                      | ا o               | 1              | No (bias)                      | х                            | Yes                         | No                         | No (bias)                   | 2     |
| Tone                           | 1     | Ô   | Ö                                      | l ŏ               | 1              | No (o/c)                       | х                            | No                          | Yes                        | No (bias)                   | 3a    |
| Tone                           | i     | 1   | ŏ                                      | ا م               | i              | No (o/c)                       | x                            | No                          | Yes                        | Yes ´                       | 3b    |
| Tone                           | i     | ×   | 1                                      | l ĭ               | ò              | No (o/c)                       | X                            | No                          | Yes                        | Yes                         | 4     |
| No tone                        | i     | x   | ×                                      | ×                 | ŏ              | No (o/c)                       | x                            | No                          | Yes                        | Yes                         | 5     |

### Notes:

- 1a. Normal tone transmit condition.
- CONSUMER MICROCIRCUITS
- 1b. Tone transmit with phase reversed.
- 2. 'NOTONE' programmed in Tx mode, tone transmit O/P set to  $V_{DD}/2 0.7V$ . Tx audio path enabled.
- 3a. Normal decode standby.
- 3b. Normal decode standby with PTL used to enable audio.
- 4. Normal 'decode of correct CTCSS tone' condition, PTL has no effect.
- 5. 'NOTONE' programmed in Rx mode, tone transmit O/P (o/c), Rx audio path enabled.

Table 2 Truth table defining combinations of input/output conditions.

| Nominal      | FX365       | Programme Inputs |          |       |                  |       |    |       |
|--------------|-------------|------------------|----------|-------|------------------|-------|----|-------|
| Freq. Hz     | Frequency   | ∆f₀%             | $D_0$    | $D_1$ | $\overline{D_2}$ | $D_3$ | D₄ | $D_5$ |
| 67.0         | 67.05       | +.07             | 1        | 1     | 1                | 1     | 1  | 1     |
| 71.9         | 71.90       | 0.0              | ĺ        | 1     | 1                | 1     | 1  | 0     |
| 74.4         | 74.35       | 07               | Ó        | 1     | 1                | 1     | 1  | 1     |
| 77.0         | 76.96       | 05               | 1        | 1     | 1                | 1     | 0  | 0     |
| 79.7         | 79.77       | +.09             | 1        | 0     | 1                | 1     | 1  | 1     |
| 82.5         | 82.59       | +.10             | Ó        | 1     | 1                | 1     | 1  | 0     |
| 85.4         | 85.38       | 02               | Ō        | Ó     | 1                | 1     | 1  | 1     |
| 88.5         | 88.61       | +.13             | Ō        | 1     | 1                | 1     | 0  | 0     |
| 91.5         | 91.58       | +.09             | 1        | 1     | 0                | 1     | 1  | 1     |
| 94.8         | 94.76       | 04               | 1        | Ó     | 1                | 1     | 1  | 0     |
| 97.4         | 97.29       | -0.11            | Ó        | 1     | 0                | 1     | 1  | 1     |
| 100.0        | 99.96       | 04               | 1        | 0     | 1                | 1     | 0  | 0     |
| 103.5        | 103.43      | 07               | ò        | ō     | 1                | 1     | 1  | Ó     |
| 107.2        | 107.15      | 0 <b>5</b>       | ŏ        | Ŏ     | 1                | 1     | 0  | 0     |
| 110.9        | 110.77      | 12               | 1        | i     | Ó                | 1     | 1  | 0     |
| 114.8        | 114.64      | 14               | 1        | 1     | Ó                | 1     | 0  | 0     |
| 118.8        | 118.80      | 0.0              | Ó        | 1     | 0                | 1     | 1  | 0     |
| 123.0        | 122.80      | 17               | Ö        | 1     | 0                | 1     | 0  | 0     |
| 127.3        | 127.08      | 17               | i        | 0     | 0                | 1     | 1  | 0     |
| 131.8        | 131.67      | 10               | 1        | 0     | 0                | 1     | 0  | 0     |
| 136.5        | 136.61      | +.08             | Ó        | Ō     | Ó                | 1     | 1  | 0     |
| 141.3        | 141.32      | +.02             | Ō        | Ō     | 0                | 1     | 0  | 0     |
| 146.2        | 146.37      | +.12             | ĺ        | 1     | 1                | 0     | 1  | 0     |
| 151.4        | 151.09      | 20               | 1        | 1     | 1                | 0     | 0  | 0     |
| 156.7        | 156.88      | +.11             | 0        | 1     | 1                | 0     | 1  | 0     |
| 162.2        | 162.31      | +.07             | Ö        | 1     | 1                | 0     | 0  | 0     |
| 167.9        | 168.14      | +.14             | 1        | 0     | 1                | 0     | 1  | 0     |
| 173.8        | 173.48      | 19               | 1        | 0     | 1                | 0     | 0  | 0     |
| 179.9        | 180.15      | +.14             | 0        | 0     | 1                | 0     | 1  | 0     |
| 186.2        | 186.29      | +.05             | Ō        | 0     | 1                | 0     | 0  | 0     |
| 192.8        | 192.86      | +.03             | 1        | 1     | 0                | 0     | 1  | 0     |
| 203.5        | 203.65      | +.07             | 1        | 1     | 0                | 0     | 0  | 0     |
| 210.7        | 210.17      | 25               | 0        | 1     | 0                | 0     | 1  | 0     |
| 218.1        | 218.58      | +.22             | 0        | 1     | 0                | 0     | 0  | • 0   |
| 225.7        | 226.12      | +.18             | 1        | 0     | 0                | 0     | 1  | 0     |
| 233.6        | 234.19      | +.25             | 1        | 0     | 0                | 0     | 0  | 0     |
| 241.8        | 241.08      | 30               | 0        | 0     | 0                | 0     | 1  | 0     |
| 250.3        | 250.28      | 01               | 0        | 0     | 0                | 0     | 0  | 0     |
| Notone       | Notone      | _                | 0        | 0     | 0                | 0     | 1  | 1     |
| Serial Input | Mode        |                  | x        | x     | Clock            | Data  | 0  | 1     |
| Table 3 T    | one progran | nming Tru        | th table |       |                  |       |    |       |

## **Parallel and Serial Mode Timing Diagrams**

CONSUMER MICROCIRCUITS





## **Specification**

**Absolute Maximum Ratings** 

### CONSUMER MICROCIRCUITS

Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied.

Supply voltage -0.3V to 7.0V

Input voltage at any pin (ref V<sub>SS</sub>=0V) -0.3V to  $(V_{DD}+0.3V)$ 

Output sink/source current (total) 20mA

FX365J Operating temperature range: -30°C to +85°C

FX365LG/LS -30°C to +70°C Storage temperature range: FX365J -55°C to +125°C

FX365LG/LS -40°C to +85°C 800mW

Maximum device dissipation Derating

### **Operating Limits**

All device characteristics are measured under the following conditions unless otherwise specified: V<sub>DD</sub> = 5.0V. T<sub>AMB</sub> = 25°C. 0dB ref: = 300mVrms. Composite Signal = 0dB 1kHz Tone, -12dB Noise (band-limited 6kHz gaussian white noise), -20dB f CTCSS Tone.

10mW/°C

| tatic Characteristics<br>Supply Voltage                             |                |      |          |       |                 |
|---------------------------------------------------------------------|----------------|------|----------|-------|-----------------|
| Supply Voltage                                                      |                |      |          |       |                 |
|                                                                     |                | 4.5  | 5.0      | 5.5   | V               |
| Supply Current                                                      |                |      |          |       |                 |
| (Tx)                                                                |                | _    | 3.5      | _     | mA              |
| (Rx)                                                                |                | _    | 3.5      | _     | mA              |
| Tone Input Impedance                                                |                | _    | 1.0      | _     | MΩ              |
| Audio Input Impedance                                               |                | _    | 1.0      | _     | MΩ              |
| Audio Output Impedance                                              |                | _    | 1.0      | _     | kΩ              |
| Digital Input Impedance<br>Input Logic "1"                          | 1              | _    | 1.0      | _     | MΩ              |
| Input Logic "1"                                                     | 1              | 3.5  | _        | _     | ٧               |
| Input Logic "0"                                                     | 1              | _    |          | 1.5   | V               |
| Logic "1" Output 1' source = 0.1mA                                  | 2 2            | 4.0  | _        | _     | Ý               |
| Logic "0" Output 1' sink = 0.1 mA                                   | 2              | =    | _        | 1.0   | Ý               |
| ynamic Characteristics                                              | _              |      |          |       |                 |
| Decoder                                                             |                |      |          |       |                 |
| Decode Input Signal Level                                           | 3              | -20  | _        | _     | dB              |
| Decode Response Time                                                | 3, 6           |      | _        | 250   | ms              |
| De-Response Time                                                    | 3, 6           | _    | -        | 250   | ms              |
| Decode Selectivity                                                  | 3, 6<br>3      | ±0.5 | _        | ±3.0  | %f              |
| Encoder                                                             | _              |      |          |       | 0               |
| Tone Output Level (relative 775mVrms)                               |                | -3.0 | 0        | _     | ₫B              |
| Tone Frequency Accuracy (f. error)                                  |                | -0.3 | <u> </u> | +0.3  | %f <sub>o</sub> |
| Tone Frequency Accuracy (f. error) Risetime to 90% (nominal output) |                |      |          |       | 75.0            |
| f <sub>0</sub> > 100Hz                                              | 4              | _    | 55.0     | _     | ms              |
| f < 100Hz                                                           | 4              | _    | 70.0     | _     | ms              |
| Tone Output Load Current                                            | •              | _    | -        | 5.0   | mA              |
| Total Harmonic Distortion                                           |                | _    | 2.0      | 5.0   | %               |
| Output Level Variation Between Tones                                |                |      | 0.1      | _     | dB              |
| Audio Filter                                                        |                |      | •••      |       |                 |
| Total Harmonic Distortion                                           | 5              | _    | 2.0      | 5.0   | %               |
| Output Noise Level                                                  | -              |      |          |       |                 |
| input a.c. Short Cct, Audio Switch Enable                           | ed             | _    | -49.0    | -45.0 | dB              |
| Cut-Off frequency                                                   |                | _    | 300      | _     | Hz              |
| Bandpass Ripple (300Hz -3000Hz)                                     | 5              | -1.0 | _        | +1.0  | dB              |
| Stopband Attenuation <250Hz                                         | 5              | 36.0 | 40.0     | _     | ďB              |
| Passband Gain (ref. 1kHz)                                           | •              | _    | 0        |       | ďB              |
| Audio Switch                                                        |                |      | •        |       |                 |
| Isolation                                                           | 5              | _    | 60.0     | _     | dB              |
| Serial/Parallel Inputs                                              | ŭ              |      | ~~~      |       |                 |
| Parallel Set-Up Time (t <sub>sp</sub> )                             | 7              | 400  | _        | _     | ns              |
| Load/Latch Pulse Width (t, )                                        | <del>'</del> 7 | 400  | _        | _     | ns              |
| Serial Clock Pulse Width (t <sub>c</sub> )                          | 7              | 400  | _        | _     | ns              |
| Sorial Sat-I In Time /t \                                           | 7              | 400  | _        | _     | ns              |
| Serial Set-Up Time (t <sub>se</sub> ) Serial Clock Frequency        | 7              |      | 1.0      | _     | MHz             |

### Notes

- Refers to Rx/Tx, PTL, Decode Comparator Input, Do, D1, D2, D3, D4, D5, 1.
- All logic outputs. 2.
- 3. Composite Signal Test Condition.
- 4. Any programme tone and RL =  $600\Omega$ . CL = 15pF. Includes response to a phase reversal instruction.
- 5. 1kHz reference = 0dB.
- $f_{o} > 100$ Hz, (for 100Hz > $f_{o}$ >67Hz: t = (100/ $f_{o}$  Hz) x 250ms). See Figures 4 and 5. 6.

### **Packaging Outlines**

The FX365J, the cerdip package, is illustrated in figure 6. The 'LG' version is shown in figure 7, and the 'LS' version in figure 8. To allow complete identification, the FX365 LG and 'LS' packages have an indent spot adjacent to pin 1 and a chamfered corner between pins 3 and 4. Pins number anti-clockwise when viewed from the top (indent side).

### CONSUMER MICROCIRCUITS

Fig. 6 FX365J Cerdip DIL Package



### **Ordering Information**

FX365J 24-pin cerdip DIL

FX365LG 24-pin quad plastic

encapsulated, bent and

cropped

FX365LS 24-lead plastic leaded chip

carrier

### **Handling Precautions**

The FX365J/LG/LS is a CMOS LSI circuit which includes input protection. However, precautions should be taken to prevent static discharges which may cause damage.

Fig. 7 FX365LG Package



Fig. 8 FX365LS Package



CML does not assume any responsibility for the use of any circuitry described. No circuit patent licences are implied and CML reserves the right at any time without notice to change the said circuitry.

+5E D 📟 2374376 0000477 T ■CMCR

# **Integrated Circuits Data Book**

T-90-20

Section 11
CONSUMER MICROCIRCUITS

# Packaging and Applications

| CML Packaging            | 11.2 |
|--------------------------|------|
| Handling Precautions     | 11.6 |
| Ytal Oscillator Circuits | 11.7 |

### **CML Packaging**

### CONSUMER MICROCIRCUITS

For ease and convenience CML products are packaged for despatch in industry standard bulk or individual packaging as described below. 7-90-20

- Trays (17cm x 10.5cm) and cardboard boxes with conductive foam.
- 50-pocket conductive trays for surface-mount microcircuits.
- Anti-static coated tubes, of various sizes, with thumbplugs.
- 13-inch reel Tape-and-Reel packaging which fully conforms to the latest EIC specification. The conductive embossed tape provides a secure cavity sealed with a peel-back cover tape. 500 units/reel - no partial reel counts are available.

### **CML Tape and Reel Specification**

### 1. Scope

The specification relates to the tape packaging of integrated circuits suitable for use in "surface mount" assembly. It includes only those dimensions which are essential for the purchaser to use the product.

### 2. Dimensions (Refer to Figures 1a, 1b and 1c)

| 2.1               | Tape width                           | W = 24 + 0.3mm                                                                                                             | 2.9  | Embossed Tape Dimensi                       | on Ko          |                                                       |
|-------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------|----------------|-------------------------------------------------------|
| 2.2               | Carrier Tape Thickness               | t = 0.3mm Max.                                                                                                             | 2    | 2.9.1                                       | LG             | Ko = 2.8 + 0.1 mm                                     |
| 2.3               | Pitch of Sprocket Holes              | Po = 4.0 + 0.1mm                                                                                                           |      | 1.9.2                                       | LH             | Ko = 4.9 + 0.1mm                                      |
| 2.4               | Diameter of Sprocket Hole            | D = 1.5 + 0.1mm                                                                                                            | 2    | <sup>1</sup> .9.3                           | LS             | Ko = 4.3 + 0.1mm                                      |
| 2.5<br>2.6        | Distance Distance, centre to centre  | 1.5 - 0.00mm<br>E = 1.75 + 0.1mm<br>F = 11.5 + 0.1mm                                                                       | 2    | Pitch of Component Com<br>.10.1<br>.10.2    | LG             | P = 20 + 0.1 mm                                       |
| 2.7               | Dimension, centre to centre          | re                                                                                                                         |      | .10.3                                       | LH<br>LS       | P = 16 + 0.1mm<br>P = 16 + 0.1mm                      |
|                   | 7.1 LG                               | P2 = 10 + 0.1mm                                                                                                            | 2.11 | Outside Dimension of Po                     | cket           |                                                       |
|                   | 7.2 LH<br>7.3 LS                     | P2 = 6 + 0.1mm<br>P2 = 6 + 0.1mm                                                                                           |      | .11.1<br>.11.2                              | LG<br>LH       | B1 = 16.4 + 0.1mm<br>B1 = 13.8 + 0.1mm                |
| 2.8               | <b>Embossed Pocket Dimens</b>        | ion Ao and Bo                                                                                                              | 2    | .11.3                                       | LS             | B1 = 12.3 + 0.1mm                                     |
| 2.8<br>2.8<br>2.8 | B.2 LG<br>B.3 LH<br>B.4 LH<br>B.5 LS | Ao = 15.8 + 0.1mm<br>Bo = 15.8 + 0.1mm<br>Ao = 13.1 + 0.1mm<br>Bo = 13.1 + 0.1mm<br>Ao = 11.7 + 0.1mm<br>Bo = 11.7 + 0.1mm | 2.   | Pocket Centre Holes<br>12.1<br>12.2<br>12.3 | LG<br>LH<br>LS | D1 = 2.0mm Min.<br>D1 = 2.0mm Min.<br>D1 = 2.0mm Min. |



## CONSUMER MICROCIRCUITS





## CONSUMER MICROCIRCUITS







### 3. Materials

- 3.1 Carrier tape to be made of a conductive grade of polystyrene.
- 3.2 Conductive polycarbonate is also an approved carrier tape material and may be used under certain circumstances.
- 3.3 Cover tape is an anti-static grade of polypropylene/polyester film with a strip of pressure sensitive adhesive approximately 1mm wide along each edge.

### 4. Polarity and Orientation of Components in Tape

- 4.1 All components will be placed such that Pin 1 is adjacent to the sprocket holes (See Figures 6a and 6b).
- 4.2 The mounting side of the component shall be oriented to the bottom side of the tape (See Figure 2).





### CONSUMER MICROCIRCUITS



### 5. Fixing of Components in Tape

- 5.1 Cover tapes shall not cover the sprocket holes.
- 5.2 Tapes in adjacent layers shall not stick together in the packing.
- 5.3 The adhesive of the cover tape shall not adversely effect the mechanical and electrical characteristics and marking of the components.
- 5.4 Components shall not stick to the carrier tape or the cover tape.
- 5.5 The tapes shall be suitable to withstand storage of the taped components without danger or migration of the terminations or the giving off of vapours which would impair soldering or deteriorate the component properties or termination by chemical action.
- 5.6 When the tape is bent with a minimum radius (See Figure 5) of 30mm, the tape shall not be damaged and the components shall remain in their position and orientation in the tape.
- 5.7 The peel strength of the cover tape shall be 50 ±25 grams measured at 175° 180° with respect to the carrier tape along its longitudinal axis. The peel speed shall be 240mm/min.
- 5.8 After baking at 60°C for 48 hours or storage in ideal conditions for three months, the peel strength shall remain within the specified limits.

### CONSUMER MICROCIRCUITS

### 6. Packaging

6.1 Tape will be wound on anti-static plastic reels (See Figure 4)

T.90-20

### **Dimensions**

| 6.1.1 | A         | С           | N              | W1                 | W2                  |
|-------|-----------|-------------|----------------|--------------------|---------------------|
|       | Reel Dia. | Centre Hole | Hub Outer Dia. | Inside Cheek Width | Outside Cheek Width |
|       | 330mm     | 12.7mm      | 62.5mm         | 24.5mm             | 28.8mm              |

- 6.2 There will be a leader of a minimum of 55 empty compartments, at the start of the carrier tape (See Figure 3).
- 6.3 There will be no missing components between the first and last part of working tape in any reel.
- 6.4 At the end of the tape there will be a trailer of a minimum of 75 empty compartments (See Figure 3).
- 6.5 The tape shall release from the reel hub as the last portion of the carrier tape unwinds from the reel.
- 6.6 Components on a reel.

| 6.6.1 | LG | = | 500 |
|-------|----|---|-----|
| 6.6.2 | LH | = | 500 |
| 6.6.3 | LS | = | 500 |

- 6.7 The tape will be prevented from unreeling by winding a paper tape around the reel and fixing with adhesive tape.
- 6.8 All reels will display:
  - Device Type
  - Quantity on reel
  - Date code
  - 4. A static hazard warning label
  - 5. CML Serial Number
- 6.9 Reel packed into anti-static bubble bag then in a cardboard box, with appropriate labelling as in paragraph 6.8.
- 6.10 Ideal storage conditions are 15°C to 20°C with a relative humidity of 60% 70%.



### **Handling Precautions**

CML microcircuits are CMOS LSI devices which include input protection. However precautions should be taken, at all times, to prevent static discharges which may cause device damage.

- It is recommended that the user initially stores and transports the microcircuit in the original supplied packaging.
- At all times observe anti-static precautions including the correct use of a conductive wrist-band and cord.
- · Keep benches, personnel and test equipment at the same electrical potential.
- Ensure that the microcircuit is stored and operated well away from any potential source of static discharge.
- Do not insert or remove a microcircuit from an application whilst any power remains applied.
- Whenever possible ensure that the microcircuit is inserted after all other components have been mounted.
- Do not apply signals to a microcircuit until the power supply is suitably established.